mthca_cq.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006 Cisco Systems, Inc. All rights reserved.
  5. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  6. * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
  7. *
  8. * This software is available to you under a choice of one of two
  9. * licenses. You may choose to be licensed under the terms of the GNU
  10. * General Public License (GPL) Version 2, available from the file
  11. * COPYING in the main directory of this source tree, or the
  12. * OpenIB.org BSD license below:
  13. *
  14. * Redistribution and use in source and binary forms, with or
  15. * without modification, are permitted provided that the following
  16. * conditions are met:
  17. *
  18. * - Redistributions of source code must retain the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer.
  21. *
  22. * - Redistributions in binary form must reproduce the above
  23. * copyright notice, this list of conditions and the following
  24. * disclaimer in the documentation and/or other materials
  25. * provided with the distribution.
  26. *
  27. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  28. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  29. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  30. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  31. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  32. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  33. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  34. * SOFTWARE.
  35. *
  36. * $Id: mthca_cq.c 1369 2004-12-20 16:17:07Z roland $
  37. */
  38. #include <linux/init.h>
  39. #include <linux/hardirq.h>
  40. #include <rdma/ib_pack.h>
  41. #include "mthca_dev.h"
  42. #include "mthca_cmd.h"
  43. #include "mthca_memfree.h"
  44. enum {
  45. MTHCA_MAX_DIRECT_CQ_SIZE = 4 * PAGE_SIZE
  46. };
  47. enum {
  48. MTHCA_CQ_ENTRY_SIZE = 0x20
  49. };
  50. /*
  51. * Must be packed because start is 64 bits but only aligned to 32 bits.
  52. */
  53. struct mthca_cq_context {
  54. __be32 flags;
  55. __be64 start;
  56. __be32 logsize_usrpage;
  57. __be32 error_eqn; /* Tavor only */
  58. __be32 comp_eqn;
  59. __be32 pd;
  60. __be32 lkey;
  61. __be32 last_notified_index;
  62. __be32 solicit_producer_index;
  63. __be32 consumer_index;
  64. __be32 producer_index;
  65. __be32 cqn;
  66. __be32 ci_db; /* Arbel only */
  67. __be32 state_db; /* Arbel only */
  68. u32 reserved;
  69. } __attribute__((packed));
  70. #define MTHCA_CQ_STATUS_OK ( 0 << 28)
  71. #define MTHCA_CQ_STATUS_OVERFLOW ( 9 << 28)
  72. #define MTHCA_CQ_STATUS_WRITE_FAIL (10 << 28)
  73. #define MTHCA_CQ_FLAG_TR ( 1 << 18)
  74. #define MTHCA_CQ_FLAG_OI ( 1 << 17)
  75. #define MTHCA_CQ_STATE_DISARMED ( 0 << 8)
  76. #define MTHCA_CQ_STATE_ARMED ( 1 << 8)
  77. #define MTHCA_CQ_STATE_ARMED_SOL ( 4 << 8)
  78. #define MTHCA_EQ_STATE_FIRED (10 << 8)
  79. enum {
  80. MTHCA_ERROR_CQE_OPCODE_MASK = 0xfe
  81. };
  82. enum {
  83. SYNDROME_LOCAL_LENGTH_ERR = 0x01,
  84. SYNDROME_LOCAL_QP_OP_ERR = 0x02,
  85. SYNDROME_LOCAL_EEC_OP_ERR = 0x03,
  86. SYNDROME_LOCAL_PROT_ERR = 0x04,
  87. SYNDROME_WR_FLUSH_ERR = 0x05,
  88. SYNDROME_MW_BIND_ERR = 0x06,
  89. SYNDROME_BAD_RESP_ERR = 0x10,
  90. SYNDROME_LOCAL_ACCESS_ERR = 0x11,
  91. SYNDROME_REMOTE_INVAL_REQ_ERR = 0x12,
  92. SYNDROME_REMOTE_ACCESS_ERR = 0x13,
  93. SYNDROME_REMOTE_OP_ERR = 0x14,
  94. SYNDROME_RETRY_EXC_ERR = 0x15,
  95. SYNDROME_RNR_RETRY_EXC_ERR = 0x16,
  96. SYNDROME_LOCAL_RDD_VIOL_ERR = 0x20,
  97. SYNDROME_REMOTE_INVAL_RD_REQ_ERR = 0x21,
  98. SYNDROME_REMOTE_ABORTED_ERR = 0x22,
  99. SYNDROME_INVAL_EECN_ERR = 0x23,
  100. SYNDROME_INVAL_EEC_STATE_ERR = 0x24
  101. };
  102. struct mthca_cqe {
  103. __be32 my_qpn;
  104. __be32 my_ee;
  105. __be32 rqpn;
  106. __be16 sl_g_mlpath;
  107. __be16 rlid;
  108. __be32 imm_etype_pkey_eec;
  109. __be32 byte_cnt;
  110. __be32 wqe;
  111. u8 opcode;
  112. u8 is_send;
  113. u8 reserved;
  114. u8 owner;
  115. };
  116. struct mthca_err_cqe {
  117. __be32 my_qpn;
  118. u32 reserved1[3];
  119. u8 syndrome;
  120. u8 vendor_err;
  121. __be16 db_cnt;
  122. u32 reserved2;
  123. __be32 wqe;
  124. u8 opcode;
  125. u8 reserved3[2];
  126. u8 owner;
  127. };
  128. #define MTHCA_CQ_ENTRY_OWNER_SW (0 << 7)
  129. #define MTHCA_CQ_ENTRY_OWNER_HW (1 << 7)
  130. #define MTHCA_TAVOR_CQ_DB_INC_CI (1 << 24)
  131. #define MTHCA_TAVOR_CQ_DB_REQ_NOT (2 << 24)
  132. #define MTHCA_TAVOR_CQ_DB_REQ_NOT_SOL (3 << 24)
  133. #define MTHCA_TAVOR_CQ_DB_SET_CI (4 << 24)
  134. #define MTHCA_TAVOR_CQ_DB_REQ_NOT_MULT (5 << 24)
  135. #define MTHCA_ARBEL_CQ_DB_REQ_NOT_SOL (1 << 24)
  136. #define MTHCA_ARBEL_CQ_DB_REQ_NOT (2 << 24)
  137. #define MTHCA_ARBEL_CQ_DB_REQ_NOT_MULT (3 << 24)
  138. static inline struct mthca_cqe *get_cqe_from_buf(struct mthca_cq_buf *buf,
  139. int entry)
  140. {
  141. if (buf->is_direct)
  142. return buf->queue.direct.buf + (entry * MTHCA_CQ_ENTRY_SIZE);
  143. else
  144. return buf->queue.page_list[entry * MTHCA_CQ_ENTRY_SIZE / PAGE_SIZE].buf
  145. + (entry * MTHCA_CQ_ENTRY_SIZE) % PAGE_SIZE;
  146. }
  147. static inline struct mthca_cqe *get_cqe(struct mthca_cq *cq, int entry)
  148. {
  149. return get_cqe_from_buf(&cq->buf, entry);
  150. }
  151. static inline struct mthca_cqe *cqe_sw(struct mthca_cqe *cqe)
  152. {
  153. return MTHCA_CQ_ENTRY_OWNER_HW & cqe->owner ? NULL : cqe;
  154. }
  155. static inline struct mthca_cqe *next_cqe_sw(struct mthca_cq *cq)
  156. {
  157. return cqe_sw(get_cqe(cq, cq->cons_index & cq->ibcq.cqe));
  158. }
  159. static inline void set_cqe_hw(struct mthca_cqe *cqe)
  160. {
  161. cqe->owner = MTHCA_CQ_ENTRY_OWNER_HW;
  162. }
  163. static void dump_cqe(struct mthca_dev *dev, void *cqe_ptr)
  164. {
  165. __be32 *cqe = cqe_ptr;
  166. (void) cqe; /* avoid warning if mthca_dbg compiled away... */
  167. mthca_dbg(dev, "CQE contents %08x %08x %08x %08x %08x %08x %08x %08x\n",
  168. be32_to_cpu(cqe[0]), be32_to_cpu(cqe[1]), be32_to_cpu(cqe[2]),
  169. be32_to_cpu(cqe[3]), be32_to_cpu(cqe[4]), be32_to_cpu(cqe[5]),
  170. be32_to_cpu(cqe[6]), be32_to_cpu(cqe[7]));
  171. }
  172. /*
  173. * incr is ignored in native Arbel (mem-free) mode, so cq->cons_index
  174. * should be correct before calling update_cons_index().
  175. */
  176. static inline void update_cons_index(struct mthca_dev *dev, struct mthca_cq *cq,
  177. int incr)
  178. {
  179. __be32 doorbell[2];
  180. if (mthca_is_memfree(dev)) {
  181. *cq->set_ci_db = cpu_to_be32(cq->cons_index);
  182. wmb();
  183. } else {
  184. doorbell[0] = cpu_to_be32(MTHCA_TAVOR_CQ_DB_INC_CI | cq->cqn);
  185. doorbell[1] = cpu_to_be32(incr - 1);
  186. mthca_write64(doorbell,
  187. dev->kar + MTHCA_CQ_DOORBELL,
  188. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  189. }
  190. }
  191. void mthca_cq_completion(struct mthca_dev *dev, u32 cqn)
  192. {
  193. struct mthca_cq *cq;
  194. cq = mthca_array_get(&dev->cq_table.cq, cqn & (dev->limits.num_cqs - 1));
  195. if (!cq) {
  196. mthca_warn(dev, "Completion event for bogus CQ %08x\n", cqn);
  197. return;
  198. }
  199. ++cq->arm_sn;
  200. cq->ibcq.comp_handler(&cq->ibcq, cq->ibcq.cq_context);
  201. }
  202. void mthca_cq_event(struct mthca_dev *dev, u32 cqn,
  203. enum ib_event_type event_type)
  204. {
  205. struct mthca_cq *cq;
  206. struct ib_event event;
  207. spin_lock(&dev->cq_table.lock);
  208. cq = mthca_array_get(&dev->cq_table.cq, cqn & (dev->limits.num_cqs - 1));
  209. if (cq)
  210. atomic_inc(&cq->refcount);
  211. spin_unlock(&dev->cq_table.lock);
  212. if (!cq) {
  213. mthca_warn(dev, "Async event for bogus CQ %08x\n", cqn);
  214. return;
  215. }
  216. event.device = &dev->ib_dev;
  217. event.event = event_type;
  218. event.element.cq = &cq->ibcq;
  219. if (cq->ibcq.event_handler)
  220. cq->ibcq.event_handler(&event, cq->ibcq.cq_context);
  221. if (atomic_dec_and_test(&cq->refcount))
  222. wake_up(&cq->wait);
  223. }
  224. static inline int is_recv_cqe(struct mthca_cqe *cqe)
  225. {
  226. if ((cqe->opcode & MTHCA_ERROR_CQE_OPCODE_MASK) ==
  227. MTHCA_ERROR_CQE_OPCODE_MASK)
  228. return !(cqe->opcode & 0x01);
  229. else
  230. return !(cqe->is_send & 0x80);
  231. }
  232. void mthca_cq_clean(struct mthca_dev *dev, u32 cqn, u32 qpn,
  233. struct mthca_srq *srq)
  234. {
  235. struct mthca_cq *cq;
  236. struct mthca_cqe *cqe;
  237. u32 prod_index;
  238. int nfreed = 0;
  239. spin_lock_irq(&dev->cq_table.lock);
  240. cq = mthca_array_get(&dev->cq_table.cq, cqn & (dev->limits.num_cqs - 1));
  241. if (cq)
  242. atomic_inc(&cq->refcount);
  243. spin_unlock_irq(&dev->cq_table.lock);
  244. if (!cq)
  245. return;
  246. spin_lock_irq(&cq->lock);
  247. /*
  248. * First we need to find the current producer index, so we
  249. * know where to start cleaning from. It doesn't matter if HW
  250. * adds new entries after this loop -- the QP we're worried
  251. * about is already in RESET, so the new entries won't come
  252. * from our QP and therefore don't need to be checked.
  253. */
  254. for (prod_index = cq->cons_index;
  255. cqe_sw(get_cqe(cq, prod_index & cq->ibcq.cqe));
  256. ++prod_index)
  257. if (prod_index == cq->cons_index + cq->ibcq.cqe)
  258. break;
  259. if (0)
  260. mthca_dbg(dev, "Cleaning QPN %06x from CQN %06x; ci %d, pi %d\n",
  261. qpn, cqn, cq->cons_index, prod_index);
  262. /*
  263. * Now sweep backwards through the CQ, removing CQ entries
  264. * that match our QP by copying older entries on top of them.
  265. */
  266. while ((int) --prod_index - (int) cq->cons_index >= 0) {
  267. cqe = get_cqe(cq, prod_index & cq->ibcq.cqe);
  268. if (cqe->my_qpn == cpu_to_be32(qpn)) {
  269. if (srq && is_recv_cqe(cqe))
  270. mthca_free_srq_wqe(srq, be32_to_cpu(cqe->wqe));
  271. ++nfreed;
  272. } else if (nfreed)
  273. memcpy(get_cqe(cq, (prod_index + nfreed) & cq->ibcq.cqe),
  274. cqe, MTHCA_CQ_ENTRY_SIZE);
  275. }
  276. if (nfreed) {
  277. wmb();
  278. cq->cons_index += nfreed;
  279. update_cons_index(dev, cq, nfreed);
  280. }
  281. spin_unlock_irq(&cq->lock);
  282. if (atomic_dec_and_test(&cq->refcount))
  283. wake_up(&cq->wait);
  284. }
  285. void mthca_cq_resize_copy_cqes(struct mthca_cq *cq)
  286. {
  287. int i;
  288. /*
  289. * In Tavor mode, the hardware keeps the consumer and producer
  290. * indices mod the CQ size. Since we might be making the CQ
  291. * bigger, we need to deal with the case where the producer
  292. * index wrapped around before the CQ was resized.
  293. */
  294. if (!mthca_is_memfree(to_mdev(cq->ibcq.device)) &&
  295. cq->ibcq.cqe < cq->resize_buf->cqe) {
  296. cq->cons_index &= cq->ibcq.cqe;
  297. if (cqe_sw(get_cqe(cq, cq->ibcq.cqe)))
  298. cq->cons_index -= cq->ibcq.cqe + 1;
  299. }
  300. for (i = cq->cons_index; cqe_sw(get_cqe(cq, i & cq->ibcq.cqe)); ++i)
  301. memcpy(get_cqe_from_buf(&cq->resize_buf->buf,
  302. i & cq->resize_buf->cqe),
  303. get_cqe(cq, i & cq->ibcq.cqe), MTHCA_CQ_ENTRY_SIZE);
  304. }
  305. int mthca_alloc_cq_buf(struct mthca_dev *dev, struct mthca_cq_buf *buf, int nent)
  306. {
  307. int ret;
  308. int i;
  309. ret = mthca_buf_alloc(dev, nent * MTHCA_CQ_ENTRY_SIZE,
  310. MTHCA_MAX_DIRECT_CQ_SIZE,
  311. &buf->queue, &buf->is_direct,
  312. &dev->driver_pd, 1, &buf->mr);
  313. if (ret)
  314. return ret;
  315. for (i = 0; i < nent; ++i)
  316. set_cqe_hw(get_cqe_from_buf(buf, i));
  317. return 0;
  318. }
  319. void mthca_free_cq_buf(struct mthca_dev *dev, struct mthca_cq_buf *buf, int cqe)
  320. {
  321. mthca_buf_free(dev, (cqe + 1) * MTHCA_CQ_ENTRY_SIZE, &buf->queue,
  322. buf->is_direct, &buf->mr);
  323. }
  324. static void handle_error_cqe(struct mthca_dev *dev, struct mthca_cq *cq,
  325. struct mthca_qp *qp, int wqe_index, int is_send,
  326. struct mthca_err_cqe *cqe,
  327. struct ib_wc *entry, int *free_cqe)
  328. {
  329. int dbd;
  330. __be32 new_wqe;
  331. if (cqe->syndrome == SYNDROME_LOCAL_QP_OP_ERR) {
  332. mthca_dbg(dev, "local QP operation err "
  333. "(QPN %06x, WQE @ %08x, CQN %06x, index %d)\n",
  334. be32_to_cpu(cqe->my_qpn), be32_to_cpu(cqe->wqe),
  335. cq->cqn, cq->cons_index);
  336. dump_cqe(dev, cqe);
  337. }
  338. /*
  339. * For completions in error, only work request ID, status, vendor error
  340. * (and freed resource count for RD) have to be set.
  341. */
  342. switch (cqe->syndrome) {
  343. case SYNDROME_LOCAL_LENGTH_ERR:
  344. entry->status = IB_WC_LOC_LEN_ERR;
  345. break;
  346. case SYNDROME_LOCAL_QP_OP_ERR:
  347. entry->status = IB_WC_LOC_QP_OP_ERR;
  348. break;
  349. case SYNDROME_LOCAL_EEC_OP_ERR:
  350. entry->status = IB_WC_LOC_EEC_OP_ERR;
  351. break;
  352. case SYNDROME_LOCAL_PROT_ERR:
  353. entry->status = IB_WC_LOC_PROT_ERR;
  354. break;
  355. case SYNDROME_WR_FLUSH_ERR:
  356. entry->status = IB_WC_WR_FLUSH_ERR;
  357. break;
  358. case SYNDROME_MW_BIND_ERR:
  359. entry->status = IB_WC_MW_BIND_ERR;
  360. break;
  361. case SYNDROME_BAD_RESP_ERR:
  362. entry->status = IB_WC_BAD_RESP_ERR;
  363. break;
  364. case SYNDROME_LOCAL_ACCESS_ERR:
  365. entry->status = IB_WC_LOC_ACCESS_ERR;
  366. break;
  367. case SYNDROME_REMOTE_INVAL_REQ_ERR:
  368. entry->status = IB_WC_REM_INV_REQ_ERR;
  369. break;
  370. case SYNDROME_REMOTE_ACCESS_ERR:
  371. entry->status = IB_WC_REM_ACCESS_ERR;
  372. break;
  373. case SYNDROME_REMOTE_OP_ERR:
  374. entry->status = IB_WC_REM_OP_ERR;
  375. break;
  376. case SYNDROME_RETRY_EXC_ERR:
  377. entry->status = IB_WC_RETRY_EXC_ERR;
  378. break;
  379. case SYNDROME_RNR_RETRY_EXC_ERR:
  380. entry->status = IB_WC_RNR_RETRY_EXC_ERR;
  381. break;
  382. case SYNDROME_LOCAL_RDD_VIOL_ERR:
  383. entry->status = IB_WC_LOC_RDD_VIOL_ERR;
  384. break;
  385. case SYNDROME_REMOTE_INVAL_RD_REQ_ERR:
  386. entry->status = IB_WC_REM_INV_RD_REQ_ERR;
  387. break;
  388. case SYNDROME_REMOTE_ABORTED_ERR:
  389. entry->status = IB_WC_REM_ABORT_ERR;
  390. break;
  391. case SYNDROME_INVAL_EECN_ERR:
  392. entry->status = IB_WC_INV_EECN_ERR;
  393. break;
  394. case SYNDROME_INVAL_EEC_STATE_ERR:
  395. entry->status = IB_WC_INV_EEC_STATE_ERR;
  396. break;
  397. default:
  398. entry->status = IB_WC_GENERAL_ERR;
  399. break;
  400. }
  401. entry->vendor_err = cqe->vendor_err;
  402. /*
  403. * Mem-free HCAs always generate one CQE per WQE, even in the
  404. * error case, so we don't have to check the doorbell count, etc.
  405. */
  406. if (mthca_is_memfree(dev))
  407. return;
  408. mthca_free_err_wqe(dev, qp, is_send, wqe_index, &dbd, &new_wqe);
  409. /*
  410. * If we're at the end of the WQE chain, or we've used up our
  411. * doorbell count, free the CQE. Otherwise just update it for
  412. * the next poll operation.
  413. */
  414. if (!(new_wqe & cpu_to_be32(0x3f)) || (!cqe->db_cnt && dbd))
  415. return;
  416. cqe->db_cnt = cpu_to_be16(be16_to_cpu(cqe->db_cnt) - dbd);
  417. cqe->wqe = new_wqe;
  418. cqe->syndrome = SYNDROME_WR_FLUSH_ERR;
  419. *free_cqe = 0;
  420. }
  421. static inline int mthca_poll_one(struct mthca_dev *dev,
  422. struct mthca_cq *cq,
  423. struct mthca_qp **cur_qp,
  424. int *freed,
  425. struct ib_wc *entry)
  426. {
  427. struct mthca_wq *wq;
  428. struct mthca_cqe *cqe;
  429. int wqe_index;
  430. int is_error;
  431. int is_send;
  432. int free_cqe = 1;
  433. int err = 0;
  434. cqe = next_cqe_sw(cq);
  435. if (!cqe)
  436. return -EAGAIN;
  437. /*
  438. * Make sure we read CQ entry contents after we've checked the
  439. * ownership bit.
  440. */
  441. rmb();
  442. if (0) {
  443. mthca_dbg(dev, "%x/%d: CQE -> QPN %06x, WQE @ %08x\n",
  444. cq->cqn, cq->cons_index, be32_to_cpu(cqe->my_qpn),
  445. be32_to_cpu(cqe->wqe));
  446. dump_cqe(dev, cqe);
  447. }
  448. is_error = (cqe->opcode & MTHCA_ERROR_CQE_OPCODE_MASK) ==
  449. MTHCA_ERROR_CQE_OPCODE_MASK;
  450. is_send = is_error ? cqe->opcode & 0x01 : cqe->is_send & 0x80;
  451. if (!*cur_qp || be32_to_cpu(cqe->my_qpn) != (*cur_qp)->qpn) {
  452. /*
  453. * We do not have to take the QP table lock here,
  454. * because CQs will be locked while QPs are removed
  455. * from the table.
  456. */
  457. *cur_qp = mthca_array_get(&dev->qp_table.qp,
  458. be32_to_cpu(cqe->my_qpn) &
  459. (dev->limits.num_qps - 1));
  460. if (!*cur_qp) {
  461. mthca_warn(dev, "CQ entry for unknown QP %06x\n",
  462. be32_to_cpu(cqe->my_qpn) & 0xffffff);
  463. err = -EINVAL;
  464. goto out;
  465. }
  466. }
  467. entry->qp_num = (*cur_qp)->qpn;
  468. if (is_send) {
  469. wq = &(*cur_qp)->sq;
  470. wqe_index = ((be32_to_cpu(cqe->wqe) - (*cur_qp)->send_wqe_offset)
  471. >> wq->wqe_shift);
  472. entry->wr_id = (*cur_qp)->wrid[wqe_index +
  473. (*cur_qp)->rq.max];
  474. } else if ((*cur_qp)->ibqp.srq) {
  475. struct mthca_srq *srq = to_msrq((*cur_qp)->ibqp.srq);
  476. u32 wqe = be32_to_cpu(cqe->wqe);
  477. wq = NULL;
  478. wqe_index = wqe >> srq->wqe_shift;
  479. entry->wr_id = srq->wrid[wqe_index];
  480. mthca_free_srq_wqe(srq, wqe);
  481. } else {
  482. wq = &(*cur_qp)->rq;
  483. wqe_index = be32_to_cpu(cqe->wqe) >> wq->wqe_shift;
  484. entry->wr_id = (*cur_qp)->wrid[wqe_index];
  485. }
  486. if (wq) {
  487. if (wq->last_comp < wqe_index)
  488. wq->tail += wqe_index - wq->last_comp;
  489. else
  490. wq->tail += wqe_index + wq->max - wq->last_comp;
  491. wq->last_comp = wqe_index;
  492. }
  493. if (is_error) {
  494. handle_error_cqe(dev, cq, *cur_qp, wqe_index, is_send,
  495. (struct mthca_err_cqe *) cqe,
  496. entry, &free_cqe);
  497. goto out;
  498. }
  499. if (is_send) {
  500. entry->wc_flags = 0;
  501. switch (cqe->opcode) {
  502. case MTHCA_OPCODE_RDMA_WRITE:
  503. entry->opcode = IB_WC_RDMA_WRITE;
  504. break;
  505. case MTHCA_OPCODE_RDMA_WRITE_IMM:
  506. entry->opcode = IB_WC_RDMA_WRITE;
  507. entry->wc_flags |= IB_WC_WITH_IMM;
  508. break;
  509. case MTHCA_OPCODE_SEND:
  510. entry->opcode = IB_WC_SEND;
  511. break;
  512. case MTHCA_OPCODE_SEND_IMM:
  513. entry->opcode = IB_WC_SEND;
  514. entry->wc_flags |= IB_WC_WITH_IMM;
  515. break;
  516. case MTHCA_OPCODE_RDMA_READ:
  517. entry->opcode = IB_WC_RDMA_READ;
  518. entry->byte_len = be32_to_cpu(cqe->byte_cnt);
  519. break;
  520. case MTHCA_OPCODE_ATOMIC_CS:
  521. entry->opcode = IB_WC_COMP_SWAP;
  522. entry->byte_len = be32_to_cpu(cqe->byte_cnt);
  523. break;
  524. case MTHCA_OPCODE_ATOMIC_FA:
  525. entry->opcode = IB_WC_FETCH_ADD;
  526. entry->byte_len = be32_to_cpu(cqe->byte_cnt);
  527. break;
  528. case MTHCA_OPCODE_BIND_MW:
  529. entry->opcode = IB_WC_BIND_MW;
  530. break;
  531. default:
  532. entry->opcode = MTHCA_OPCODE_INVALID;
  533. break;
  534. }
  535. } else {
  536. entry->byte_len = be32_to_cpu(cqe->byte_cnt);
  537. switch (cqe->opcode & 0x1f) {
  538. case IB_OPCODE_SEND_LAST_WITH_IMMEDIATE:
  539. case IB_OPCODE_SEND_ONLY_WITH_IMMEDIATE:
  540. entry->wc_flags = IB_WC_WITH_IMM;
  541. entry->imm_data = cqe->imm_etype_pkey_eec;
  542. entry->opcode = IB_WC_RECV;
  543. break;
  544. case IB_OPCODE_RDMA_WRITE_LAST_WITH_IMMEDIATE:
  545. case IB_OPCODE_RDMA_WRITE_ONLY_WITH_IMMEDIATE:
  546. entry->wc_flags = IB_WC_WITH_IMM;
  547. entry->imm_data = cqe->imm_etype_pkey_eec;
  548. entry->opcode = IB_WC_RECV_RDMA_WITH_IMM;
  549. break;
  550. default:
  551. entry->wc_flags = 0;
  552. entry->opcode = IB_WC_RECV;
  553. break;
  554. }
  555. entry->slid = be16_to_cpu(cqe->rlid);
  556. entry->sl = be16_to_cpu(cqe->sl_g_mlpath) >> 12;
  557. entry->src_qp = be32_to_cpu(cqe->rqpn) & 0xffffff;
  558. entry->dlid_path_bits = be16_to_cpu(cqe->sl_g_mlpath) & 0x7f;
  559. entry->pkey_index = be32_to_cpu(cqe->imm_etype_pkey_eec) >> 16;
  560. entry->wc_flags |= be16_to_cpu(cqe->sl_g_mlpath) & 0x80 ?
  561. IB_WC_GRH : 0;
  562. }
  563. entry->status = IB_WC_SUCCESS;
  564. out:
  565. if (likely(free_cqe)) {
  566. set_cqe_hw(cqe);
  567. ++(*freed);
  568. ++cq->cons_index;
  569. }
  570. return err;
  571. }
  572. int mthca_poll_cq(struct ib_cq *ibcq, int num_entries,
  573. struct ib_wc *entry)
  574. {
  575. struct mthca_dev *dev = to_mdev(ibcq->device);
  576. struct mthca_cq *cq = to_mcq(ibcq);
  577. struct mthca_qp *qp = NULL;
  578. unsigned long flags;
  579. int err = 0;
  580. int freed = 0;
  581. int npolled;
  582. spin_lock_irqsave(&cq->lock, flags);
  583. npolled = 0;
  584. repoll:
  585. while (npolled < num_entries) {
  586. err = mthca_poll_one(dev, cq, &qp,
  587. &freed, entry + npolled);
  588. if (err)
  589. break;
  590. ++npolled;
  591. }
  592. if (freed) {
  593. wmb();
  594. update_cons_index(dev, cq, freed);
  595. }
  596. /*
  597. * If a CQ resize is in progress and we discovered that the
  598. * old buffer is empty, then peek in the new buffer, and if
  599. * it's not empty, switch to the new buffer and continue
  600. * polling there.
  601. */
  602. if (unlikely(err == -EAGAIN && cq->resize_buf &&
  603. cq->resize_buf->state == CQ_RESIZE_READY)) {
  604. /*
  605. * In Tavor mode, the hardware keeps the producer
  606. * index modulo the CQ size. Since we might be making
  607. * the CQ bigger, we need to mask our consumer index
  608. * using the size of the old CQ buffer before looking
  609. * in the new CQ buffer.
  610. */
  611. if (!mthca_is_memfree(dev))
  612. cq->cons_index &= cq->ibcq.cqe;
  613. if (cqe_sw(get_cqe_from_buf(&cq->resize_buf->buf,
  614. cq->cons_index & cq->resize_buf->cqe))) {
  615. struct mthca_cq_buf tbuf;
  616. int tcqe;
  617. tbuf = cq->buf;
  618. tcqe = cq->ibcq.cqe;
  619. cq->buf = cq->resize_buf->buf;
  620. cq->ibcq.cqe = cq->resize_buf->cqe;
  621. cq->resize_buf->buf = tbuf;
  622. cq->resize_buf->cqe = tcqe;
  623. cq->resize_buf->state = CQ_RESIZE_SWAPPED;
  624. goto repoll;
  625. }
  626. }
  627. spin_unlock_irqrestore(&cq->lock, flags);
  628. return err == 0 || err == -EAGAIN ? npolled : err;
  629. }
  630. int mthca_tavor_arm_cq(struct ib_cq *cq, enum ib_cq_notify notify)
  631. {
  632. __be32 doorbell[2];
  633. doorbell[0] = cpu_to_be32((notify == IB_CQ_SOLICITED ?
  634. MTHCA_TAVOR_CQ_DB_REQ_NOT_SOL :
  635. MTHCA_TAVOR_CQ_DB_REQ_NOT) |
  636. to_mcq(cq)->cqn);
  637. doorbell[1] = (__force __be32) 0xffffffff;
  638. mthca_write64(doorbell,
  639. to_mdev(cq->device)->kar + MTHCA_CQ_DOORBELL,
  640. MTHCA_GET_DOORBELL_LOCK(&to_mdev(cq->device)->doorbell_lock));
  641. return 0;
  642. }
  643. int mthca_arbel_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify notify)
  644. {
  645. struct mthca_cq *cq = to_mcq(ibcq);
  646. __be32 doorbell[2];
  647. u32 sn;
  648. __be32 ci;
  649. sn = cq->arm_sn & 3;
  650. ci = cpu_to_be32(cq->cons_index);
  651. doorbell[0] = ci;
  652. doorbell[1] = cpu_to_be32((cq->cqn << 8) | (2 << 5) | (sn << 3) |
  653. (notify == IB_CQ_SOLICITED ? 1 : 2));
  654. mthca_write_db_rec(doorbell, cq->arm_db);
  655. /*
  656. * Make sure that the doorbell record in host memory is
  657. * written before ringing the doorbell via PCI MMIO.
  658. */
  659. wmb();
  660. doorbell[0] = cpu_to_be32((sn << 28) |
  661. (notify == IB_CQ_SOLICITED ?
  662. MTHCA_ARBEL_CQ_DB_REQ_NOT_SOL :
  663. MTHCA_ARBEL_CQ_DB_REQ_NOT) |
  664. cq->cqn);
  665. doorbell[1] = ci;
  666. mthca_write64(doorbell,
  667. to_mdev(ibcq->device)->kar + MTHCA_CQ_DOORBELL,
  668. MTHCA_GET_DOORBELL_LOCK(&to_mdev(ibcq->device)->doorbell_lock));
  669. return 0;
  670. }
  671. int mthca_init_cq(struct mthca_dev *dev, int nent,
  672. struct mthca_ucontext *ctx, u32 pdn,
  673. struct mthca_cq *cq)
  674. {
  675. struct mthca_mailbox *mailbox;
  676. struct mthca_cq_context *cq_context;
  677. int err = -ENOMEM;
  678. u8 status;
  679. cq->ibcq.cqe = nent - 1;
  680. cq->is_kernel = !ctx;
  681. cq->cqn = mthca_alloc(&dev->cq_table.alloc);
  682. if (cq->cqn == -1)
  683. return -ENOMEM;
  684. if (mthca_is_memfree(dev)) {
  685. err = mthca_table_get(dev, dev->cq_table.table, cq->cqn);
  686. if (err)
  687. goto err_out;
  688. if (cq->is_kernel) {
  689. cq->arm_sn = 1;
  690. err = -ENOMEM;
  691. cq->set_ci_db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_CQ_SET_CI,
  692. cq->cqn, &cq->set_ci_db);
  693. if (cq->set_ci_db_index < 0)
  694. goto err_out_icm;
  695. cq->arm_db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_CQ_ARM,
  696. cq->cqn, &cq->arm_db);
  697. if (cq->arm_db_index < 0)
  698. goto err_out_ci;
  699. }
  700. }
  701. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  702. if (IS_ERR(mailbox))
  703. goto err_out_arm;
  704. cq_context = mailbox->buf;
  705. if (cq->is_kernel) {
  706. err = mthca_alloc_cq_buf(dev, &cq->buf, nent);
  707. if (err)
  708. goto err_out_mailbox;
  709. }
  710. spin_lock_init(&cq->lock);
  711. atomic_set(&cq->refcount, 1);
  712. init_waitqueue_head(&cq->wait);
  713. memset(cq_context, 0, sizeof *cq_context);
  714. cq_context->flags = cpu_to_be32(MTHCA_CQ_STATUS_OK |
  715. MTHCA_CQ_STATE_DISARMED |
  716. MTHCA_CQ_FLAG_TR);
  717. cq_context->logsize_usrpage = cpu_to_be32((ffs(nent) - 1) << 24);
  718. if (ctx)
  719. cq_context->logsize_usrpage |= cpu_to_be32(ctx->uar.index);
  720. else
  721. cq_context->logsize_usrpage |= cpu_to_be32(dev->driver_uar.index);
  722. cq_context->error_eqn = cpu_to_be32(dev->eq_table.eq[MTHCA_EQ_ASYNC].eqn);
  723. cq_context->comp_eqn = cpu_to_be32(dev->eq_table.eq[MTHCA_EQ_COMP].eqn);
  724. cq_context->pd = cpu_to_be32(pdn);
  725. cq_context->lkey = cpu_to_be32(cq->buf.mr.ibmr.lkey);
  726. cq_context->cqn = cpu_to_be32(cq->cqn);
  727. if (mthca_is_memfree(dev)) {
  728. cq_context->ci_db = cpu_to_be32(cq->set_ci_db_index);
  729. cq_context->state_db = cpu_to_be32(cq->arm_db_index);
  730. }
  731. err = mthca_SW2HW_CQ(dev, mailbox, cq->cqn, &status);
  732. if (err) {
  733. mthca_warn(dev, "SW2HW_CQ failed (%d)\n", err);
  734. goto err_out_free_mr;
  735. }
  736. if (status) {
  737. mthca_warn(dev, "SW2HW_CQ returned status 0x%02x\n",
  738. status);
  739. err = -EINVAL;
  740. goto err_out_free_mr;
  741. }
  742. spin_lock_irq(&dev->cq_table.lock);
  743. if (mthca_array_set(&dev->cq_table.cq,
  744. cq->cqn & (dev->limits.num_cqs - 1),
  745. cq)) {
  746. spin_unlock_irq(&dev->cq_table.lock);
  747. goto err_out_free_mr;
  748. }
  749. spin_unlock_irq(&dev->cq_table.lock);
  750. cq->cons_index = 0;
  751. mthca_free_mailbox(dev, mailbox);
  752. return 0;
  753. err_out_free_mr:
  754. if (cq->is_kernel)
  755. mthca_free_cq_buf(dev, &cq->buf, cq->ibcq.cqe);
  756. err_out_mailbox:
  757. mthca_free_mailbox(dev, mailbox);
  758. err_out_arm:
  759. if (cq->is_kernel && mthca_is_memfree(dev))
  760. mthca_free_db(dev, MTHCA_DB_TYPE_CQ_ARM, cq->arm_db_index);
  761. err_out_ci:
  762. if (cq->is_kernel && mthca_is_memfree(dev))
  763. mthca_free_db(dev, MTHCA_DB_TYPE_CQ_SET_CI, cq->set_ci_db_index);
  764. err_out_icm:
  765. mthca_table_put(dev, dev->cq_table.table, cq->cqn);
  766. err_out:
  767. mthca_free(&dev->cq_table.alloc, cq->cqn);
  768. return err;
  769. }
  770. void mthca_free_cq(struct mthca_dev *dev,
  771. struct mthca_cq *cq)
  772. {
  773. struct mthca_mailbox *mailbox;
  774. int err;
  775. u8 status;
  776. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  777. if (IS_ERR(mailbox)) {
  778. mthca_warn(dev, "No memory for mailbox to free CQ.\n");
  779. return;
  780. }
  781. err = mthca_HW2SW_CQ(dev, mailbox, cq->cqn, &status);
  782. if (err)
  783. mthca_warn(dev, "HW2SW_CQ failed (%d)\n", err);
  784. else if (status)
  785. mthca_warn(dev, "HW2SW_CQ returned status 0x%02x\n", status);
  786. if (0) {
  787. __be32 *ctx = mailbox->buf;
  788. int j;
  789. printk(KERN_ERR "context for CQN %x (cons index %x, next sw %d)\n",
  790. cq->cqn, cq->cons_index,
  791. cq->is_kernel ? !!next_cqe_sw(cq) : 0);
  792. for (j = 0; j < 16; ++j)
  793. printk(KERN_ERR "[%2x] %08x\n", j * 4, be32_to_cpu(ctx[j]));
  794. }
  795. spin_lock_irq(&dev->cq_table.lock);
  796. mthca_array_clear(&dev->cq_table.cq,
  797. cq->cqn & (dev->limits.num_cqs - 1));
  798. spin_unlock_irq(&dev->cq_table.lock);
  799. if (dev->mthca_flags & MTHCA_FLAG_MSI_X)
  800. synchronize_irq(dev->eq_table.eq[MTHCA_EQ_COMP].msi_x_vector);
  801. else
  802. synchronize_irq(dev->pdev->irq);
  803. atomic_dec(&cq->refcount);
  804. wait_event(cq->wait, !atomic_read(&cq->refcount));
  805. if (cq->is_kernel) {
  806. mthca_free_cq_buf(dev, &cq->buf, cq->ibcq.cqe);
  807. if (mthca_is_memfree(dev)) {
  808. mthca_free_db(dev, MTHCA_DB_TYPE_CQ_ARM, cq->arm_db_index);
  809. mthca_free_db(dev, MTHCA_DB_TYPE_CQ_SET_CI, cq->set_ci_db_index);
  810. }
  811. }
  812. mthca_table_put(dev, dev->cq_table.table, cq->cqn);
  813. mthca_free(&dev->cq_table.alloc, cq->cqn);
  814. mthca_free_mailbox(dev, mailbox);
  815. }
  816. int __devinit mthca_init_cq_table(struct mthca_dev *dev)
  817. {
  818. int err;
  819. spin_lock_init(&dev->cq_table.lock);
  820. err = mthca_alloc_init(&dev->cq_table.alloc,
  821. dev->limits.num_cqs,
  822. (1 << 24) - 1,
  823. dev->limits.reserved_cqs);
  824. if (err)
  825. return err;
  826. err = mthca_array_init(&dev->cq_table.cq,
  827. dev->limits.num_cqs);
  828. if (err)
  829. mthca_alloc_cleanup(&dev->cq_table.alloc);
  830. return err;
  831. }
  832. void mthca_cleanup_cq_table(struct mthca_dev *dev)
  833. {
  834. mthca_array_cleanup(&dev->cq_table.cq, dev->limits.num_cqs);
  835. mthca_alloc_cleanup(&dev->cq_table.alloc);
  836. }