mthca_cmd.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2006 Cisco Systems. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. *
  34. * $Id: mthca_cmd.h 1349 2004-12-16 21:09:43Z roland $
  35. */
  36. #ifndef MTHCA_CMD_H
  37. #define MTHCA_CMD_H
  38. #include <rdma/ib_verbs.h>
  39. #define MTHCA_MAILBOX_SIZE 4096
  40. enum {
  41. /* command completed successfully: */
  42. MTHCA_CMD_STAT_OK = 0x00,
  43. /* Internal error (such as a bus error) occurred while processing command: */
  44. MTHCA_CMD_STAT_INTERNAL_ERR = 0x01,
  45. /* Operation/command not supported or opcode modifier not supported: */
  46. MTHCA_CMD_STAT_BAD_OP = 0x02,
  47. /* Parameter not supported or parameter out of range: */
  48. MTHCA_CMD_STAT_BAD_PARAM = 0x03,
  49. /* System not enabled or bad system state: */
  50. MTHCA_CMD_STAT_BAD_SYS_STATE = 0x04,
  51. /* Attempt to access reserved or unallocaterd resource: */
  52. MTHCA_CMD_STAT_BAD_RESOURCE = 0x05,
  53. /* Requested resource is currently executing a command, or is otherwise busy: */
  54. MTHCA_CMD_STAT_RESOURCE_BUSY = 0x06,
  55. /* memory error: */
  56. MTHCA_CMD_STAT_DDR_MEM_ERR = 0x07,
  57. /* Required capability exceeds device limits: */
  58. MTHCA_CMD_STAT_EXCEED_LIM = 0x08,
  59. /* Resource is not in the appropriate state or ownership: */
  60. MTHCA_CMD_STAT_BAD_RES_STATE = 0x09,
  61. /* Index out of range: */
  62. MTHCA_CMD_STAT_BAD_INDEX = 0x0a,
  63. /* FW image corrupted: */
  64. MTHCA_CMD_STAT_BAD_NVMEM = 0x0b,
  65. /* Attempt to modify a QP/EE which is not in the presumed state: */
  66. MTHCA_CMD_STAT_BAD_QPEE_STATE = 0x10,
  67. /* Bad segment parameters (Address/Size): */
  68. MTHCA_CMD_STAT_BAD_SEG_PARAM = 0x20,
  69. /* Memory Region has Memory Windows bound to: */
  70. MTHCA_CMD_STAT_REG_BOUND = 0x21,
  71. /* HCA local attached memory not present: */
  72. MTHCA_CMD_STAT_LAM_NOT_PRE = 0x22,
  73. /* Bad management packet (silently discarded): */
  74. MTHCA_CMD_STAT_BAD_PKT = 0x30,
  75. /* More outstanding CQEs in CQ than new CQ size: */
  76. MTHCA_CMD_STAT_BAD_SIZE = 0x40
  77. };
  78. enum {
  79. MTHCA_TRANS_INVALID = 0,
  80. MTHCA_TRANS_RST2INIT,
  81. MTHCA_TRANS_INIT2INIT,
  82. MTHCA_TRANS_INIT2RTR,
  83. MTHCA_TRANS_RTR2RTS,
  84. MTHCA_TRANS_RTS2RTS,
  85. MTHCA_TRANS_SQERR2RTS,
  86. MTHCA_TRANS_ANY2ERR,
  87. MTHCA_TRANS_RTS2SQD,
  88. MTHCA_TRANS_SQD2SQD,
  89. MTHCA_TRANS_SQD2RTS,
  90. MTHCA_TRANS_ANY2RST,
  91. };
  92. enum {
  93. DEV_LIM_FLAG_RC = 1 << 0,
  94. DEV_LIM_FLAG_UC = 1 << 1,
  95. DEV_LIM_FLAG_UD = 1 << 2,
  96. DEV_LIM_FLAG_RD = 1 << 3,
  97. DEV_LIM_FLAG_RAW_IPV6 = 1 << 4,
  98. DEV_LIM_FLAG_RAW_ETHER = 1 << 5,
  99. DEV_LIM_FLAG_SRQ = 1 << 6,
  100. DEV_LIM_FLAG_BAD_PKEY_CNTR = 1 << 8,
  101. DEV_LIM_FLAG_BAD_QKEY_CNTR = 1 << 9,
  102. DEV_LIM_FLAG_MW = 1 << 16,
  103. DEV_LIM_FLAG_AUTO_PATH_MIG = 1 << 17,
  104. DEV_LIM_FLAG_ATOMIC = 1 << 18,
  105. DEV_LIM_FLAG_RAW_MULTI = 1 << 19,
  106. DEV_LIM_FLAG_UD_AV_PORT_ENFORCE = 1 << 20,
  107. DEV_LIM_FLAG_UD_MULTI = 1 << 21,
  108. };
  109. struct mthca_mailbox {
  110. dma_addr_t dma;
  111. void *buf;
  112. };
  113. struct mthca_dev_lim {
  114. int max_srq_sz;
  115. int max_qp_sz;
  116. int reserved_qps;
  117. int max_qps;
  118. int reserved_srqs;
  119. int max_srqs;
  120. int reserved_eecs;
  121. int max_eecs;
  122. int max_cq_sz;
  123. int reserved_cqs;
  124. int max_cqs;
  125. int max_mpts;
  126. int reserved_eqs;
  127. int max_eqs;
  128. int reserved_mtts;
  129. int max_mrw_sz;
  130. int reserved_mrws;
  131. int max_mtt_seg;
  132. int max_requester_per_qp;
  133. int max_responder_per_qp;
  134. int max_rdma_global;
  135. int local_ca_ack_delay;
  136. int max_mtu;
  137. int max_port_width;
  138. int max_vl;
  139. int num_ports;
  140. int max_gids;
  141. u16 stat_rate_support;
  142. int max_pkeys;
  143. u32 flags;
  144. int reserved_uars;
  145. int uar_size;
  146. int min_page_sz;
  147. int max_sg;
  148. int max_desc_sz;
  149. int max_qp_per_mcg;
  150. int reserved_mgms;
  151. int max_mcgs;
  152. int reserved_pds;
  153. int max_pds;
  154. int reserved_rdds;
  155. int max_rdds;
  156. int eec_entry_sz;
  157. int qpc_entry_sz;
  158. int eeec_entry_sz;
  159. int eqpc_entry_sz;
  160. int eqc_entry_sz;
  161. int cqc_entry_sz;
  162. int srq_entry_sz;
  163. int uar_scratch_entry_sz;
  164. int mpt_entry_sz;
  165. union {
  166. struct {
  167. int max_avs;
  168. } tavor;
  169. struct {
  170. int resize_srq;
  171. int max_pbl_sz;
  172. u8 bmme_flags;
  173. u32 reserved_lkey;
  174. int lam_required;
  175. u64 max_icm_sz;
  176. } arbel;
  177. } hca;
  178. };
  179. struct mthca_adapter {
  180. u32 vendor_id;
  181. u32 device_id;
  182. u32 revision_id;
  183. char board_id[MTHCA_BOARD_ID_LEN];
  184. u8 inta_pin;
  185. };
  186. struct mthca_init_hca_param {
  187. u64 qpc_base;
  188. u64 eec_base;
  189. u64 srqc_base;
  190. u64 cqc_base;
  191. u64 eqpc_base;
  192. u64 eeec_base;
  193. u64 eqc_base;
  194. u64 rdb_base;
  195. u64 mc_base;
  196. u64 mpt_base;
  197. u64 mtt_base;
  198. u64 uar_scratch_base;
  199. u64 uarc_base;
  200. u16 log_mc_entry_sz;
  201. u16 mc_hash_sz;
  202. u8 log_num_qps;
  203. u8 log_num_eecs;
  204. u8 log_num_srqs;
  205. u8 log_num_cqs;
  206. u8 log_num_eqs;
  207. u8 log_mc_table_sz;
  208. u8 mtt_seg_sz;
  209. u8 log_mpt_sz;
  210. u8 log_uar_sz;
  211. u8 log_uarc_sz;
  212. };
  213. struct mthca_init_ib_param {
  214. int port_width;
  215. int vl_cap;
  216. int mtu_cap;
  217. u16 gid_cap;
  218. u16 pkey_cap;
  219. int set_guid0;
  220. u64 guid0;
  221. int set_node_guid;
  222. u64 node_guid;
  223. int set_si_guid;
  224. u64 si_guid;
  225. };
  226. struct mthca_set_ib_param {
  227. int set_si_guid;
  228. int reset_qkey_viol;
  229. u64 si_guid;
  230. u32 cap_mask;
  231. };
  232. int mthca_cmd_init(struct mthca_dev *dev);
  233. void mthca_cmd_cleanup(struct mthca_dev *dev);
  234. int mthca_cmd_use_events(struct mthca_dev *dev);
  235. void mthca_cmd_use_polling(struct mthca_dev *dev);
  236. void mthca_cmd_event(struct mthca_dev *dev, u16 token,
  237. u8 status, u64 out_param);
  238. struct mthca_mailbox *mthca_alloc_mailbox(struct mthca_dev *dev,
  239. gfp_t gfp_mask);
  240. void mthca_free_mailbox(struct mthca_dev *dev, struct mthca_mailbox *mailbox);
  241. int mthca_SYS_EN(struct mthca_dev *dev, u8 *status);
  242. int mthca_SYS_DIS(struct mthca_dev *dev, u8 *status);
  243. int mthca_MAP_FA(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status);
  244. int mthca_UNMAP_FA(struct mthca_dev *dev, u8 *status);
  245. int mthca_RUN_FW(struct mthca_dev *dev, u8 *status);
  246. int mthca_QUERY_FW(struct mthca_dev *dev, u8 *status);
  247. int mthca_ENABLE_LAM(struct mthca_dev *dev, u8 *status);
  248. int mthca_DISABLE_LAM(struct mthca_dev *dev, u8 *status);
  249. int mthca_QUERY_DDR(struct mthca_dev *dev, u8 *status);
  250. int mthca_QUERY_DEV_LIM(struct mthca_dev *dev,
  251. struct mthca_dev_lim *dev_lim, u8 *status);
  252. int mthca_QUERY_ADAPTER(struct mthca_dev *dev,
  253. struct mthca_adapter *adapter, u8 *status);
  254. int mthca_INIT_HCA(struct mthca_dev *dev,
  255. struct mthca_init_hca_param *param,
  256. u8 *status);
  257. int mthca_INIT_IB(struct mthca_dev *dev,
  258. struct mthca_init_ib_param *param,
  259. int port, u8 *status);
  260. int mthca_CLOSE_IB(struct mthca_dev *dev, int port, u8 *status);
  261. int mthca_CLOSE_HCA(struct mthca_dev *dev, int panic, u8 *status);
  262. int mthca_SET_IB(struct mthca_dev *dev, struct mthca_set_ib_param *param,
  263. int port, u8 *status);
  264. int mthca_MAP_ICM(struct mthca_dev *dev, struct mthca_icm *icm, u64 virt, u8 *status);
  265. int mthca_MAP_ICM_page(struct mthca_dev *dev, u64 dma_addr, u64 virt, u8 *status);
  266. int mthca_UNMAP_ICM(struct mthca_dev *dev, u64 virt, u32 page_count, u8 *status);
  267. int mthca_MAP_ICM_AUX(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status);
  268. int mthca_UNMAP_ICM_AUX(struct mthca_dev *dev, u8 *status);
  269. int mthca_SET_ICM_SIZE(struct mthca_dev *dev, u64 icm_size, u64 *aux_pages,
  270. u8 *status);
  271. int mthca_SW2HW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  272. int mpt_index, u8 *status);
  273. int mthca_HW2SW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  274. int mpt_index, u8 *status);
  275. int mthca_WRITE_MTT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  276. int num_mtt, u8 *status);
  277. int mthca_SYNC_TPT(struct mthca_dev *dev, u8 *status);
  278. int mthca_MAP_EQ(struct mthca_dev *dev, u64 event_mask, int unmap,
  279. int eq_num, u8 *status);
  280. int mthca_SW2HW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  281. int eq_num, u8 *status);
  282. int mthca_HW2SW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  283. int eq_num, u8 *status);
  284. int mthca_SW2HW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  285. int cq_num, u8 *status);
  286. int mthca_HW2SW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  287. int cq_num, u8 *status);
  288. int mthca_RESIZE_CQ(struct mthca_dev *dev, int cq_num, u32 lkey, u8 log_size,
  289. u8 *status);
  290. int mthca_SW2HW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  291. int srq_num, u8 *status);
  292. int mthca_HW2SW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  293. int srq_num, u8 *status);
  294. int mthca_QUERY_SRQ(struct mthca_dev *dev, u32 num,
  295. struct mthca_mailbox *mailbox, u8 *status);
  296. int mthca_ARM_SRQ(struct mthca_dev *dev, int srq_num, int limit, u8 *status);
  297. int mthca_MODIFY_QP(struct mthca_dev *dev, enum ib_qp_state cur,
  298. enum ib_qp_state next, u32 num, int is_ee,
  299. struct mthca_mailbox *mailbox, u32 optmask,
  300. u8 *status);
  301. int mthca_QUERY_QP(struct mthca_dev *dev, u32 num, int is_ee,
  302. struct mthca_mailbox *mailbox, u8 *status);
  303. int mthca_CONF_SPECIAL_QP(struct mthca_dev *dev, int type, u32 qpn,
  304. u8 *status);
  305. int mthca_MAD_IFC(struct mthca_dev *dev, int ignore_mkey, int ignore_bkey,
  306. int port, struct ib_wc *in_wc, struct ib_grh *in_grh,
  307. void *in_mad, void *response_mad, u8 *status);
  308. int mthca_READ_MGM(struct mthca_dev *dev, int index,
  309. struct mthca_mailbox *mailbox, u8 *status);
  310. int mthca_WRITE_MGM(struct mthca_dev *dev, int index,
  311. struct mthca_mailbox *mailbox, u8 *status);
  312. int mthca_MGID_HASH(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  313. u16 *hash, u8 *status);
  314. int mthca_NOP(struct mthca_dev *dev, u8 *status);
  315. #endif /* MTHCA_CMD_H */