ipath_wc_x86_64.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157
  1. /*
  2. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. /*
  33. * This file is conditionally built on x86_64 only. Otherwise weak symbol
  34. * versions of the functions exported from here are used.
  35. */
  36. #include <linux/pci.h>
  37. #include <asm/mtrr.h>
  38. #include <asm/processor.h>
  39. #include "ipath_kernel.h"
  40. /**
  41. * ipath_enable_wc - enable write combining for MMIO writes to the device
  42. * @dd: infinipath device
  43. *
  44. * This routine is x86_64-specific; it twiddles the CPU's MTRRs to enable
  45. * write combining.
  46. */
  47. int ipath_enable_wc(struct ipath_devdata *dd)
  48. {
  49. int ret = 0;
  50. u64 pioaddr, piolen;
  51. unsigned bits;
  52. const unsigned long addr = pci_resource_start(dd->pcidev, 0);
  53. const size_t len = pci_resource_len(dd->pcidev, 0);
  54. /*
  55. * Set the PIO buffers to be WCCOMB, so we get HT bursts to the
  56. * chip. Linux (possibly the hardware) requires it to be on a power
  57. * of 2 address matching the length (which has to be a power of 2).
  58. * For rev1, that means the base address, for rev2, it will be just
  59. * the PIO buffers themselves.
  60. */
  61. pioaddr = addr + dd->ipath_piobufbase;
  62. piolen = (dd->ipath_piobcnt2k +
  63. dd->ipath_piobcnt4k) *
  64. ALIGN(dd->ipath_piobcnt2k +
  65. dd->ipath_piobcnt4k, dd->ipath_palign);
  66. for (bits = 0; !(piolen & (1ULL << bits)); bits++)
  67. /* do nothing */ ;
  68. if (piolen != (1ULL << bits)) {
  69. piolen >>= bits;
  70. while (piolen >>= 1)
  71. bits++;
  72. piolen = 1ULL << (bits + 1);
  73. }
  74. if (pioaddr & (piolen - 1)) {
  75. u64 atmp;
  76. ipath_dbg("pioaddr %llx not on right boundary for size "
  77. "%llx, fixing\n",
  78. (unsigned long long) pioaddr,
  79. (unsigned long long) piolen);
  80. atmp = pioaddr & ~(piolen - 1);
  81. if (atmp < addr || (atmp + piolen) > (addr + len)) {
  82. ipath_dev_err(dd, "No way to align address/size "
  83. "(%llx/%llx), no WC mtrr\n",
  84. (unsigned long long) atmp,
  85. (unsigned long long) piolen << 1);
  86. ret = -ENODEV;
  87. } else {
  88. ipath_dbg("changing WC base from %llx to %llx, "
  89. "len from %llx to %llx\n",
  90. (unsigned long long) pioaddr,
  91. (unsigned long long) atmp,
  92. (unsigned long long) piolen,
  93. (unsigned long long) piolen << 1);
  94. pioaddr = atmp;
  95. piolen <<= 1;
  96. }
  97. }
  98. if (!ret) {
  99. int cookie;
  100. ipath_cdbg(VERBOSE, "Setting mtrr for chip to WC "
  101. "(addr %llx, len=0x%llx)\n",
  102. (unsigned long long) pioaddr,
  103. (unsigned long long) piolen);
  104. cookie = mtrr_add(pioaddr, piolen, MTRR_TYPE_WRCOMB, 0);
  105. if (cookie < 0) {
  106. {
  107. dev_info(&dd->pcidev->dev,
  108. "mtrr_add() WC for PIO bufs "
  109. "failed (%d)\n",
  110. cookie);
  111. ret = -EINVAL;
  112. }
  113. } else {
  114. ipath_cdbg(VERBOSE, "Set mtrr for chip to WC, "
  115. "cookie is %d\n", cookie);
  116. dd->ipath_wc_cookie = cookie;
  117. }
  118. }
  119. return ret;
  120. }
  121. /**
  122. * ipath_disable_wc - disable write combining for MMIO writes to the device
  123. * @dd: infinipath device
  124. */
  125. void ipath_disable_wc(struct ipath_devdata *dd)
  126. {
  127. if (dd->ipath_wc_cookie) {
  128. ipath_cdbg(VERBOSE, "undoing WCCOMB on pio buffers\n");
  129. mtrr_del(dd->ipath_wc_cookie, 0, 0);
  130. dd->ipath_wc_cookie = 0;
  131. }
  132. }
  133. /**
  134. * ipath_unordered_wc - indicate whether write combining is ordered
  135. *
  136. * Because our performance depends on our ability to do write combining mmio
  137. * writes in the most efficient way, we need to know if we are on an Intel
  138. * or AMD x86_64 processor. AMD x86_64 processors flush WC buffers out in
  139. * the order completed, and so no special flushing is required to get
  140. * correct ordering. Intel processors, however, will flush write buffers
  141. * out in "random" orders, and so explicit ordering is needed at times.
  142. */
  143. int ipath_unordered_wc(void)
  144. {
  145. return boot_cpu_data.x86_vendor != X86_VENDOR_AMD;
  146. }