e7xxx_edac.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556
  1. /*
  2. * Intel e7xxx Memory Controller kernel module
  3. * (C) 2003 Linux Networx (http://lnxi.com)
  4. * This file may be distributed under the terms of the
  5. * GNU General Public License.
  6. *
  7. * See "enum e7xxx_chips" below for supported chipsets
  8. *
  9. * Written by Thayne Harbaugh
  10. * Based on work by Dan Hollis <goemon at anime dot net> and others.
  11. * http://www.anime.net/~goemon/linux-ecc/
  12. *
  13. * Contributors:
  14. * Eric Biederman (Linux Networx)
  15. * Tom Zimmerman (Linux Networx)
  16. * Jim Garlick (Lawrence Livermore National Labs)
  17. * Dave Peterson (Lawrence Livermore National Labs)
  18. * That One Guy (Some other place)
  19. * Wang Zhenyu (intel.com)
  20. *
  21. * $Id: edac_e7xxx.c,v 1.5.2.9 2005/10/05 00:43:44 dsp_llnl Exp $
  22. *
  23. */
  24. #include <linux/config.h>
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/pci.h>
  28. #include <linux/pci_ids.h>
  29. #include <linux/slab.h>
  30. #include "edac_mc.h"
  31. #define e7xxx_printk(level, fmt, arg...) \
  32. edac_printk(level, "e7xxx", fmt, ##arg)
  33. #define e7xxx_mc_printk(mci, level, fmt, arg...) \
  34. edac_mc_chipset_printk(mci, level, "e7xxx", fmt, ##arg)
  35. #ifndef PCI_DEVICE_ID_INTEL_7205_0
  36. #define PCI_DEVICE_ID_INTEL_7205_0 0x255d
  37. #endif /* PCI_DEVICE_ID_INTEL_7205_0 */
  38. #ifndef PCI_DEVICE_ID_INTEL_7205_1_ERR
  39. #define PCI_DEVICE_ID_INTEL_7205_1_ERR 0x2551
  40. #endif /* PCI_DEVICE_ID_INTEL_7205_1_ERR */
  41. #ifndef PCI_DEVICE_ID_INTEL_7500_0
  42. #define PCI_DEVICE_ID_INTEL_7500_0 0x2540
  43. #endif /* PCI_DEVICE_ID_INTEL_7500_0 */
  44. #ifndef PCI_DEVICE_ID_INTEL_7500_1_ERR
  45. #define PCI_DEVICE_ID_INTEL_7500_1_ERR 0x2541
  46. #endif /* PCI_DEVICE_ID_INTEL_7500_1_ERR */
  47. #ifndef PCI_DEVICE_ID_INTEL_7501_0
  48. #define PCI_DEVICE_ID_INTEL_7501_0 0x254c
  49. #endif /* PCI_DEVICE_ID_INTEL_7501_0 */
  50. #ifndef PCI_DEVICE_ID_INTEL_7501_1_ERR
  51. #define PCI_DEVICE_ID_INTEL_7501_1_ERR 0x2541
  52. #endif /* PCI_DEVICE_ID_INTEL_7501_1_ERR */
  53. #ifndef PCI_DEVICE_ID_INTEL_7505_0
  54. #define PCI_DEVICE_ID_INTEL_7505_0 0x2550
  55. #endif /* PCI_DEVICE_ID_INTEL_7505_0 */
  56. #ifndef PCI_DEVICE_ID_INTEL_7505_1_ERR
  57. #define PCI_DEVICE_ID_INTEL_7505_1_ERR 0x2551
  58. #endif /* PCI_DEVICE_ID_INTEL_7505_1_ERR */
  59. #define E7XXX_NR_CSROWS 8 /* number of csrows */
  60. #define E7XXX_NR_DIMMS 8 /* FIXME - is this correct? */
  61. /* E7XXX register addresses - device 0 function 0 */
  62. #define E7XXX_DRB 0x60 /* DRAM row boundary register (8b) */
  63. #define E7XXX_DRA 0x70 /* DRAM row attribute register (8b) */
  64. /*
  65. * 31 Device width row 7 0=x8 1=x4
  66. * 27 Device width row 6
  67. * 23 Device width row 5
  68. * 19 Device width row 4
  69. * 15 Device width row 3
  70. * 11 Device width row 2
  71. * 7 Device width row 1
  72. * 3 Device width row 0
  73. */
  74. #define E7XXX_DRC 0x7C /* DRAM controller mode reg (32b) */
  75. /*
  76. * 22 Number channels 0=1,1=2
  77. * 19:18 DRB Granularity 32/64MB
  78. */
  79. #define E7XXX_TOLM 0xC4 /* DRAM top of low memory reg (16b) */
  80. #define E7XXX_REMAPBASE 0xC6 /* DRAM remap base address reg (16b) */
  81. #define E7XXX_REMAPLIMIT 0xC8 /* DRAM remap limit address reg (16b) */
  82. /* E7XXX register addresses - device 0 function 1 */
  83. #define E7XXX_DRAM_FERR 0x80 /* DRAM first error register (8b) */
  84. #define E7XXX_DRAM_NERR 0x82 /* DRAM next error register (8b) */
  85. #define E7XXX_DRAM_CELOG_ADD 0xA0 /* DRAM first correctable memory */
  86. /* error address register (32b) */
  87. /*
  88. * 31:28 Reserved
  89. * 27:6 CE address (4k block 33:12)
  90. * 5:0 Reserved
  91. */
  92. #define E7XXX_DRAM_UELOG_ADD 0xB0 /* DRAM first uncorrectable memory */
  93. /* error address register (32b) */
  94. /*
  95. * 31:28 Reserved
  96. * 27:6 CE address (4k block 33:12)
  97. * 5:0 Reserved
  98. */
  99. #define E7XXX_DRAM_CELOG_SYNDROME 0xD0 /* DRAM first correctable memory */
  100. /* error syndrome register (16b) */
  101. enum e7xxx_chips {
  102. E7500 = 0,
  103. E7501,
  104. E7505,
  105. E7205,
  106. };
  107. struct e7xxx_pvt {
  108. struct pci_dev *bridge_ck;
  109. u32 tolm;
  110. u32 remapbase;
  111. u32 remaplimit;
  112. const struct e7xxx_dev_info *dev_info;
  113. };
  114. struct e7xxx_dev_info {
  115. u16 err_dev;
  116. const char *ctl_name;
  117. };
  118. struct e7xxx_error_info {
  119. u8 dram_ferr;
  120. u8 dram_nerr;
  121. u32 dram_celog_add;
  122. u16 dram_celog_syndrome;
  123. u32 dram_uelog_add;
  124. };
  125. static const struct e7xxx_dev_info e7xxx_devs[] = {
  126. [E7500] = {
  127. .err_dev = PCI_DEVICE_ID_INTEL_7500_1_ERR,
  128. .ctl_name = "E7500"
  129. },
  130. [E7501] = {
  131. .err_dev = PCI_DEVICE_ID_INTEL_7501_1_ERR,
  132. .ctl_name = "E7501"
  133. },
  134. [E7505] = {
  135. .err_dev = PCI_DEVICE_ID_INTEL_7505_1_ERR,
  136. .ctl_name = "E7505"
  137. },
  138. [E7205] = {
  139. .err_dev = PCI_DEVICE_ID_INTEL_7205_1_ERR,
  140. .ctl_name = "E7205"
  141. },
  142. };
  143. /* FIXME - is this valid for both SECDED and S4ECD4ED? */
  144. static inline int e7xxx_find_channel(u16 syndrome)
  145. {
  146. debugf3("%s()\n", __func__);
  147. if ((syndrome & 0xff00) == 0)
  148. return 0;
  149. if ((syndrome & 0x00ff) == 0)
  150. return 1;
  151. if ((syndrome & 0xf000) == 0 || (syndrome & 0x0f00) == 0)
  152. return 0;
  153. return 1;
  154. }
  155. static unsigned long ctl_page_to_phys(struct mem_ctl_info *mci,
  156. unsigned long page)
  157. {
  158. u32 remap;
  159. struct e7xxx_pvt *pvt = (struct e7xxx_pvt *) mci->pvt_info;
  160. debugf3("%s()\n", __func__);
  161. if ((page < pvt->tolm) ||
  162. ((page >= 0x100000) && (page < pvt->remapbase)))
  163. return page;
  164. remap = (page - pvt->tolm) + pvt->remapbase;
  165. if (remap < pvt->remaplimit)
  166. return remap;
  167. e7xxx_printk(KERN_ERR, "Invalid page %lx - out of range\n", page);
  168. return pvt->tolm - 1;
  169. }
  170. static void process_ce(struct mem_ctl_info *mci,
  171. struct e7xxx_error_info *info)
  172. {
  173. u32 error_1b, page;
  174. u16 syndrome;
  175. int row;
  176. int channel;
  177. debugf3("%s()\n", __func__);
  178. /* read the error address */
  179. error_1b = info->dram_celog_add;
  180. /* FIXME - should use PAGE_SHIFT */
  181. page = error_1b >> 6; /* convert the address to 4k page */
  182. /* read the syndrome */
  183. syndrome = info->dram_celog_syndrome;
  184. /* FIXME - check for -1 */
  185. row = edac_mc_find_csrow_by_page(mci, page);
  186. /* convert syndrome to channel */
  187. channel = e7xxx_find_channel(syndrome);
  188. edac_mc_handle_ce(mci, page, 0, syndrome, row, channel, "e7xxx CE");
  189. }
  190. static void process_ce_no_info(struct mem_ctl_info *mci)
  191. {
  192. debugf3("%s()\n", __func__);
  193. edac_mc_handle_ce_no_info(mci, "e7xxx CE log register overflow");
  194. }
  195. static void process_ue(struct mem_ctl_info *mci,
  196. struct e7xxx_error_info *info)
  197. {
  198. u32 error_2b, block_page;
  199. int row;
  200. debugf3("%s()\n", __func__);
  201. /* read the error address */
  202. error_2b = info->dram_uelog_add;
  203. /* FIXME - should use PAGE_SHIFT */
  204. block_page = error_2b >> 6; /* convert to 4k address */
  205. row = edac_mc_find_csrow_by_page(mci, block_page);
  206. edac_mc_handle_ue(mci, block_page, 0, row, "e7xxx UE");
  207. }
  208. static void process_ue_no_info(struct mem_ctl_info *mci)
  209. {
  210. debugf3("%s()\n", __func__);
  211. edac_mc_handle_ue_no_info(mci, "e7xxx UE log register overflow");
  212. }
  213. static void e7xxx_get_error_info (struct mem_ctl_info *mci,
  214. struct e7xxx_error_info *info)
  215. {
  216. struct e7xxx_pvt *pvt;
  217. pvt = (struct e7xxx_pvt *) mci->pvt_info;
  218. pci_read_config_byte(pvt->bridge_ck, E7XXX_DRAM_FERR,
  219. &info->dram_ferr);
  220. pci_read_config_byte(pvt->bridge_ck, E7XXX_DRAM_NERR,
  221. &info->dram_nerr);
  222. if ((info->dram_ferr & 1) || (info->dram_nerr & 1)) {
  223. pci_read_config_dword(pvt->bridge_ck, E7XXX_DRAM_CELOG_ADD,
  224. &info->dram_celog_add);
  225. pci_read_config_word(pvt->bridge_ck,
  226. E7XXX_DRAM_CELOG_SYNDROME,
  227. &info->dram_celog_syndrome);
  228. }
  229. if ((info->dram_ferr & 2) || (info->dram_nerr & 2))
  230. pci_read_config_dword(pvt->bridge_ck, E7XXX_DRAM_UELOG_ADD,
  231. &info->dram_uelog_add);
  232. if (info->dram_ferr & 3)
  233. pci_write_bits8(pvt->bridge_ck, E7XXX_DRAM_FERR, 0x03, 0x03);
  234. if (info->dram_nerr & 3)
  235. pci_write_bits8(pvt->bridge_ck, E7XXX_DRAM_NERR, 0x03, 0x03);
  236. }
  237. static int e7xxx_process_error_info (struct mem_ctl_info *mci,
  238. struct e7xxx_error_info *info, int handle_errors)
  239. {
  240. int error_found;
  241. error_found = 0;
  242. /* decode and report errors */
  243. if (info->dram_ferr & 1) { /* check first error correctable */
  244. error_found = 1;
  245. if (handle_errors)
  246. process_ce(mci, info);
  247. }
  248. if (info->dram_ferr & 2) { /* check first error uncorrectable */
  249. error_found = 1;
  250. if (handle_errors)
  251. process_ue(mci, info);
  252. }
  253. if (info->dram_nerr & 1) { /* check next error correctable */
  254. error_found = 1;
  255. if (handle_errors) {
  256. if (info->dram_ferr & 1)
  257. process_ce_no_info(mci);
  258. else
  259. process_ce(mci, info);
  260. }
  261. }
  262. if (info->dram_nerr & 2) { /* check next error uncorrectable */
  263. error_found = 1;
  264. if (handle_errors) {
  265. if (info->dram_ferr & 2)
  266. process_ue_no_info(mci);
  267. else
  268. process_ue(mci, info);
  269. }
  270. }
  271. return error_found;
  272. }
  273. static void e7xxx_check(struct mem_ctl_info *mci)
  274. {
  275. struct e7xxx_error_info info;
  276. debugf3("%s()\n", __func__);
  277. e7xxx_get_error_info(mci, &info);
  278. e7xxx_process_error_info(mci, &info, 1);
  279. }
  280. static int e7xxx_probe1(struct pci_dev *pdev, int dev_idx)
  281. {
  282. int rc = -ENODEV;
  283. int index;
  284. u16 pci_data;
  285. struct mem_ctl_info *mci = NULL;
  286. struct e7xxx_pvt *pvt = NULL;
  287. u32 drc;
  288. int drc_chan = 1; /* Number of channels 0=1chan,1=2chan */
  289. int drc_drbg = 1; /* DRB granularity 0=32mb,1=64mb */
  290. int drc_ddim; /* DRAM Data Integrity Mode 0=none,2=edac */
  291. u32 dra;
  292. unsigned long last_cumul_size;
  293. struct e7xxx_error_info discard;
  294. debugf0("%s(): mci\n", __func__);
  295. /* need to find out the number of channels */
  296. pci_read_config_dword(pdev, E7XXX_DRC, &drc);
  297. /* only e7501 can be single channel */
  298. if (dev_idx == E7501) {
  299. drc_chan = ((drc >> 22) & 0x1);
  300. drc_drbg = (drc >> 18) & 0x3;
  301. }
  302. drc_ddim = (drc >> 20) & 0x3;
  303. mci = edac_mc_alloc(sizeof(*pvt), E7XXX_NR_CSROWS, drc_chan + 1);
  304. if (mci == NULL) {
  305. rc = -ENOMEM;
  306. goto fail;
  307. }
  308. debugf3("%s(): init mci\n", __func__);
  309. mci->mtype_cap = MEM_FLAG_RDDR;
  310. mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED |
  311. EDAC_FLAG_S4ECD4ED;
  312. /* FIXME - what if different memory types are in different csrows? */
  313. mci->mod_name = EDAC_MOD_STR;
  314. mci->mod_ver = "$Revision: 1.5.2.9 $";
  315. mci->pdev = pdev;
  316. debugf3("%s(): init pvt\n", __func__);
  317. pvt = (struct e7xxx_pvt *) mci->pvt_info;
  318. pvt->dev_info = &e7xxx_devs[dev_idx];
  319. pvt->bridge_ck = pci_get_device(PCI_VENDOR_ID_INTEL,
  320. pvt->dev_info->err_dev,
  321. pvt->bridge_ck);
  322. if (!pvt->bridge_ck) {
  323. e7xxx_printk(KERN_ERR, "error reporting device not found:"
  324. "vendor %x device 0x%x (broken BIOS?)\n",
  325. PCI_VENDOR_ID_INTEL, e7xxx_devs[dev_idx].err_dev);
  326. goto fail;
  327. }
  328. debugf3("%s(): more mci init\n", __func__);
  329. mci->ctl_name = pvt->dev_info->ctl_name;
  330. mci->edac_check = e7xxx_check;
  331. mci->ctl_page_to_phys = ctl_page_to_phys;
  332. /* find out the device types */
  333. pci_read_config_dword(pdev, E7XXX_DRA, &dra);
  334. /*
  335. * The dram row boundary (DRB) reg values are boundary address
  336. * for each DRAM row with a granularity of 32 or 64MB (single/dual
  337. * channel operation). DRB regs are cumulative; therefore DRB7 will
  338. * contain the total memory contained in all eight rows.
  339. */
  340. for (last_cumul_size = index = 0; index < mci->nr_csrows; index++) {
  341. u8 value;
  342. u32 cumul_size;
  343. /* mem_dev 0=x8, 1=x4 */
  344. int mem_dev = (dra >> (index * 4 + 3)) & 0x1;
  345. struct csrow_info *csrow = &mci->csrows[index];
  346. pci_read_config_byte(mci->pdev, E7XXX_DRB + index, &value);
  347. /* convert a 64 or 32 MiB DRB to a page size. */
  348. cumul_size = value << (25 + drc_drbg - PAGE_SHIFT);
  349. debugf3("%s(): (%d) cumul_size 0x%x\n", __func__, index,
  350. cumul_size);
  351. if (cumul_size == last_cumul_size)
  352. continue; /* not populated */
  353. csrow->first_page = last_cumul_size;
  354. csrow->last_page = cumul_size - 1;
  355. csrow->nr_pages = cumul_size - last_cumul_size;
  356. last_cumul_size = cumul_size;
  357. csrow->grain = 1 << 12; /* 4KiB - resolution of CELOG */
  358. csrow->mtype = MEM_RDDR; /* only one type supported */
  359. csrow->dtype = mem_dev ? DEV_X4 : DEV_X8;
  360. /*
  361. * if single channel or x8 devices then SECDED
  362. * if dual channel and x4 then S4ECD4ED
  363. */
  364. if (drc_ddim) {
  365. if (drc_chan && mem_dev) {
  366. csrow->edac_mode = EDAC_S4ECD4ED;
  367. mci->edac_cap |= EDAC_FLAG_S4ECD4ED;
  368. } else {
  369. csrow->edac_mode = EDAC_SECDED;
  370. mci->edac_cap |= EDAC_FLAG_SECDED;
  371. }
  372. } else
  373. csrow->edac_mode = EDAC_NONE;
  374. }
  375. mci->edac_cap |= EDAC_FLAG_NONE;
  376. debugf3("%s(): tolm, remapbase, remaplimit\n", __func__);
  377. /* load the top of low memory, remap base, and remap limit vars */
  378. pci_read_config_word(mci->pdev, E7XXX_TOLM, &pci_data);
  379. pvt->tolm = ((u32) pci_data) << 4;
  380. pci_read_config_word(mci->pdev, E7XXX_REMAPBASE, &pci_data);
  381. pvt->remapbase = ((u32) pci_data) << 14;
  382. pci_read_config_word(mci->pdev, E7XXX_REMAPLIMIT, &pci_data);
  383. pvt->remaplimit = ((u32) pci_data) << 14;
  384. e7xxx_printk(KERN_INFO,
  385. "tolm = %x, remapbase = %x, remaplimit = %x\n", pvt->tolm,
  386. pvt->remapbase, pvt->remaplimit);
  387. /* clear any pending errors, or initial state bits */
  388. e7xxx_get_error_info(mci, &discard);
  389. if (edac_mc_add_mc(mci) != 0) {
  390. debugf3("%s(): failed edac_mc_add_mc()\n", __func__);
  391. goto fail;
  392. }
  393. /* get this far and it's successful */
  394. debugf3("%s(): success\n", __func__);
  395. return 0;
  396. fail:
  397. if (mci != NULL) {
  398. if(pvt != NULL && pvt->bridge_ck)
  399. pci_dev_put(pvt->bridge_ck);
  400. edac_mc_free(mci);
  401. }
  402. return rc;
  403. }
  404. /* returns count (>= 0), or negative on error */
  405. static int __devinit e7xxx_init_one(struct pci_dev *pdev,
  406. const struct pci_device_id *ent)
  407. {
  408. debugf0("%s()\n", __func__);
  409. /* wake up and enable device */
  410. return pci_enable_device(pdev) ?
  411. -EIO : e7xxx_probe1(pdev, ent->driver_data);
  412. }
  413. static void __devexit e7xxx_remove_one(struct pci_dev *pdev)
  414. {
  415. struct mem_ctl_info *mci;
  416. struct e7xxx_pvt *pvt;
  417. debugf0("%s()\n", __func__);
  418. if ((mci = edac_mc_del_mc(pdev)) == NULL)
  419. return;
  420. pvt = (struct e7xxx_pvt *) mci->pvt_info;
  421. pci_dev_put(pvt->bridge_ck);
  422. edac_mc_free(mci);
  423. }
  424. static const struct pci_device_id e7xxx_pci_tbl[] __devinitdata = {
  425. {
  426. PCI_VEND_DEV(INTEL, 7205_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  427. E7205
  428. },
  429. {
  430. PCI_VEND_DEV(INTEL, 7500_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  431. E7500
  432. },
  433. {
  434. PCI_VEND_DEV(INTEL, 7501_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  435. E7501
  436. },
  437. {
  438. PCI_VEND_DEV(INTEL, 7505_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  439. E7505
  440. },
  441. {
  442. 0,
  443. } /* 0 terminated list. */
  444. };
  445. MODULE_DEVICE_TABLE(pci, e7xxx_pci_tbl);
  446. static struct pci_driver e7xxx_driver = {
  447. .name = EDAC_MOD_STR,
  448. .probe = e7xxx_init_one,
  449. .remove = __devexit_p(e7xxx_remove_one),
  450. .id_table = e7xxx_pci_tbl,
  451. };
  452. static int __init e7xxx_init(void)
  453. {
  454. return pci_register_driver(&e7xxx_driver);
  455. }
  456. static void __exit e7xxx_exit(void)
  457. {
  458. pci_unregister_driver(&e7xxx_driver);
  459. }
  460. module_init(e7xxx_init);
  461. module_exit(e7xxx_exit);
  462. MODULE_LICENSE("GPL");
  463. MODULE_AUTHOR("Linux Networx (http://lnxi.com) Thayne Harbaugh et al\n"
  464. "Based on.work by Dan Hollis et al");
  465. MODULE_DESCRIPTION("MC support for Intel e7xxx memory controllers");