vr41xx_giu.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751
  1. /*
  2. * Driver for NEC VR4100 series General-purpose I/O Unit.
  3. *
  4. * Copyright (C) 2002 MontaVista Software Inc.
  5. * Author: Yoichi Yuasa <yyuasa@mvista.com or source@mvista.com>
  6. * Copyright (C) 2003-2005 Yoichi Yuasa <yoichi_yuasa@tripeaks.co.jp>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/platform_device.h>
  23. #include <linux/errno.h>
  24. #include <linux/fs.h>
  25. #include <linux/init.h>
  26. #include <linux/irq.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/types.h>
  32. #include <asm/cpu.h>
  33. #include <asm/io.h>
  34. #include <asm/vr41xx/giu.h>
  35. #include <asm/vr41xx/vr41xx.h>
  36. MODULE_AUTHOR("Yoichi Yuasa <yoichi_yuasa@tripeaks.co.jp>");
  37. MODULE_DESCRIPTION("NEC VR4100 series General-purpose I/O Unit driver");
  38. MODULE_LICENSE("GPL");
  39. static int major; /* default is dynamic major device number */
  40. module_param(major, int, 0);
  41. MODULE_PARM_DESC(major, "Major device number");
  42. #define GIU_TYPE1_START 0x0b000100UL
  43. #define GIU_TYPE1_SIZE 0x20UL
  44. #define GIU_TYPE2_START 0x0f000140UL
  45. #define GIU_TYPE2_SIZE 0x20UL
  46. #define GIU_TYPE3_START 0x0f000140UL
  47. #define GIU_TYPE3_SIZE 0x28UL
  48. #define GIU_PULLUPDOWN_START 0x0b0002e0UL
  49. #define GIU_PULLUPDOWN_SIZE 0x04UL
  50. #define GIUIOSELL 0x00
  51. #define GIUIOSELH 0x02
  52. #define GIUPIODL 0x04
  53. #define GIUPIODH 0x06
  54. #define GIUINTSTATL 0x08
  55. #define GIUINTSTATH 0x0a
  56. #define GIUINTENL 0x0c
  57. #define GIUINTENH 0x0e
  58. #define GIUINTTYPL 0x10
  59. #define GIUINTTYPH 0x12
  60. #define GIUINTALSELL 0x14
  61. #define GIUINTALSELH 0x16
  62. #define GIUINTHTSELL 0x18
  63. #define GIUINTHTSELH 0x1a
  64. #define GIUPODATL 0x1c
  65. #define GIUPODATEN 0x1c
  66. #define GIUPODATH 0x1e
  67. #define PIOEN0 0x0100
  68. #define PIOEN1 0x0200
  69. #define GIUPODAT 0x1e
  70. #define GIUFEDGEINHL 0x20
  71. #define GIUFEDGEINHH 0x22
  72. #define GIUREDGEINHL 0x24
  73. #define GIUREDGEINHH 0x26
  74. #define GIUUSEUPDN 0x1e0
  75. #define GIUTERMUPDN 0x1e2
  76. #define GPIO_HAS_PULLUPDOWN_IO 0x0001
  77. #define GPIO_HAS_OUTPUT_ENABLE 0x0002
  78. #define GPIO_HAS_INTERRUPT_EDGE_SELECT 0x0100
  79. static spinlock_t giu_lock;
  80. static struct resource *giu_resource1;
  81. static struct resource *giu_resource2;
  82. static unsigned long giu_flags;
  83. static unsigned int giu_nr_pins;
  84. static void __iomem *giu_base;
  85. #define giu_read(offset) readw(giu_base + (offset))
  86. #define giu_write(offset, value) writew((value), giu_base + (offset))
  87. #define GPIO_PIN_OF_IRQ(irq) ((irq) - GIU_IRQ_BASE)
  88. #define GIUINT_HIGH_OFFSET 16
  89. #define GIUINT_HIGH_MAX 32
  90. static inline uint16_t giu_set(uint16_t offset, uint16_t set)
  91. {
  92. uint16_t data;
  93. data = giu_read(offset);
  94. data |= set;
  95. giu_write(offset, data);
  96. return data;
  97. }
  98. static inline uint16_t giu_clear(uint16_t offset, uint16_t clear)
  99. {
  100. uint16_t data;
  101. data = giu_read(offset);
  102. data &= ~clear;
  103. giu_write(offset, data);
  104. return data;
  105. }
  106. static unsigned int startup_giuint_low_irq(unsigned int irq)
  107. {
  108. unsigned int pin;
  109. pin = GPIO_PIN_OF_IRQ(irq);
  110. giu_write(GIUINTSTATL, 1 << pin);
  111. giu_set(GIUINTENL, 1 << pin);
  112. return 0;
  113. }
  114. static void shutdown_giuint_low_irq(unsigned int irq)
  115. {
  116. giu_clear(GIUINTENL, 1 << GPIO_PIN_OF_IRQ(irq));
  117. }
  118. static void enable_giuint_low_irq(unsigned int irq)
  119. {
  120. giu_set(GIUINTENL, 1 << GPIO_PIN_OF_IRQ(irq));
  121. }
  122. #define disable_giuint_low_irq shutdown_giuint_low_irq
  123. static void ack_giuint_low_irq(unsigned int irq)
  124. {
  125. unsigned int pin;
  126. pin = GPIO_PIN_OF_IRQ(irq);
  127. giu_clear(GIUINTENL, 1 << pin);
  128. giu_write(GIUINTSTATL, 1 << pin);
  129. }
  130. static void end_giuint_low_irq(unsigned int irq)
  131. {
  132. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  133. giu_set(GIUINTENL, 1 << GPIO_PIN_OF_IRQ(irq));
  134. }
  135. static struct hw_interrupt_type giuint_low_irq_type = {
  136. .typename = "GIUINTL",
  137. .startup = startup_giuint_low_irq,
  138. .shutdown = shutdown_giuint_low_irq,
  139. .enable = enable_giuint_low_irq,
  140. .disable = disable_giuint_low_irq,
  141. .ack = ack_giuint_low_irq,
  142. .end = end_giuint_low_irq,
  143. };
  144. static unsigned int startup_giuint_high_irq(unsigned int irq)
  145. {
  146. unsigned int pin;
  147. pin = GPIO_PIN_OF_IRQ(irq) - GIUINT_HIGH_OFFSET;
  148. giu_write(GIUINTSTATH, 1 << pin);
  149. giu_set(GIUINTENH, 1 << pin);
  150. return 0;
  151. }
  152. static void shutdown_giuint_high_irq(unsigned int irq)
  153. {
  154. giu_clear(GIUINTENH, 1 << (GPIO_PIN_OF_IRQ(irq) - GIUINT_HIGH_OFFSET));
  155. }
  156. static void enable_giuint_high_irq(unsigned int irq)
  157. {
  158. giu_set(GIUINTENH, 1 << (GPIO_PIN_OF_IRQ(irq) - GIUINT_HIGH_OFFSET));
  159. }
  160. #define disable_giuint_high_irq shutdown_giuint_high_irq
  161. static void ack_giuint_high_irq(unsigned int irq)
  162. {
  163. unsigned int pin;
  164. pin = GPIO_PIN_OF_IRQ(irq) - GIUINT_HIGH_OFFSET;
  165. giu_clear(GIUINTENH, 1 << pin);
  166. giu_write(GIUINTSTATH, 1 << pin);
  167. }
  168. static void end_giuint_high_irq(unsigned int irq)
  169. {
  170. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  171. giu_set(GIUINTENH, 1 << (GPIO_PIN_OF_IRQ(irq) - GIUINT_HIGH_OFFSET));
  172. }
  173. static struct hw_interrupt_type giuint_high_irq_type = {
  174. .typename = "GIUINTH",
  175. .startup = startup_giuint_high_irq,
  176. .shutdown = shutdown_giuint_high_irq,
  177. .enable = enable_giuint_high_irq,
  178. .disable = disable_giuint_high_irq,
  179. .ack = ack_giuint_high_irq,
  180. .end = end_giuint_high_irq,
  181. };
  182. static int giu_get_irq(unsigned int irq, struct pt_regs *regs)
  183. {
  184. uint16_t pendl, pendh, maskl, maskh;
  185. int i;
  186. pendl = giu_read(GIUINTSTATL);
  187. pendh = giu_read(GIUINTSTATH);
  188. maskl = giu_read(GIUINTENL);
  189. maskh = giu_read(GIUINTENH);
  190. maskl &= pendl;
  191. maskh &= pendh;
  192. if (maskl) {
  193. for (i = 0; i < 16; i++) {
  194. if (maskl & (1 << i))
  195. return GIU_IRQ(i);
  196. }
  197. } else if (maskh) {
  198. for (i = 0; i < 16; i++) {
  199. if (maskh & (1 << i))
  200. return GIU_IRQ(i + GIUINT_HIGH_OFFSET);
  201. }
  202. }
  203. printk(KERN_ERR "spurious GIU interrupt: %04x(%04x),%04x(%04x)\n",
  204. maskl, pendl, maskh, pendh);
  205. atomic_inc(&irq_err_count);
  206. return -EINVAL;
  207. }
  208. void vr41xx_set_irq_trigger(unsigned int pin, irq_trigger_t trigger, irq_signal_t signal)
  209. {
  210. uint16_t mask;
  211. if (pin < GIUINT_HIGH_OFFSET) {
  212. mask = 1 << pin;
  213. if (trigger != IRQ_TRIGGER_LEVEL) {
  214. giu_set(GIUINTTYPL, mask);
  215. if (signal == IRQ_SIGNAL_HOLD)
  216. giu_set(GIUINTHTSELL, mask);
  217. else
  218. giu_clear(GIUINTHTSELL, mask);
  219. if (current_cpu_data.cputype == CPU_VR4133) {
  220. switch (trigger) {
  221. case IRQ_TRIGGER_EDGE_FALLING:
  222. giu_set(GIUFEDGEINHL, mask);
  223. giu_clear(GIUREDGEINHL, mask);
  224. break;
  225. case IRQ_TRIGGER_EDGE_RISING:
  226. giu_clear(GIUFEDGEINHL, mask);
  227. giu_set(GIUREDGEINHL, mask);
  228. break;
  229. default:
  230. giu_set(GIUFEDGEINHL, mask);
  231. giu_set(GIUREDGEINHL, mask);
  232. break;
  233. }
  234. }
  235. } else {
  236. giu_clear(GIUINTTYPL, mask);
  237. giu_clear(GIUINTHTSELL, mask);
  238. }
  239. giu_write(GIUINTSTATL, mask);
  240. } else if (pin < GIUINT_HIGH_MAX) {
  241. mask = 1 << (pin - GIUINT_HIGH_OFFSET);
  242. if (trigger != IRQ_TRIGGER_LEVEL) {
  243. giu_set(GIUINTTYPH, mask);
  244. if (signal == IRQ_SIGNAL_HOLD)
  245. giu_set(GIUINTHTSELH, mask);
  246. else
  247. giu_clear(GIUINTHTSELH, mask);
  248. if (current_cpu_data.cputype == CPU_VR4133) {
  249. switch (trigger) {
  250. case IRQ_TRIGGER_EDGE_FALLING:
  251. giu_set(GIUFEDGEINHH, mask);
  252. giu_clear(GIUREDGEINHH, mask);
  253. break;
  254. case IRQ_TRIGGER_EDGE_RISING:
  255. giu_clear(GIUFEDGEINHH, mask);
  256. giu_set(GIUREDGEINHH, mask);
  257. break;
  258. default:
  259. giu_set(GIUFEDGEINHH, mask);
  260. giu_set(GIUREDGEINHH, mask);
  261. break;
  262. }
  263. }
  264. } else {
  265. giu_clear(GIUINTTYPH, mask);
  266. giu_clear(GIUINTHTSELH, mask);
  267. }
  268. giu_write(GIUINTSTATH, mask);
  269. }
  270. }
  271. EXPORT_SYMBOL_GPL(vr41xx_set_irq_trigger);
  272. void vr41xx_set_irq_level(unsigned int pin, irq_level_t level)
  273. {
  274. uint16_t mask;
  275. if (pin < GIUINT_HIGH_OFFSET) {
  276. mask = 1 << pin;
  277. if (level == IRQ_LEVEL_HIGH)
  278. giu_set(GIUINTALSELL, mask);
  279. else
  280. giu_clear(GIUINTALSELL, mask);
  281. giu_write(GIUINTSTATL, mask);
  282. } else if (pin < GIUINT_HIGH_MAX) {
  283. mask = 1 << (pin - GIUINT_HIGH_OFFSET);
  284. if (level == IRQ_LEVEL_HIGH)
  285. giu_set(GIUINTALSELH, mask);
  286. else
  287. giu_clear(GIUINTALSELH, mask);
  288. giu_write(GIUINTSTATH, mask);
  289. }
  290. }
  291. EXPORT_SYMBOL_GPL(vr41xx_set_irq_level);
  292. gpio_data_t vr41xx_gpio_get_pin(unsigned int pin)
  293. {
  294. uint16_t reg, mask;
  295. if (pin >= giu_nr_pins)
  296. return GPIO_DATA_INVAL;
  297. if (pin < 16) {
  298. reg = giu_read(GIUPIODL);
  299. mask = (uint16_t)1 << pin;
  300. } else if (pin < 32) {
  301. reg = giu_read(GIUPIODH);
  302. mask = (uint16_t)1 << (pin - 16);
  303. } else if (pin < 48) {
  304. reg = giu_read(GIUPODATL);
  305. mask = (uint16_t)1 << (pin - 32);
  306. } else {
  307. reg = giu_read(GIUPODATH);
  308. mask = (uint16_t)1 << (pin - 48);
  309. }
  310. if (reg & mask)
  311. return GPIO_DATA_HIGH;
  312. return GPIO_DATA_LOW;
  313. }
  314. EXPORT_SYMBOL_GPL(vr41xx_gpio_get_pin);
  315. int vr41xx_gpio_set_pin(unsigned int pin, gpio_data_t data)
  316. {
  317. uint16_t offset, mask, reg;
  318. unsigned long flags;
  319. if (pin >= giu_nr_pins)
  320. return -EINVAL;
  321. if (pin < 16) {
  322. offset = GIUPIODL;
  323. mask = (uint16_t)1 << pin;
  324. } else if (pin < 32) {
  325. offset = GIUPIODH;
  326. mask = (uint16_t)1 << (pin - 16);
  327. } else if (pin < 48) {
  328. offset = GIUPODATL;
  329. mask = (uint16_t)1 << (pin - 32);
  330. } else {
  331. offset = GIUPODATH;
  332. mask = (uint16_t)1 << (pin - 48);
  333. }
  334. spin_lock_irqsave(&giu_lock, flags);
  335. reg = giu_read(offset);
  336. if (data == GPIO_DATA_HIGH)
  337. reg |= mask;
  338. else
  339. reg &= ~mask;
  340. giu_write(offset, reg);
  341. spin_unlock_irqrestore(&giu_lock, flags);
  342. return 0;
  343. }
  344. EXPORT_SYMBOL_GPL(vr41xx_gpio_set_pin);
  345. int vr41xx_gpio_set_direction(unsigned int pin, gpio_direction_t dir)
  346. {
  347. uint16_t offset, mask, reg;
  348. unsigned long flags;
  349. if (pin >= giu_nr_pins)
  350. return -EINVAL;
  351. if (pin < 16) {
  352. offset = GIUIOSELL;
  353. mask = (uint16_t)1 << pin;
  354. } else if (pin < 32) {
  355. offset = GIUIOSELH;
  356. mask = (uint16_t)1 << (pin - 16);
  357. } else {
  358. if (giu_flags & GPIO_HAS_OUTPUT_ENABLE) {
  359. offset = GIUPODATEN;
  360. mask = (uint16_t)1 << (pin - 32);
  361. } else {
  362. switch (pin) {
  363. case 48:
  364. offset = GIUPODATH;
  365. mask = PIOEN0;
  366. break;
  367. case 49:
  368. offset = GIUPODATH;
  369. mask = PIOEN1;
  370. break;
  371. default:
  372. return -EINVAL;
  373. }
  374. }
  375. }
  376. spin_lock_irqsave(&giu_lock, flags);
  377. reg = giu_read(offset);
  378. if (dir == GPIO_OUTPUT)
  379. reg |= mask;
  380. else
  381. reg &= ~mask;
  382. giu_write(offset, reg);
  383. spin_unlock_irqrestore(&giu_lock, flags);
  384. return 0;
  385. }
  386. EXPORT_SYMBOL_GPL(vr41xx_gpio_set_direction);
  387. int vr41xx_gpio_pullupdown(unsigned int pin, gpio_pull_t pull)
  388. {
  389. uint16_t reg, mask;
  390. unsigned long flags;
  391. if ((giu_flags & GPIO_HAS_PULLUPDOWN_IO) != GPIO_HAS_PULLUPDOWN_IO)
  392. return -EPERM;
  393. if (pin >= 15)
  394. return -EINVAL;
  395. mask = (uint16_t)1 << pin;
  396. spin_lock_irqsave(&giu_lock, flags);
  397. if (pull == GPIO_PULL_UP || pull == GPIO_PULL_DOWN) {
  398. reg = giu_read(GIUTERMUPDN);
  399. if (pull == GPIO_PULL_UP)
  400. reg |= mask;
  401. else
  402. reg &= ~mask;
  403. giu_write(GIUTERMUPDN, reg);
  404. reg = giu_read(GIUUSEUPDN);
  405. reg |= mask;
  406. giu_write(GIUUSEUPDN, reg);
  407. } else {
  408. reg = giu_read(GIUUSEUPDN);
  409. reg &= ~mask;
  410. giu_write(GIUUSEUPDN, reg);
  411. }
  412. spin_unlock_irqrestore(&giu_lock, flags);
  413. return 0;
  414. }
  415. EXPORT_SYMBOL_GPL(vr41xx_gpio_pullupdown);
  416. static ssize_t gpio_read(struct file *file, char __user *buf, size_t len,
  417. loff_t *ppos)
  418. {
  419. unsigned int pin;
  420. char value = '0';
  421. pin = iminor(file->f_dentry->d_inode);
  422. if (pin >= giu_nr_pins)
  423. return -EBADF;
  424. if (vr41xx_gpio_get_pin(pin) == GPIO_DATA_HIGH)
  425. value = '1';
  426. if (len <= 0)
  427. return -EFAULT;
  428. if (put_user(value, buf))
  429. return -EFAULT;
  430. return 1;
  431. }
  432. static ssize_t gpio_write(struct file *file, const char __user *data,
  433. size_t len, loff_t *ppos)
  434. {
  435. unsigned int pin;
  436. size_t i;
  437. char c;
  438. int retval = 0;
  439. pin = iminor(file->f_dentry->d_inode);
  440. if (pin >= giu_nr_pins)
  441. return -EBADF;
  442. for (i = 0; i < len; i++) {
  443. if (get_user(c, data + i))
  444. return -EFAULT;
  445. switch (c) {
  446. case '0':
  447. retval = vr41xx_gpio_set_pin(pin, GPIO_DATA_LOW);
  448. break;
  449. case '1':
  450. retval = vr41xx_gpio_set_pin(pin, GPIO_DATA_HIGH);
  451. break;
  452. case 'D':
  453. printk(KERN_INFO "GPIO%d: pull down\n", pin);
  454. retval = vr41xx_gpio_pullupdown(pin, GPIO_PULL_DOWN);
  455. break;
  456. case 'd':
  457. printk(KERN_INFO "GPIO%d: pull up/down disable\n", pin);
  458. retval = vr41xx_gpio_pullupdown(pin, GPIO_PULL_DISABLE);
  459. break;
  460. case 'I':
  461. printk(KERN_INFO "GPIO%d: input\n", pin);
  462. retval = vr41xx_gpio_set_direction(pin, GPIO_INPUT);
  463. break;
  464. case 'O':
  465. printk(KERN_INFO "GPIO%d: output\n", pin);
  466. retval = vr41xx_gpio_set_direction(pin, GPIO_OUTPUT);
  467. break;
  468. case 'o':
  469. printk(KERN_INFO "GPIO%d: output disable\n", pin);
  470. retval = vr41xx_gpio_set_direction(pin, GPIO_OUTPUT_DISABLE);
  471. break;
  472. case 'P':
  473. printk(KERN_INFO "GPIO%d: pull up\n", pin);
  474. retval = vr41xx_gpio_pullupdown(pin, GPIO_PULL_UP);
  475. break;
  476. case 'p':
  477. printk(KERN_INFO "GPIO%d: pull up/down disable\n", pin);
  478. retval = vr41xx_gpio_pullupdown(pin, GPIO_PULL_DISABLE);
  479. break;
  480. default:
  481. break;
  482. }
  483. if (retval < 0)
  484. break;
  485. }
  486. return i;
  487. }
  488. static int gpio_open(struct inode *inode, struct file *file)
  489. {
  490. unsigned int pin;
  491. pin = iminor(inode);
  492. if (pin >= giu_nr_pins)
  493. return -EBADF;
  494. return nonseekable_open(inode, file);
  495. }
  496. static int gpio_release(struct inode *inode, struct file *file)
  497. {
  498. unsigned int pin;
  499. pin = iminor(inode);
  500. if (pin >= giu_nr_pins)
  501. return -EBADF;
  502. return 0;
  503. }
  504. static struct file_operations gpio_fops = {
  505. .owner = THIS_MODULE,
  506. .read = gpio_read,
  507. .write = gpio_write,
  508. .open = gpio_open,
  509. .release = gpio_release,
  510. };
  511. static int __devinit giu_probe(struct platform_device *dev)
  512. {
  513. unsigned long start, size, flags = 0;
  514. unsigned int nr_pins = 0;
  515. struct resource *res1, *res2 = NULL;
  516. void *base;
  517. int retval, i;
  518. switch (current_cpu_data.cputype) {
  519. case CPU_VR4111:
  520. case CPU_VR4121:
  521. start = GIU_TYPE1_START;
  522. size = GIU_TYPE1_SIZE;
  523. flags = GPIO_HAS_PULLUPDOWN_IO;
  524. nr_pins = 50;
  525. break;
  526. case CPU_VR4122:
  527. case CPU_VR4131:
  528. start = GIU_TYPE2_START;
  529. size = GIU_TYPE2_SIZE;
  530. nr_pins = 36;
  531. break;
  532. case CPU_VR4133:
  533. start = GIU_TYPE3_START;
  534. size = GIU_TYPE3_SIZE;
  535. flags = GPIO_HAS_INTERRUPT_EDGE_SELECT;
  536. nr_pins = 48;
  537. break;
  538. default:
  539. return -ENODEV;
  540. }
  541. res1 = request_mem_region(start, size, "GIU");
  542. if (res1 == NULL)
  543. return -EBUSY;
  544. base = ioremap(start, size);
  545. if (base == NULL) {
  546. release_resource(res1);
  547. return -ENOMEM;
  548. }
  549. if (flags & GPIO_HAS_PULLUPDOWN_IO) {
  550. res2 = request_mem_region(GIU_PULLUPDOWN_START, GIU_PULLUPDOWN_SIZE, "GIU");
  551. if (res2 == NULL) {
  552. iounmap(base);
  553. release_resource(res1);
  554. return -EBUSY;
  555. }
  556. }
  557. retval = register_chrdev(major, "GIU", &gpio_fops);
  558. if (retval < 0) {
  559. iounmap(base);
  560. release_resource(res1);
  561. release_resource(res2);
  562. return retval;
  563. }
  564. if (major == 0) {
  565. major = retval;
  566. printk(KERN_INFO "GIU: major number %d\n", major);
  567. }
  568. spin_lock_init(&giu_lock);
  569. giu_base = base;
  570. giu_resource1 = res1;
  571. giu_resource2 = res2;
  572. giu_flags = flags;
  573. giu_nr_pins = nr_pins;
  574. giu_write(GIUINTENL, 0);
  575. giu_write(GIUINTENH, 0);
  576. for (i = GIU_IRQ_BASE; i <= GIU_IRQ_LAST; i++) {
  577. if (i < GIU_IRQ(GIUINT_HIGH_OFFSET))
  578. irq_desc[i].handler = &giuint_low_irq_type;
  579. else
  580. irq_desc[i].handler = &giuint_high_irq_type;
  581. }
  582. return cascade_irq(GIUINT_IRQ, giu_get_irq);
  583. }
  584. static int __devexit giu_remove(struct platform_device *dev)
  585. {
  586. iounmap(giu_base);
  587. release_resource(giu_resource1);
  588. if (giu_flags & GPIO_HAS_PULLUPDOWN_IO)
  589. release_resource(giu_resource2);
  590. return 0;
  591. }
  592. static struct platform_device *giu_platform_device;
  593. static struct platform_driver giu_device_driver = {
  594. .probe = giu_probe,
  595. .remove = __devexit_p(giu_remove),
  596. .driver = {
  597. .name = "GIU",
  598. .owner = THIS_MODULE,
  599. },
  600. };
  601. static int __init vr41xx_giu_init(void)
  602. {
  603. int retval;
  604. giu_platform_device = platform_device_alloc("GIU", -1);
  605. if (!giu_platform_device)
  606. return -ENOMEM;
  607. retval = platform_device_add(giu_platform_device);
  608. if (retval < 0) {
  609. platform_device_put(giu_platform_device);
  610. return retval;
  611. }
  612. retval = platform_driver_register(&giu_device_driver);
  613. if (retval < 0)
  614. platform_device_unregister(giu_platform_device);
  615. return retval;
  616. }
  617. static void __exit vr41xx_giu_exit(void)
  618. {
  619. platform_driver_unregister(&giu_device_driver);
  620. platform_device_unregister(giu_platform_device);
  621. }
  622. module_init(vr41xx_giu_init);
  623. module_exit(vr41xx_giu_exit);