sworks-agp.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568
  1. /*
  2. * Serverworks AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/string.h>
  8. #include <linux/slab.h>
  9. #include <linux/jiffies.h>
  10. #include <linux/agp_backend.h>
  11. #include "agp.h"
  12. #define SVWRKS_COMMAND 0x04
  13. #define SVWRKS_APSIZE 0x10
  14. #define SVWRKS_MMBASE 0x14
  15. #define SVWRKS_CACHING 0x4b
  16. #define SVWRKS_AGP_ENABLE 0x60
  17. #define SVWRKS_FEATURE 0x68
  18. #define SVWRKS_SIZE_MASK 0xfe000000
  19. /* Memory mapped registers */
  20. #define SVWRKS_GART_CACHE 0x02
  21. #define SVWRKS_GATTBASE 0x04
  22. #define SVWRKS_TLBFLUSH 0x10
  23. #define SVWRKS_POSTFLUSH 0x14
  24. #define SVWRKS_DIRFLUSH 0x0c
  25. struct serverworks_page_map {
  26. unsigned long *real;
  27. unsigned long __iomem *remapped;
  28. };
  29. static struct _serverworks_private {
  30. struct pci_dev *svrwrks_dev; /* device one */
  31. volatile u8 __iomem *registers;
  32. struct serverworks_page_map **gatt_pages;
  33. int num_tables;
  34. struct serverworks_page_map scratch_dir;
  35. int gart_addr_ofs;
  36. int mm_addr_ofs;
  37. } serverworks_private;
  38. static int serverworks_create_page_map(struct serverworks_page_map *page_map)
  39. {
  40. int i;
  41. page_map->real = (unsigned long *) __get_free_page(GFP_KERNEL);
  42. if (page_map->real == NULL) {
  43. return -ENOMEM;
  44. }
  45. SetPageReserved(virt_to_page(page_map->real));
  46. global_cache_flush();
  47. page_map->remapped = ioremap_nocache(virt_to_gart(page_map->real),
  48. PAGE_SIZE);
  49. if (page_map->remapped == NULL) {
  50. ClearPageReserved(virt_to_page(page_map->real));
  51. free_page((unsigned long) page_map->real);
  52. page_map->real = NULL;
  53. return -ENOMEM;
  54. }
  55. global_cache_flush();
  56. for (i = 0; i < PAGE_SIZE / sizeof(unsigned long); i++)
  57. writel(agp_bridge->scratch_page, page_map->remapped+i);
  58. return 0;
  59. }
  60. static void serverworks_free_page_map(struct serverworks_page_map *page_map)
  61. {
  62. iounmap(page_map->remapped);
  63. ClearPageReserved(virt_to_page(page_map->real));
  64. free_page((unsigned long) page_map->real);
  65. }
  66. static void serverworks_free_gatt_pages(void)
  67. {
  68. int i;
  69. struct serverworks_page_map **tables;
  70. struct serverworks_page_map *entry;
  71. tables = serverworks_private.gatt_pages;
  72. for (i = 0; i < serverworks_private.num_tables; i++) {
  73. entry = tables[i];
  74. if (entry != NULL) {
  75. if (entry->real != NULL) {
  76. serverworks_free_page_map(entry);
  77. }
  78. kfree(entry);
  79. }
  80. }
  81. kfree(tables);
  82. }
  83. static int serverworks_create_gatt_pages(int nr_tables)
  84. {
  85. struct serverworks_page_map **tables;
  86. struct serverworks_page_map *entry;
  87. int retval = 0;
  88. int i;
  89. tables = kzalloc((nr_tables + 1) * sizeof(struct serverworks_page_map *),
  90. GFP_KERNEL);
  91. if (tables == NULL)
  92. return -ENOMEM;
  93. for (i = 0; i < nr_tables; i++) {
  94. entry = kzalloc(sizeof(struct serverworks_page_map), GFP_KERNEL);
  95. if (entry == NULL) {
  96. retval = -ENOMEM;
  97. break;
  98. }
  99. tables[i] = entry;
  100. retval = serverworks_create_page_map(entry);
  101. if (retval != 0) break;
  102. }
  103. serverworks_private.num_tables = nr_tables;
  104. serverworks_private.gatt_pages = tables;
  105. if (retval != 0) serverworks_free_gatt_pages();
  106. return retval;
  107. }
  108. #define SVRWRKS_GET_GATT(addr) (serverworks_private.gatt_pages[\
  109. GET_PAGE_DIR_IDX(addr)]->remapped)
  110. #ifndef GET_PAGE_DIR_OFF
  111. #define GET_PAGE_DIR_OFF(addr) (addr >> 22)
  112. #endif
  113. #ifndef GET_PAGE_DIR_IDX
  114. #define GET_PAGE_DIR_IDX(addr) (GET_PAGE_DIR_OFF(addr) - \
  115. GET_PAGE_DIR_OFF(agp_bridge->gart_bus_addr))
  116. #endif
  117. #ifndef GET_GATT_OFF
  118. #define GET_GATT_OFF(addr) ((addr & 0x003ff000) >> 12)
  119. #endif
  120. static int serverworks_create_gatt_table(struct agp_bridge_data *bridge)
  121. {
  122. struct aper_size_info_lvl2 *value;
  123. struct serverworks_page_map page_dir;
  124. int retval;
  125. u32 temp;
  126. int i;
  127. value = A_SIZE_LVL2(agp_bridge->current_size);
  128. retval = serverworks_create_page_map(&page_dir);
  129. if (retval != 0) {
  130. return retval;
  131. }
  132. retval = serverworks_create_page_map(&serverworks_private.scratch_dir);
  133. if (retval != 0) {
  134. serverworks_free_page_map(&page_dir);
  135. return retval;
  136. }
  137. /* Create a fake scratch directory */
  138. for (i = 0; i < 1024; i++) {
  139. writel(agp_bridge->scratch_page, serverworks_private.scratch_dir.remapped+i);
  140. writel(virt_to_gart(serverworks_private.scratch_dir.real) | 1, page_dir.remapped+i);
  141. }
  142. retval = serverworks_create_gatt_pages(value->num_entries / 1024);
  143. if (retval != 0) {
  144. serverworks_free_page_map(&page_dir);
  145. serverworks_free_page_map(&serverworks_private.scratch_dir);
  146. return retval;
  147. }
  148. agp_bridge->gatt_table_real = (u32 *)page_dir.real;
  149. agp_bridge->gatt_table = (u32 __iomem *)page_dir.remapped;
  150. agp_bridge->gatt_bus_addr = virt_to_gart(page_dir.real);
  151. /* Get the address for the gart region.
  152. * This is a bus address even on the alpha, b/c its
  153. * used to program the agp master not the cpu
  154. */
  155. pci_read_config_dword(agp_bridge->dev,serverworks_private.gart_addr_ofs,&temp);
  156. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  157. /* Calculate the agp offset */
  158. for (i = 0; i < value->num_entries / 1024; i++)
  159. writel(virt_to_gart(serverworks_private.gatt_pages[i]->real)|1, page_dir.remapped+i);
  160. return 0;
  161. }
  162. static int serverworks_free_gatt_table(struct agp_bridge_data *bridge)
  163. {
  164. struct serverworks_page_map page_dir;
  165. page_dir.real = (unsigned long *)agp_bridge->gatt_table_real;
  166. page_dir.remapped = (unsigned long __iomem *)agp_bridge->gatt_table;
  167. serverworks_free_gatt_pages();
  168. serverworks_free_page_map(&page_dir);
  169. serverworks_free_page_map(&serverworks_private.scratch_dir);
  170. return 0;
  171. }
  172. static int serverworks_fetch_size(void)
  173. {
  174. int i;
  175. u32 temp;
  176. u32 temp2;
  177. struct aper_size_info_lvl2 *values;
  178. values = A_SIZE_LVL2(agp_bridge->driver->aperture_sizes);
  179. pci_read_config_dword(agp_bridge->dev,serverworks_private.gart_addr_ofs,&temp);
  180. pci_write_config_dword(agp_bridge->dev,serverworks_private.gart_addr_ofs,
  181. SVWRKS_SIZE_MASK);
  182. pci_read_config_dword(agp_bridge->dev,serverworks_private.gart_addr_ofs,&temp2);
  183. pci_write_config_dword(agp_bridge->dev,serverworks_private.gart_addr_ofs,temp);
  184. temp2 &= SVWRKS_SIZE_MASK;
  185. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  186. if (temp2 == values[i].size_value) {
  187. agp_bridge->previous_size =
  188. agp_bridge->current_size = (void *) (values + i);
  189. agp_bridge->aperture_size_idx = i;
  190. return values[i].size;
  191. }
  192. }
  193. return 0;
  194. }
  195. /*
  196. * This routine could be implemented by taking the addresses
  197. * written to the GATT, and flushing them individually. However
  198. * currently it just flushes the whole table. Which is probably
  199. * more efficent, since agp_memory blocks can be a large number of
  200. * entries.
  201. */
  202. static void serverworks_tlbflush(struct agp_memory *temp)
  203. {
  204. unsigned long timeout;
  205. writeb(1, serverworks_private.registers+SVWRKS_POSTFLUSH);
  206. timeout = jiffies + 3*HZ;
  207. while (readb(serverworks_private.registers+SVWRKS_POSTFLUSH) == 1) {
  208. cpu_relax();
  209. if (time_after(jiffies, timeout)) {
  210. printk(KERN_ERR PFX "TLB post flush took more than 3 seconds\n");
  211. break;
  212. }
  213. }
  214. writel(1, serverworks_private.registers+SVWRKS_DIRFLUSH);
  215. timeout = jiffies + 3*HZ;
  216. while (readl(serverworks_private.registers+SVWRKS_DIRFLUSH) == 1) {
  217. cpu_relax();
  218. if (time_after(jiffies, timeout)) {
  219. printk(KERN_ERR PFX "TLB Dir flush took more than 3 seconds\n");
  220. break;
  221. }
  222. }
  223. }
  224. static int serverworks_configure(void)
  225. {
  226. struct aper_size_info_lvl2 *current_size;
  227. u32 temp;
  228. u8 enable_reg;
  229. u16 cap_reg;
  230. current_size = A_SIZE_LVL2(agp_bridge->current_size);
  231. /* Get the memory mapped registers */
  232. pci_read_config_dword(agp_bridge->dev, serverworks_private.mm_addr_ofs, &temp);
  233. temp = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  234. serverworks_private.registers = (volatile u8 __iomem *) ioremap(temp, 4096);
  235. if (!serverworks_private.registers) {
  236. printk (KERN_ERR PFX "Unable to ioremap() memory.\n");
  237. return -ENOMEM;
  238. }
  239. writeb(0xA, serverworks_private.registers+SVWRKS_GART_CACHE);
  240. readb(serverworks_private.registers+SVWRKS_GART_CACHE); /* PCI Posting. */
  241. writel(agp_bridge->gatt_bus_addr, serverworks_private.registers+SVWRKS_GATTBASE);
  242. readl(serverworks_private.registers+SVWRKS_GATTBASE); /* PCI Posting. */
  243. cap_reg = readw(serverworks_private.registers+SVWRKS_COMMAND);
  244. cap_reg &= ~0x0007;
  245. cap_reg |= 0x4;
  246. writew(cap_reg, serverworks_private.registers+SVWRKS_COMMAND);
  247. readw(serverworks_private.registers+SVWRKS_COMMAND);
  248. pci_read_config_byte(serverworks_private.svrwrks_dev,SVWRKS_AGP_ENABLE, &enable_reg);
  249. enable_reg |= 0x1; /* Agp Enable bit */
  250. pci_write_config_byte(serverworks_private.svrwrks_dev,SVWRKS_AGP_ENABLE, enable_reg);
  251. serverworks_tlbflush(NULL);
  252. agp_bridge->capndx = pci_find_capability(serverworks_private.svrwrks_dev, PCI_CAP_ID_AGP);
  253. /* Fill in the mode register */
  254. pci_read_config_dword(serverworks_private.svrwrks_dev,
  255. agp_bridge->capndx+PCI_AGP_STATUS, &agp_bridge->mode);
  256. pci_read_config_byte(agp_bridge->dev, SVWRKS_CACHING, &enable_reg);
  257. enable_reg &= ~0x3;
  258. pci_write_config_byte(agp_bridge->dev, SVWRKS_CACHING, enable_reg);
  259. pci_read_config_byte(agp_bridge->dev, SVWRKS_FEATURE, &enable_reg);
  260. enable_reg |= (1<<6);
  261. pci_write_config_byte(agp_bridge->dev,SVWRKS_FEATURE, enable_reg);
  262. return 0;
  263. }
  264. static void serverworks_cleanup(void)
  265. {
  266. iounmap((void __iomem *) serverworks_private.registers);
  267. }
  268. static int serverworks_insert_memory(struct agp_memory *mem,
  269. off_t pg_start, int type)
  270. {
  271. int i, j, num_entries;
  272. unsigned long __iomem *cur_gatt;
  273. unsigned long addr;
  274. num_entries = A_SIZE_LVL2(agp_bridge->current_size)->num_entries;
  275. if (type != 0 || mem->type != 0) {
  276. return -EINVAL;
  277. }
  278. if ((pg_start + mem->page_count) > num_entries) {
  279. return -EINVAL;
  280. }
  281. j = pg_start;
  282. while (j < (pg_start + mem->page_count)) {
  283. addr = (j * PAGE_SIZE) + agp_bridge->gart_bus_addr;
  284. cur_gatt = SVRWRKS_GET_GATT(addr);
  285. if (!PGE_EMPTY(agp_bridge, readl(cur_gatt+GET_GATT_OFF(addr))))
  286. return -EBUSY;
  287. j++;
  288. }
  289. if (mem->is_flushed == FALSE) {
  290. global_cache_flush();
  291. mem->is_flushed = TRUE;
  292. }
  293. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  294. addr = (j * PAGE_SIZE) + agp_bridge->gart_bus_addr;
  295. cur_gatt = SVRWRKS_GET_GATT(addr);
  296. writel(agp_bridge->driver->mask_memory(agp_bridge, mem->memory[i], mem->type), cur_gatt+GET_GATT_OFF(addr));
  297. }
  298. serverworks_tlbflush(mem);
  299. return 0;
  300. }
  301. static int serverworks_remove_memory(struct agp_memory *mem, off_t pg_start,
  302. int type)
  303. {
  304. int i;
  305. unsigned long __iomem *cur_gatt;
  306. unsigned long addr;
  307. if (type != 0 || mem->type != 0) {
  308. return -EINVAL;
  309. }
  310. global_cache_flush();
  311. serverworks_tlbflush(mem);
  312. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  313. addr = (i * PAGE_SIZE) + agp_bridge->gart_bus_addr;
  314. cur_gatt = SVRWRKS_GET_GATT(addr);
  315. writel(agp_bridge->scratch_page, cur_gatt+GET_GATT_OFF(addr));
  316. }
  317. serverworks_tlbflush(mem);
  318. return 0;
  319. }
  320. static struct gatt_mask serverworks_masks[] =
  321. {
  322. {.mask = 1, .type = 0}
  323. };
  324. static struct aper_size_info_lvl2 serverworks_sizes[7] =
  325. {
  326. {2048, 524288, 0x80000000},
  327. {1024, 262144, 0xc0000000},
  328. {512, 131072, 0xe0000000},
  329. {256, 65536, 0xf0000000},
  330. {128, 32768, 0xf8000000},
  331. {64, 16384, 0xfc000000},
  332. {32, 8192, 0xfe000000}
  333. };
  334. static void serverworks_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  335. {
  336. u32 command;
  337. pci_read_config_dword(serverworks_private.svrwrks_dev,
  338. bridge->capndx + PCI_AGP_STATUS,
  339. &command);
  340. command = agp_collect_device_status(bridge, mode, command);
  341. command &= ~0x10; /* disable FW */
  342. command &= ~0x08;
  343. command |= 0x100;
  344. pci_write_config_dword(serverworks_private.svrwrks_dev,
  345. bridge->capndx + PCI_AGP_COMMAND,
  346. command);
  347. agp_device_command(command, 0);
  348. }
  349. static struct agp_bridge_driver sworks_driver = {
  350. .owner = THIS_MODULE,
  351. .aperture_sizes = serverworks_sizes,
  352. .size_type = LVL2_APER_SIZE,
  353. .num_aperture_sizes = 7,
  354. .configure = serverworks_configure,
  355. .fetch_size = serverworks_fetch_size,
  356. .cleanup = serverworks_cleanup,
  357. .tlb_flush = serverworks_tlbflush,
  358. .mask_memory = agp_generic_mask_memory,
  359. .masks = serverworks_masks,
  360. .agp_enable = serverworks_agp_enable,
  361. .cache_flush = global_cache_flush,
  362. .create_gatt_table = serverworks_create_gatt_table,
  363. .free_gatt_table = serverworks_free_gatt_table,
  364. .insert_memory = serverworks_insert_memory,
  365. .remove_memory = serverworks_remove_memory,
  366. .alloc_by_type = agp_generic_alloc_by_type,
  367. .free_by_type = agp_generic_free_by_type,
  368. .agp_alloc_page = agp_generic_alloc_page,
  369. .agp_destroy_page = agp_generic_destroy_page,
  370. };
  371. static int __devinit agp_serverworks_probe(struct pci_dev *pdev,
  372. const struct pci_device_id *ent)
  373. {
  374. struct agp_bridge_data *bridge;
  375. struct pci_dev *bridge_dev;
  376. u32 temp, temp2;
  377. u8 cap_ptr = 0;
  378. /* Everything is on func 1 here so we are hardcoding function one */
  379. bridge_dev = pci_find_slot((unsigned int)pdev->bus->number,
  380. PCI_DEVFN(0, 1));
  381. if (!bridge_dev) {
  382. printk(KERN_INFO PFX "Detected a Serverworks chipset "
  383. "but could not find the secondary device.\n");
  384. return -ENODEV;
  385. }
  386. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  387. switch (pdev->device) {
  388. case 0x0006:
  389. printk (KERN_ERR PFX "ServerWorks CNB20HE is unsupported due to lack of documentation.\n");
  390. return -ENODEV;
  391. case PCI_DEVICE_ID_SERVERWORKS_HE:
  392. case PCI_DEVICE_ID_SERVERWORKS_LE:
  393. case 0x0007:
  394. break;
  395. default:
  396. if (cap_ptr)
  397. printk(KERN_ERR PFX "Unsupported Serverworks chipset "
  398. "(device id: %04x)\n", pdev->device);
  399. return -ENODEV;
  400. }
  401. serverworks_private.svrwrks_dev = bridge_dev;
  402. serverworks_private.gart_addr_ofs = 0x10;
  403. pci_read_config_dword(pdev, SVWRKS_APSIZE, &temp);
  404. if (temp & PCI_BASE_ADDRESS_MEM_TYPE_64) {
  405. pci_read_config_dword(pdev, SVWRKS_APSIZE + 4, &temp2);
  406. if (temp2 != 0) {
  407. printk(KERN_INFO PFX "Detected 64 bit aperture address, "
  408. "but top bits are not zero. Disabling agp\n");
  409. return -ENODEV;
  410. }
  411. serverworks_private.mm_addr_ofs = 0x18;
  412. } else
  413. serverworks_private.mm_addr_ofs = 0x14;
  414. pci_read_config_dword(pdev, serverworks_private.mm_addr_ofs, &temp);
  415. if (temp & PCI_BASE_ADDRESS_MEM_TYPE_64) {
  416. pci_read_config_dword(pdev,
  417. serverworks_private.mm_addr_ofs + 4, &temp2);
  418. if (temp2 != 0) {
  419. printk(KERN_INFO PFX "Detected 64 bit MMIO address, "
  420. "but top bits are not zero. Disabling agp\n");
  421. return -ENODEV;
  422. }
  423. }
  424. bridge = agp_alloc_bridge();
  425. if (!bridge)
  426. return -ENOMEM;
  427. bridge->driver = &sworks_driver;
  428. bridge->dev_private_data = &serverworks_private,
  429. bridge->dev = pdev;
  430. pci_set_drvdata(pdev, bridge);
  431. return agp_add_bridge(bridge);
  432. }
  433. static void __devexit agp_serverworks_remove(struct pci_dev *pdev)
  434. {
  435. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  436. agp_remove_bridge(bridge);
  437. agp_put_bridge(bridge);
  438. }
  439. static struct pci_device_id agp_serverworks_pci_table[] = {
  440. {
  441. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  442. .class_mask = ~0,
  443. .vendor = PCI_VENDOR_ID_SERVERWORKS,
  444. .device = PCI_ANY_ID,
  445. .subvendor = PCI_ANY_ID,
  446. .subdevice = PCI_ANY_ID,
  447. },
  448. { }
  449. };
  450. MODULE_DEVICE_TABLE(pci, agp_serverworks_pci_table);
  451. static struct pci_driver agp_serverworks_pci_driver = {
  452. .name = "agpgart-serverworks",
  453. .id_table = agp_serverworks_pci_table,
  454. .probe = agp_serverworks_probe,
  455. .remove = agp_serverworks_remove,
  456. };
  457. static int __init agp_serverworks_init(void)
  458. {
  459. if (agp_off)
  460. return -EINVAL;
  461. return pci_register_driver(&agp_serverworks_pci_driver);
  462. }
  463. static void __exit agp_serverworks_cleanup(void)
  464. {
  465. pci_unregister_driver(&agp_serverworks_pci_driver);
  466. }
  467. module_init(agp_serverworks_init);
  468. module_exit(agp_serverworks_cleanup);
  469. MODULE_LICENSE("GPL and additional rights");