intel-agp.c 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. /*
  5. * Intel(R) 855GM/852GM and 865G support added by David Dawes
  6. * <dawes@tungstengraphics.com>.
  7. *
  8. * Intel(R) 915G/915GM support added by Alan Hourihane
  9. * <alanh@tungstengraphics.com>.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/pci.h>
  13. #include <linux/init.h>
  14. #include <linux/pagemap.h>
  15. #include <linux/agp_backend.h>
  16. #include "agp.h"
  17. /* Intel 815 register */
  18. #define INTEL_815_APCONT 0x51
  19. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  20. /* Intel i820 registers */
  21. #define INTEL_I820_RDCR 0x51
  22. #define INTEL_I820_ERRSTS 0xc8
  23. /* Intel i840 registers */
  24. #define INTEL_I840_MCHCFG 0x50
  25. #define INTEL_I840_ERRSTS 0xc8
  26. /* Intel i850 registers */
  27. #define INTEL_I850_MCHCFG 0x50
  28. #define INTEL_I850_ERRSTS 0xc8
  29. /* intel 915G registers */
  30. #define I915_GMADDR 0x18
  31. #define I915_MMADDR 0x10
  32. #define I915_PTEADDR 0x1C
  33. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  34. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  35. /* Intel 7505 registers */
  36. #define INTEL_I7505_APSIZE 0x74
  37. #define INTEL_I7505_NCAPID 0x60
  38. #define INTEL_I7505_NISTAT 0x6c
  39. #define INTEL_I7505_ATTBASE 0x78
  40. #define INTEL_I7505_ERRSTS 0x42
  41. #define INTEL_I7505_AGPCTRL 0x70
  42. #define INTEL_I7505_MCHCFG 0x50
  43. static struct aper_size_info_fixed intel_i810_sizes[] =
  44. {
  45. {64, 16384, 4},
  46. /* The 32M mode still requires a 64k gatt */
  47. {32, 8192, 4}
  48. };
  49. #define AGP_DCACHE_MEMORY 1
  50. #define AGP_PHYS_MEMORY 2
  51. static struct gatt_mask intel_i810_masks[] =
  52. {
  53. {.mask = I810_PTE_VALID, .type = 0},
  54. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  55. {.mask = I810_PTE_VALID, .type = 0}
  56. };
  57. static struct _intel_i810_private {
  58. struct pci_dev *i810_dev; /* device one */
  59. volatile u8 __iomem *registers;
  60. int num_dcache_entries;
  61. } intel_i810_private;
  62. static int intel_i810_fetch_size(void)
  63. {
  64. u32 smram_miscc;
  65. struct aper_size_info_fixed *values;
  66. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  67. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  68. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  69. printk(KERN_WARNING PFX "i810 is disabled\n");
  70. return 0;
  71. }
  72. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  73. agp_bridge->previous_size =
  74. agp_bridge->current_size = (void *) (values + 1);
  75. agp_bridge->aperture_size_idx = 1;
  76. return values[1].size;
  77. } else {
  78. agp_bridge->previous_size =
  79. agp_bridge->current_size = (void *) (values);
  80. agp_bridge->aperture_size_idx = 0;
  81. return values[0].size;
  82. }
  83. return 0;
  84. }
  85. static int intel_i810_configure(void)
  86. {
  87. struct aper_size_info_fixed *current_size;
  88. u32 temp;
  89. int i;
  90. current_size = A_SIZE_FIX(agp_bridge->current_size);
  91. pci_read_config_dword(intel_i810_private.i810_dev, I810_MMADDR, &temp);
  92. temp &= 0xfff80000;
  93. intel_i810_private.registers = ioremap(temp, 128 * 4096);
  94. if (!intel_i810_private.registers) {
  95. printk(KERN_ERR PFX "Unable to remap memory.\n");
  96. return -ENOMEM;
  97. }
  98. if ((readl(intel_i810_private.registers+I810_DRAM_CTL)
  99. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  100. /* This will need to be dynamically assigned */
  101. printk(KERN_INFO PFX "detected 4MB dedicated video ram.\n");
  102. intel_i810_private.num_dcache_entries = 1024;
  103. }
  104. pci_read_config_dword(intel_i810_private.i810_dev, I810_GMADDR, &temp);
  105. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  106. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_i810_private.registers+I810_PGETBL_CTL);
  107. readl(intel_i810_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  108. if (agp_bridge->driver->needs_scratch_page) {
  109. for (i = 0; i < current_size->num_entries; i++) {
  110. writel(agp_bridge->scratch_page, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  111. readl(intel_i810_private.registers+I810_PTE_BASE+(i*4)); /* PCI posting. */
  112. }
  113. }
  114. global_cache_flush();
  115. return 0;
  116. }
  117. static void intel_i810_cleanup(void)
  118. {
  119. writel(0, intel_i810_private.registers+I810_PGETBL_CTL);
  120. readl(intel_i810_private.registers); /* PCI Posting. */
  121. iounmap(intel_i810_private.registers);
  122. }
  123. static void intel_i810_tlbflush(struct agp_memory *mem)
  124. {
  125. return;
  126. }
  127. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  128. {
  129. return;
  130. }
  131. /* Exists to support ARGB cursors */
  132. static void *i8xx_alloc_pages(void)
  133. {
  134. struct page * page;
  135. page = alloc_pages(GFP_KERNEL, 2);
  136. if (page == NULL)
  137. return NULL;
  138. if (change_page_attr(page, 4, PAGE_KERNEL_NOCACHE) < 0) {
  139. global_flush_tlb();
  140. __free_page(page);
  141. return NULL;
  142. }
  143. global_flush_tlb();
  144. get_page(page);
  145. SetPageLocked(page);
  146. atomic_inc(&agp_bridge->current_memory_agp);
  147. return page_address(page);
  148. }
  149. static void i8xx_destroy_pages(void *addr)
  150. {
  151. struct page *page;
  152. if (addr == NULL)
  153. return;
  154. page = virt_to_page(addr);
  155. change_page_attr(page, 4, PAGE_KERNEL);
  156. global_flush_tlb();
  157. put_page(page);
  158. unlock_page(page);
  159. free_pages((unsigned long)addr, 2);
  160. atomic_dec(&agp_bridge->current_memory_agp);
  161. }
  162. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  163. int type)
  164. {
  165. int i, j, num_entries;
  166. void *temp;
  167. temp = agp_bridge->current_size;
  168. num_entries = A_SIZE_FIX(temp)->num_entries;
  169. if ((pg_start + mem->page_count) > num_entries)
  170. return -EINVAL;
  171. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  172. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j)))
  173. return -EBUSY;
  174. }
  175. if (type != 0 || mem->type != 0) {
  176. if ((type == AGP_DCACHE_MEMORY) && (mem->type == AGP_DCACHE_MEMORY)) {
  177. /* special insert */
  178. global_cache_flush();
  179. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  180. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  181. readl(intel_i810_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  182. }
  183. global_cache_flush();
  184. agp_bridge->driver->tlb_flush(mem);
  185. return 0;
  186. }
  187. if ((type == AGP_PHYS_MEMORY) && (mem->type == AGP_PHYS_MEMORY))
  188. goto insert;
  189. return -EINVAL;
  190. }
  191. insert:
  192. global_cache_flush();
  193. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  194. writel(agp_bridge->driver->mask_memory(agp_bridge,
  195. mem->memory[i], mem->type),
  196. intel_i810_private.registers+I810_PTE_BASE+(j*4));
  197. readl(intel_i810_private.registers+I810_PTE_BASE+(j*4)); /* PCI Posting. */
  198. }
  199. global_cache_flush();
  200. agp_bridge->driver->tlb_flush(mem);
  201. return 0;
  202. }
  203. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  204. int type)
  205. {
  206. int i;
  207. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  208. writel(agp_bridge->scratch_page, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  209. readl(intel_i810_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  210. }
  211. global_cache_flush();
  212. agp_bridge->driver->tlb_flush(mem);
  213. return 0;
  214. }
  215. /*
  216. * The i810/i830 requires a physical address to program its mouse
  217. * pointer into hardware.
  218. * However the Xserver still writes to it through the agp aperture.
  219. */
  220. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  221. {
  222. struct agp_memory *new;
  223. void *addr;
  224. if (pg_count != 1 && pg_count != 4)
  225. return NULL;
  226. switch (pg_count) {
  227. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  228. global_flush_tlb();
  229. break;
  230. case 4:
  231. /* kludge to get 4 physical pages for ARGB cursor */
  232. addr = i8xx_alloc_pages();
  233. break;
  234. default:
  235. return NULL;
  236. }
  237. if (addr == NULL)
  238. return NULL;
  239. new = agp_create_memory(pg_count);
  240. if (new == NULL)
  241. return NULL;
  242. new->memory[0] = virt_to_gart(addr);
  243. if (pg_count == 4) {
  244. /* kludge to get 4 physical pages for ARGB cursor */
  245. new->memory[1] = new->memory[0] + PAGE_SIZE;
  246. new->memory[2] = new->memory[1] + PAGE_SIZE;
  247. new->memory[3] = new->memory[2] + PAGE_SIZE;
  248. }
  249. new->page_count = pg_count;
  250. new->num_scratch_pages = pg_count;
  251. new->type = AGP_PHYS_MEMORY;
  252. new->physical = new->memory[0];
  253. return new;
  254. }
  255. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  256. {
  257. struct agp_memory *new;
  258. if (type == AGP_DCACHE_MEMORY) {
  259. if (pg_count != intel_i810_private.num_dcache_entries)
  260. return NULL;
  261. new = agp_create_memory(1);
  262. if (new == NULL)
  263. return NULL;
  264. new->type = AGP_DCACHE_MEMORY;
  265. new->page_count = pg_count;
  266. new->num_scratch_pages = 0;
  267. vfree(new->memory);
  268. return new;
  269. }
  270. if (type == AGP_PHYS_MEMORY)
  271. return alloc_agpphysmem_i8xx(pg_count, type);
  272. return NULL;
  273. }
  274. static void intel_i810_free_by_type(struct agp_memory *curr)
  275. {
  276. agp_free_key(curr->key);
  277. if (curr->type == AGP_PHYS_MEMORY) {
  278. if (curr->page_count == 4)
  279. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  280. else {
  281. agp_bridge->driver->agp_destroy_page(
  282. gart_to_virt(curr->memory[0]));
  283. global_flush_tlb();
  284. }
  285. vfree(curr->memory);
  286. }
  287. kfree(curr);
  288. }
  289. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  290. unsigned long addr, int type)
  291. {
  292. /* Type checking must be done elsewhere */
  293. return addr | bridge->driver->masks[type].mask;
  294. }
  295. static struct aper_size_info_fixed intel_i830_sizes[] =
  296. {
  297. {128, 32768, 5},
  298. /* The 64M mode still requires a 128k gatt */
  299. {64, 16384, 5},
  300. {256, 65536, 6},
  301. };
  302. static struct _intel_i830_private {
  303. struct pci_dev *i830_dev; /* device one */
  304. volatile u8 __iomem *registers;
  305. volatile u32 __iomem *gtt; /* I915G */
  306. int gtt_entries;
  307. } intel_i830_private;
  308. static void intel_i830_init_gtt_entries(void)
  309. {
  310. u16 gmch_ctrl;
  311. int gtt_entries;
  312. u8 rdct;
  313. int local = 0;
  314. static const int ddt[4] = { 0, 16, 32, 64 };
  315. int size;
  316. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  317. /* We obtain the size of the GTT, which is also stored (for some
  318. * reason) at the top of stolen memory. Then we add 4KB to that
  319. * for the video BIOS popup, which is also stored in there. */
  320. size = agp_bridge->driver->fetch_size() + 4;
  321. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  322. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  323. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  324. case I830_GMCH_GMS_STOLEN_512:
  325. gtt_entries = KB(512) - KB(size);
  326. break;
  327. case I830_GMCH_GMS_STOLEN_1024:
  328. gtt_entries = MB(1) - KB(size);
  329. break;
  330. case I830_GMCH_GMS_STOLEN_8192:
  331. gtt_entries = MB(8) - KB(size);
  332. break;
  333. case I830_GMCH_GMS_LOCAL:
  334. rdct = readb(intel_i830_private.registers+I830_RDRAM_CHANNEL_TYPE);
  335. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  336. MB(ddt[I830_RDRAM_DDT(rdct)]);
  337. local = 1;
  338. break;
  339. default:
  340. gtt_entries = 0;
  341. break;
  342. }
  343. } else {
  344. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  345. case I855_GMCH_GMS_STOLEN_1M:
  346. gtt_entries = MB(1) - KB(size);
  347. break;
  348. case I855_GMCH_GMS_STOLEN_4M:
  349. gtt_entries = MB(4) - KB(size);
  350. break;
  351. case I855_GMCH_GMS_STOLEN_8M:
  352. gtt_entries = MB(8) - KB(size);
  353. break;
  354. case I855_GMCH_GMS_STOLEN_16M:
  355. gtt_entries = MB(16) - KB(size);
  356. break;
  357. case I855_GMCH_GMS_STOLEN_32M:
  358. gtt_entries = MB(32) - KB(size);
  359. break;
  360. case I915_GMCH_GMS_STOLEN_48M:
  361. /* Check it's really I915G */
  362. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  363. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  364. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  365. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB)
  366. gtt_entries = MB(48) - KB(size);
  367. else
  368. gtt_entries = 0;
  369. break;
  370. case I915_GMCH_GMS_STOLEN_64M:
  371. /* Check it's really I915G */
  372. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  373. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  374. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  375. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB)
  376. gtt_entries = MB(64) - KB(size);
  377. else
  378. gtt_entries = 0;
  379. default:
  380. gtt_entries = 0;
  381. break;
  382. }
  383. }
  384. if (gtt_entries > 0)
  385. printk(KERN_INFO PFX "Detected %dK %s memory.\n",
  386. gtt_entries / KB(1), local ? "local" : "stolen");
  387. else
  388. printk(KERN_INFO PFX
  389. "No pre-allocated video memory detected.\n");
  390. gtt_entries /= KB(4);
  391. intel_i830_private.gtt_entries = gtt_entries;
  392. }
  393. /* The intel i830 automatically initializes the agp aperture during POST.
  394. * Use the memory already set aside for in the GTT.
  395. */
  396. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  397. {
  398. int page_order;
  399. struct aper_size_info_fixed *size;
  400. int num_entries;
  401. u32 temp;
  402. size = agp_bridge->current_size;
  403. page_order = size->page_order;
  404. num_entries = size->num_entries;
  405. agp_bridge->gatt_table_real = NULL;
  406. pci_read_config_dword(intel_i830_private.i830_dev,I810_MMADDR,&temp);
  407. temp &= 0xfff80000;
  408. intel_i830_private.registers = ioremap(temp,128 * 4096);
  409. if (!intel_i830_private.registers)
  410. return -ENOMEM;
  411. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  412. global_cache_flush(); /* FIXME: ?? */
  413. /* we have to call this as early as possible after the MMIO base address is known */
  414. intel_i830_init_gtt_entries();
  415. agp_bridge->gatt_table = NULL;
  416. agp_bridge->gatt_bus_addr = temp;
  417. return 0;
  418. }
  419. /* Return the gatt table to a sane state. Use the top of stolen
  420. * memory for the GTT.
  421. */
  422. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  423. {
  424. return 0;
  425. }
  426. static int intel_i830_fetch_size(void)
  427. {
  428. u16 gmch_ctrl;
  429. struct aper_size_info_fixed *values;
  430. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  431. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  432. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  433. /* 855GM/852GM/865G has 128MB aperture size */
  434. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  435. agp_bridge->aperture_size_idx = 0;
  436. return values[0].size;
  437. }
  438. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  439. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  440. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  441. agp_bridge->aperture_size_idx = 0;
  442. return values[0].size;
  443. } else {
  444. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  445. agp_bridge->aperture_size_idx = 1;
  446. return values[1].size;
  447. }
  448. return 0;
  449. }
  450. static int intel_i830_configure(void)
  451. {
  452. struct aper_size_info_fixed *current_size;
  453. u32 temp;
  454. u16 gmch_ctrl;
  455. int i;
  456. current_size = A_SIZE_FIX(agp_bridge->current_size);
  457. pci_read_config_dword(intel_i830_private.i830_dev,I810_GMADDR,&temp);
  458. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  459. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  460. gmch_ctrl |= I830_GMCH_ENABLED;
  461. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  462. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_i830_private.registers+I810_PGETBL_CTL);
  463. readl(intel_i830_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  464. if (agp_bridge->driver->needs_scratch_page) {
  465. for (i = intel_i830_private.gtt_entries; i < current_size->num_entries; i++) {
  466. writel(agp_bridge->scratch_page, intel_i830_private.registers+I810_PTE_BASE+(i*4));
  467. readl(intel_i830_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  468. }
  469. }
  470. global_cache_flush();
  471. return 0;
  472. }
  473. static void intel_i830_cleanup(void)
  474. {
  475. iounmap(intel_i830_private.registers);
  476. }
  477. static int intel_i830_insert_entries(struct agp_memory *mem,off_t pg_start, int type)
  478. {
  479. int i,j,num_entries;
  480. void *temp;
  481. temp = agp_bridge->current_size;
  482. num_entries = A_SIZE_FIX(temp)->num_entries;
  483. if (pg_start < intel_i830_private.gtt_entries) {
  484. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_i830_private.gtt_entries == 0x%.8x\n",
  485. pg_start,intel_i830_private.gtt_entries);
  486. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  487. return -EINVAL;
  488. }
  489. if ((pg_start + mem->page_count) > num_entries)
  490. return -EINVAL;
  491. /* The i830 can't check the GTT for entries since its read only,
  492. * depend on the caller to make the correct offset decisions.
  493. */
  494. if ((type != 0 && type != AGP_PHYS_MEMORY) ||
  495. (mem->type != 0 && mem->type != AGP_PHYS_MEMORY))
  496. return -EINVAL;
  497. global_cache_flush(); /* FIXME: Necessary ?*/
  498. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  499. writel(agp_bridge->driver->mask_memory(agp_bridge,
  500. mem->memory[i], mem->type),
  501. intel_i830_private.registers+I810_PTE_BASE+(j*4));
  502. readl(intel_i830_private.registers+I810_PTE_BASE+(j*4)); /* PCI Posting. */
  503. }
  504. global_cache_flush();
  505. agp_bridge->driver->tlb_flush(mem);
  506. return 0;
  507. }
  508. static int intel_i830_remove_entries(struct agp_memory *mem,off_t pg_start,
  509. int type)
  510. {
  511. int i;
  512. global_cache_flush();
  513. if (pg_start < intel_i830_private.gtt_entries) {
  514. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  515. return -EINVAL;
  516. }
  517. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  518. writel(agp_bridge->scratch_page, intel_i830_private.registers+I810_PTE_BASE+(i*4));
  519. readl(intel_i830_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  520. }
  521. global_cache_flush();
  522. agp_bridge->driver->tlb_flush(mem);
  523. return 0;
  524. }
  525. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count,int type)
  526. {
  527. if (type == AGP_PHYS_MEMORY)
  528. return alloc_agpphysmem_i8xx(pg_count, type);
  529. /* always return NULL for other allocation types for now */
  530. return NULL;
  531. }
  532. static int intel_i915_configure(void)
  533. {
  534. struct aper_size_info_fixed *current_size;
  535. u32 temp;
  536. u16 gmch_ctrl;
  537. int i;
  538. current_size = A_SIZE_FIX(agp_bridge->current_size);
  539. pci_read_config_dword(intel_i830_private.i830_dev, I915_GMADDR, &temp);
  540. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  541. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  542. gmch_ctrl |= I830_GMCH_ENABLED;
  543. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  544. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_i830_private.registers+I810_PGETBL_CTL);
  545. readl(intel_i830_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  546. if (agp_bridge->driver->needs_scratch_page) {
  547. for (i = intel_i830_private.gtt_entries; i < current_size->num_entries; i++) {
  548. writel(agp_bridge->scratch_page, intel_i830_private.gtt+i);
  549. readl(intel_i830_private.gtt+i); /* PCI Posting. */
  550. }
  551. }
  552. global_cache_flush();
  553. return 0;
  554. }
  555. static void intel_i915_cleanup(void)
  556. {
  557. iounmap(intel_i830_private.gtt);
  558. iounmap(intel_i830_private.registers);
  559. }
  560. static int intel_i915_insert_entries(struct agp_memory *mem,off_t pg_start,
  561. int type)
  562. {
  563. int i,j,num_entries;
  564. void *temp;
  565. temp = agp_bridge->current_size;
  566. num_entries = A_SIZE_FIX(temp)->num_entries;
  567. if (pg_start < intel_i830_private.gtt_entries) {
  568. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_i830_private.gtt_entries == 0x%.8x\n",
  569. pg_start,intel_i830_private.gtt_entries);
  570. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  571. return -EINVAL;
  572. }
  573. if ((pg_start + mem->page_count) > num_entries)
  574. return -EINVAL;
  575. /* The i830 can't check the GTT for entries since its read only,
  576. * depend on the caller to make the correct offset decisions.
  577. */
  578. if ((type != 0 && type != AGP_PHYS_MEMORY) ||
  579. (mem->type != 0 && mem->type != AGP_PHYS_MEMORY))
  580. return -EINVAL;
  581. global_cache_flush();
  582. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  583. writel(agp_bridge->driver->mask_memory(agp_bridge,
  584. mem->memory[i], mem->type), intel_i830_private.gtt+j);
  585. readl(intel_i830_private.gtt+j); /* PCI Posting. */
  586. }
  587. global_cache_flush();
  588. agp_bridge->driver->tlb_flush(mem);
  589. return 0;
  590. }
  591. static int intel_i915_remove_entries(struct agp_memory *mem,off_t pg_start,
  592. int type)
  593. {
  594. int i;
  595. global_cache_flush();
  596. if (pg_start < intel_i830_private.gtt_entries) {
  597. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  598. return -EINVAL;
  599. }
  600. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  601. writel(agp_bridge->scratch_page, intel_i830_private.gtt+i);
  602. readl(intel_i830_private.gtt+i);
  603. }
  604. global_cache_flush();
  605. agp_bridge->driver->tlb_flush(mem);
  606. return 0;
  607. }
  608. static int intel_i915_fetch_size(void)
  609. {
  610. struct aper_size_info_fixed *values;
  611. u32 temp, offset = 0;
  612. #define I915_256MB_ADDRESS_MASK (1<<27)
  613. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  614. pci_read_config_dword(intel_i830_private.i830_dev, I915_GMADDR, &temp);
  615. if (temp & I915_256MB_ADDRESS_MASK)
  616. offset = 0; /* 128MB aperture */
  617. else
  618. offset = 2; /* 256MB aperture */
  619. agp_bridge->previous_size = agp_bridge->current_size = (void *)(values + offset);
  620. return values[offset].size;
  621. }
  622. /* The intel i915 automatically initializes the agp aperture during POST.
  623. * Use the memory already set aside for in the GTT.
  624. */
  625. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  626. {
  627. int page_order;
  628. struct aper_size_info_fixed *size;
  629. int num_entries;
  630. u32 temp, temp2;
  631. size = agp_bridge->current_size;
  632. page_order = size->page_order;
  633. num_entries = size->num_entries;
  634. agp_bridge->gatt_table_real = NULL;
  635. pci_read_config_dword(intel_i830_private.i830_dev, I915_MMADDR, &temp);
  636. pci_read_config_dword(intel_i830_private.i830_dev, I915_PTEADDR,&temp2);
  637. intel_i830_private.gtt = ioremap(temp2, 256 * 1024);
  638. if (!intel_i830_private.gtt)
  639. return -ENOMEM;
  640. temp &= 0xfff80000;
  641. intel_i830_private.registers = ioremap(temp,128 * 4096);
  642. if (!intel_i830_private.registers)
  643. return -ENOMEM;
  644. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  645. global_cache_flush(); /* FIXME: ? */
  646. /* we have to call this as early as possible after the MMIO base address is known */
  647. intel_i830_init_gtt_entries();
  648. agp_bridge->gatt_table = NULL;
  649. agp_bridge->gatt_bus_addr = temp;
  650. return 0;
  651. }
  652. static int intel_fetch_size(void)
  653. {
  654. int i;
  655. u16 temp;
  656. struct aper_size_info_16 *values;
  657. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  658. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  659. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  660. if (temp == values[i].size_value) {
  661. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  662. agp_bridge->aperture_size_idx = i;
  663. return values[i].size;
  664. }
  665. }
  666. return 0;
  667. }
  668. static int __intel_8xx_fetch_size(u8 temp)
  669. {
  670. int i;
  671. struct aper_size_info_8 *values;
  672. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  673. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  674. if (temp == values[i].size_value) {
  675. agp_bridge->previous_size =
  676. agp_bridge->current_size = (void *) (values + i);
  677. agp_bridge->aperture_size_idx = i;
  678. return values[i].size;
  679. }
  680. }
  681. return 0;
  682. }
  683. static int intel_8xx_fetch_size(void)
  684. {
  685. u8 temp;
  686. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  687. return __intel_8xx_fetch_size(temp);
  688. }
  689. static int intel_815_fetch_size(void)
  690. {
  691. u8 temp;
  692. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  693. * one non-reserved bit, so mask the others out ... */
  694. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  695. temp &= (1 << 3);
  696. return __intel_8xx_fetch_size(temp);
  697. }
  698. static void intel_tlbflush(struct agp_memory *mem)
  699. {
  700. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  701. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  702. }
  703. static void intel_8xx_tlbflush(struct agp_memory *mem)
  704. {
  705. u32 temp;
  706. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  707. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  708. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  709. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  710. }
  711. static void intel_cleanup(void)
  712. {
  713. u16 temp;
  714. struct aper_size_info_16 *previous_size;
  715. previous_size = A_SIZE_16(agp_bridge->previous_size);
  716. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  717. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  718. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  719. }
  720. static void intel_8xx_cleanup(void)
  721. {
  722. u16 temp;
  723. struct aper_size_info_8 *previous_size;
  724. previous_size = A_SIZE_8(agp_bridge->previous_size);
  725. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  726. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  727. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  728. }
  729. static int intel_configure(void)
  730. {
  731. u32 temp;
  732. u16 temp2;
  733. struct aper_size_info_16 *current_size;
  734. current_size = A_SIZE_16(agp_bridge->current_size);
  735. /* aperture size */
  736. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  737. /* address to map to */
  738. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  739. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  740. /* attbase - aperture base */
  741. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  742. /* agpctrl */
  743. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  744. /* paccfg/nbxcfg */
  745. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  746. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  747. (temp2 & ~(1 << 10)) | (1 << 9));
  748. /* clear any possible error conditions */
  749. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  750. return 0;
  751. }
  752. static int intel_815_configure(void)
  753. {
  754. u32 temp, addr;
  755. u8 temp2;
  756. struct aper_size_info_8 *current_size;
  757. /* attbase - aperture base */
  758. /* the Intel 815 chipset spec. says that bits 29-31 in the
  759. * ATTBASE register are reserved -> try not to write them */
  760. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  761. printk (KERN_EMERG PFX "gatt bus addr too high");
  762. return -EINVAL;
  763. }
  764. current_size = A_SIZE_8(agp_bridge->current_size);
  765. /* aperture size */
  766. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  767. current_size->size_value);
  768. /* address to map to */
  769. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  770. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  771. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  772. addr &= INTEL_815_ATTBASE_MASK;
  773. addr |= agp_bridge->gatt_bus_addr;
  774. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  775. /* agpctrl */
  776. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  777. /* apcont */
  778. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  779. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  780. /* clear any possible error conditions */
  781. /* Oddness : this chipset seems to have no ERRSTS register ! */
  782. return 0;
  783. }
  784. static void intel_820_tlbflush(struct agp_memory *mem)
  785. {
  786. return;
  787. }
  788. static void intel_820_cleanup(void)
  789. {
  790. u8 temp;
  791. struct aper_size_info_8 *previous_size;
  792. previous_size = A_SIZE_8(agp_bridge->previous_size);
  793. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  794. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  795. temp & ~(1 << 1));
  796. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  797. previous_size->size_value);
  798. }
  799. static int intel_820_configure(void)
  800. {
  801. u32 temp;
  802. u8 temp2;
  803. struct aper_size_info_8 *current_size;
  804. current_size = A_SIZE_8(agp_bridge->current_size);
  805. /* aperture size */
  806. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  807. /* address to map to */
  808. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  809. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  810. /* attbase - aperture base */
  811. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  812. /* agpctrl */
  813. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  814. /* global enable aperture access */
  815. /* This flag is not accessed through MCHCFG register as in */
  816. /* i850 chipset. */
  817. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  818. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  819. /* clear any possible AGP-related error conditions */
  820. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  821. return 0;
  822. }
  823. static int intel_840_configure(void)
  824. {
  825. u32 temp;
  826. u16 temp2;
  827. struct aper_size_info_8 *current_size;
  828. current_size = A_SIZE_8(agp_bridge->current_size);
  829. /* aperture size */
  830. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  831. /* address to map to */
  832. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  833. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  834. /* attbase - aperture base */
  835. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  836. /* agpctrl */
  837. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  838. /* mcgcfg */
  839. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  840. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  841. /* clear any possible error conditions */
  842. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  843. return 0;
  844. }
  845. static int intel_845_configure(void)
  846. {
  847. u32 temp;
  848. u8 temp2;
  849. struct aper_size_info_8 *current_size;
  850. current_size = A_SIZE_8(agp_bridge->current_size);
  851. /* aperture size */
  852. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  853. if (agp_bridge->apbase_config != 0) {
  854. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  855. agp_bridge->apbase_config);
  856. } else {
  857. /* address to map to */
  858. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  859. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  860. agp_bridge->apbase_config = temp;
  861. }
  862. /* attbase - aperture base */
  863. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  864. /* agpctrl */
  865. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  866. /* agpm */
  867. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  868. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  869. /* clear any possible error conditions */
  870. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  871. return 0;
  872. }
  873. static int intel_850_configure(void)
  874. {
  875. u32 temp;
  876. u16 temp2;
  877. struct aper_size_info_8 *current_size;
  878. current_size = A_SIZE_8(agp_bridge->current_size);
  879. /* aperture size */
  880. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  881. /* address to map to */
  882. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  883. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  884. /* attbase - aperture base */
  885. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  886. /* agpctrl */
  887. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  888. /* mcgcfg */
  889. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  890. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  891. /* clear any possible AGP-related error conditions */
  892. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  893. return 0;
  894. }
  895. static int intel_860_configure(void)
  896. {
  897. u32 temp;
  898. u16 temp2;
  899. struct aper_size_info_8 *current_size;
  900. current_size = A_SIZE_8(agp_bridge->current_size);
  901. /* aperture size */
  902. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  903. /* address to map to */
  904. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  905. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  906. /* attbase - aperture base */
  907. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  908. /* agpctrl */
  909. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  910. /* mcgcfg */
  911. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  912. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  913. /* clear any possible AGP-related error conditions */
  914. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  915. return 0;
  916. }
  917. static int intel_830mp_configure(void)
  918. {
  919. u32 temp;
  920. u16 temp2;
  921. struct aper_size_info_8 *current_size;
  922. current_size = A_SIZE_8(agp_bridge->current_size);
  923. /* aperture size */
  924. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  925. /* address to map to */
  926. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  927. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  928. /* attbase - aperture base */
  929. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  930. /* agpctrl */
  931. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  932. /* gmch */
  933. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  934. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  935. /* clear any possible AGP-related error conditions */
  936. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  937. return 0;
  938. }
  939. static int intel_7505_configure(void)
  940. {
  941. u32 temp;
  942. u16 temp2;
  943. struct aper_size_info_8 *current_size;
  944. current_size = A_SIZE_8(agp_bridge->current_size);
  945. /* aperture size */
  946. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  947. /* address to map to */
  948. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  949. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  950. /* attbase - aperture base */
  951. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  952. /* agpctrl */
  953. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  954. /* mchcfg */
  955. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  956. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  957. return 0;
  958. }
  959. /* Setup function */
  960. static struct gatt_mask intel_generic_masks[] =
  961. {
  962. {.mask = 0x00000017, .type = 0}
  963. };
  964. static struct aper_size_info_8 intel_815_sizes[2] =
  965. {
  966. {64, 16384, 4, 0},
  967. {32, 8192, 3, 8},
  968. };
  969. static struct aper_size_info_8 intel_8xx_sizes[7] =
  970. {
  971. {256, 65536, 6, 0},
  972. {128, 32768, 5, 32},
  973. {64, 16384, 4, 48},
  974. {32, 8192, 3, 56},
  975. {16, 4096, 2, 60},
  976. {8, 2048, 1, 62},
  977. {4, 1024, 0, 63}
  978. };
  979. static struct aper_size_info_16 intel_generic_sizes[7] =
  980. {
  981. {256, 65536, 6, 0},
  982. {128, 32768, 5, 32},
  983. {64, 16384, 4, 48},
  984. {32, 8192, 3, 56},
  985. {16, 4096, 2, 60},
  986. {8, 2048, 1, 62},
  987. {4, 1024, 0, 63}
  988. };
  989. static struct aper_size_info_8 intel_830mp_sizes[4] =
  990. {
  991. {256, 65536, 6, 0},
  992. {128, 32768, 5, 32},
  993. {64, 16384, 4, 48},
  994. {32, 8192, 3, 56}
  995. };
  996. static struct agp_bridge_driver intel_generic_driver = {
  997. .owner = THIS_MODULE,
  998. .aperture_sizes = intel_generic_sizes,
  999. .size_type = U16_APER_SIZE,
  1000. .num_aperture_sizes = 7,
  1001. .configure = intel_configure,
  1002. .fetch_size = intel_fetch_size,
  1003. .cleanup = intel_cleanup,
  1004. .tlb_flush = intel_tlbflush,
  1005. .mask_memory = agp_generic_mask_memory,
  1006. .masks = intel_generic_masks,
  1007. .agp_enable = agp_generic_enable,
  1008. .cache_flush = global_cache_flush,
  1009. .create_gatt_table = agp_generic_create_gatt_table,
  1010. .free_gatt_table = agp_generic_free_gatt_table,
  1011. .insert_memory = agp_generic_insert_memory,
  1012. .remove_memory = agp_generic_remove_memory,
  1013. .alloc_by_type = agp_generic_alloc_by_type,
  1014. .free_by_type = agp_generic_free_by_type,
  1015. .agp_alloc_page = agp_generic_alloc_page,
  1016. .agp_destroy_page = agp_generic_destroy_page,
  1017. };
  1018. static struct agp_bridge_driver intel_810_driver = {
  1019. .owner = THIS_MODULE,
  1020. .aperture_sizes = intel_i810_sizes,
  1021. .size_type = FIXED_APER_SIZE,
  1022. .num_aperture_sizes = 2,
  1023. .needs_scratch_page = TRUE,
  1024. .configure = intel_i810_configure,
  1025. .fetch_size = intel_i810_fetch_size,
  1026. .cleanup = intel_i810_cleanup,
  1027. .tlb_flush = intel_i810_tlbflush,
  1028. .mask_memory = intel_i810_mask_memory,
  1029. .masks = intel_i810_masks,
  1030. .agp_enable = intel_i810_agp_enable,
  1031. .cache_flush = global_cache_flush,
  1032. .create_gatt_table = agp_generic_create_gatt_table,
  1033. .free_gatt_table = agp_generic_free_gatt_table,
  1034. .insert_memory = intel_i810_insert_entries,
  1035. .remove_memory = intel_i810_remove_entries,
  1036. .alloc_by_type = intel_i810_alloc_by_type,
  1037. .free_by_type = intel_i810_free_by_type,
  1038. .agp_alloc_page = agp_generic_alloc_page,
  1039. .agp_destroy_page = agp_generic_destroy_page,
  1040. };
  1041. static struct agp_bridge_driver intel_815_driver = {
  1042. .owner = THIS_MODULE,
  1043. .aperture_sizes = intel_815_sizes,
  1044. .size_type = U8_APER_SIZE,
  1045. .num_aperture_sizes = 2,
  1046. .configure = intel_815_configure,
  1047. .fetch_size = intel_815_fetch_size,
  1048. .cleanup = intel_8xx_cleanup,
  1049. .tlb_flush = intel_8xx_tlbflush,
  1050. .mask_memory = agp_generic_mask_memory,
  1051. .masks = intel_generic_masks,
  1052. .agp_enable = agp_generic_enable,
  1053. .cache_flush = global_cache_flush,
  1054. .create_gatt_table = agp_generic_create_gatt_table,
  1055. .free_gatt_table = agp_generic_free_gatt_table,
  1056. .insert_memory = agp_generic_insert_memory,
  1057. .remove_memory = agp_generic_remove_memory,
  1058. .alloc_by_type = agp_generic_alloc_by_type,
  1059. .free_by_type = agp_generic_free_by_type,
  1060. .agp_alloc_page = agp_generic_alloc_page,
  1061. .agp_destroy_page = agp_generic_destroy_page,
  1062. };
  1063. static struct agp_bridge_driver intel_830_driver = {
  1064. .owner = THIS_MODULE,
  1065. .aperture_sizes = intel_i830_sizes,
  1066. .size_type = FIXED_APER_SIZE,
  1067. .num_aperture_sizes = 3,
  1068. .needs_scratch_page = TRUE,
  1069. .configure = intel_i830_configure,
  1070. .fetch_size = intel_i830_fetch_size,
  1071. .cleanup = intel_i830_cleanup,
  1072. .tlb_flush = intel_i810_tlbflush,
  1073. .mask_memory = intel_i810_mask_memory,
  1074. .masks = intel_i810_masks,
  1075. .agp_enable = intel_i810_agp_enable,
  1076. .cache_flush = global_cache_flush,
  1077. .create_gatt_table = intel_i830_create_gatt_table,
  1078. .free_gatt_table = intel_i830_free_gatt_table,
  1079. .insert_memory = intel_i830_insert_entries,
  1080. .remove_memory = intel_i830_remove_entries,
  1081. .alloc_by_type = intel_i830_alloc_by_type,
  1082. .free_by_type = intel_i810_free_by_type,
  1083. .agp_alloc_page = agp_generic_alloc_page,
  1084. .agp_destroy_page = agp_generic_destroy_page,
  1085. };
  1086. static struct agp_bridge_driver intel_820_driver = {
  1087. .owner = THIS_MODULE,
  1088. .aperture_sizes = intel_8xx_sizes,
  1089. .size_type = U8_APER_SIZE,
  1090. .num_aperture_sizes = 7,
  1091. .configure = intel_820_configure,
  1092. .fetch_size = intel_8xx_fetch_size,
  1093. .cleanup = intel_820_cleanup,
  1094. .tlb_flush = intel_820_tlbflush,
  1095. .mask_memory = agp_generic_mask_memory,
  1096. .masks = intel_generic_masks,
  1097. .agp_enable = agp_generic_enable,
  1098. .cache_flush = global_cache_flush,
  1099. .create_gatt_table = agp_generic_create_gatt_table,
  1100. .free_gatt_table = agp_generic_free_gatt_table,
  1101. .insert_memory = agp_generic_insert_memory,
  1102. .remove_memory = agp_generic_remove_memory,
  1103. .alloc_by_type = agp_generic_alloc_by_type,
  1104. .free_by_type = agp_generic_free_by_type,
  1105. .agp_alloc_page = agp_generic_alloc_page,
  1106. .agp_destroy_page = agp_generic_destroy_page,
  1107. };
  1108. static struct agp_bridge_driver intel_830mp_driver = {
  1109. .owner = THIS_MODULE,
  1110. .aperture_sizes = intel_830mp_sizes,
  1111. .size_type = U8_APER_SIZE,
  1112. .num_aperture_sizes = 4,
  1113. .configure = intel_830mp_configure,
  1114. .fetch_size = intel_8xx_fetch_size,
  1115. .cleanup = intel_8xx_cleanup,
  1116. .tlb_flush = intel_8xx_tlbflush,
  1117. .mask_memory = agp_generic_mask_memory,
  1118. .masks = intel_generic_masks,
  1119. .agp_enable = agp_generic_enable,
  1120. .cache_flush = global_cache_flush,
  1121. .create_gatt_table = agp_generic_create_gatt_table,
  1122. .free_gatt_table = agp_generic_free_gatt_table,
  1123. .insert_memory = agp_generic_insert_memory,
  1124. .remove_memory = agp_generic_remove_memory,
  1125. .alloc_by_type = agp_generic_alloc_by_type,
  1126. .free_by_type = agp_generic_free_by_type,
  1127. .agp_alloc_page = agp_generic_alloc_page,
  1128. .agp_destroy_page = agp_generic_destroy_page,
  1129. };
  1130. static struct agp_bridge_driver intel_840_driver = {
  1131. .owner = THIS_MODULE,
  1132. .aperture_sizes = intel_8xx_sizes,
  1133. .size_type = U8_APER_SIZE,
  1134. .num_aperture_sizes = 7,
  1135. .configure = intel_840_configure,
  1136. .fetch_size = intel_8xx_fetch_size,
  1137. .cleanup = intel_8xx_cleanup,
  1138. .tlb_flush = intel_8xx_tlbflush,
  1139. .mask_memory = agp_generic_mask_memory,
  1140. .masks = intel_generic_masks,
  1141. .agp_enable = agp_generic_enable,
  1142. .cache_flush = global_cache_flush,
  1143. .create_gatt_table = agp_generic_create_gatt_table,
  1144. .free_gatt_table = agp_generic_free_gatt_table,
  1145. .insert_memory = agp_generic_insert_memory,
  1146. .remove_memory = agp_generic_remove_memory,
  1147. .alloc_by_type = agp_generic_alloc_by_type,
  1148. .free_by_type = agp_generic_free_by_type,
  1149. .agp_alloc_page = agp_generic_alloc_page,
  1150. .agp_destroy_page = agp_generic_destroy_page,
  1151. };
  1152. static struct agp_bridge_driver intel_845_driver = {
  1153. .owner = THIS_MODULE,
  1154. .aperture_sizes = intel_8xx_sizes,
  1155. .size_type = U8_APER_SIZE,
  1156. .num_aperture_sizes = 7,
  1157. .configure = intel_845_configure,
  1158. .fetch_size = intel_8xx_fetch_size,
  1159. .cleanup = intel_8xx_cleanup,
  1160. .tlb_flush = intel_8xx_tlbflush,
  1161. .mask_memory = agp_generic_mask_memory,
  1162. .masks = intel_generic_masks,
  1163. .agp_enable = agp_generic_enable,
  1164. .cache_flush = global_cache_flush,
  1165. .create_gatt_table = agp_generic_create_gatt_table,
  1166. .free_gatt_table = agp_generic_free_gatt_table,
  1167. .insert_memory = agp_generic_insert_memory,
  1168. .remove_memory = agp_generic_remove_memory,
  1169. .alloc_by_type = agp_generic_alloc_by_type,
  1170. .free_by_type = agp_generic_free_by_type,
  1171. .agp_alloc_page = agp_generic_alloc_page,
  1172. .agp_destroy_page = agp_generic_destroy_page,
  1173. };
  1174. static struct agp_bridge_driver intel_850_driver = {
  1175. .owner = THIS_MODULE,
  1176. .aperture_sizes = intel_8xx_sizes,
  1177. .size_type = U8_APER_SIZE,
  1178. .num_aperture_sizes = 7,
  1179. .configure = intel_850_configure,
  1180. .fetch_size = intel_8xx_fetch_size,
  1181. .cleanup = intel_8xx_cleanup,
  1182. .tlb_flush = intel_8xx_tlbflush,
  1183. .mask_memory = agp_generic_mask_memory,
  1184. .masks = intel_generic_masks,
  1185. .agp_enable = agp_generic_enable,
  1186. .cache_flush = global_cache_flush,
  1187. .create_gatt_table = agp_generic_create_gatt_table,
  1188. .free_gatt_table = agp_generic_free_gatt_table,
  1189. .insert_memory = agp_generic_insert_memory,
  1190. .remove_memory = agp_generic_remove_memory,
  1191. .alloc_by_type = agp_generic_alloc_by_type,
  1192. .free_by_type = agp_generic_free_by_type,
  1193. .agp_alloc_page = agp_generic_alloc_page,
  1194. .agp_destroy_page = agp_generic_destroy_page,
  1195. };
  1196. static struct agp_bridge_driver intel_860_driver = {
  1197. .owner = THIS_MODULE,
  1198. .aperture_sizes = intel_8xx_sizes,
  1199. .size_type = U8_APER_SIZE,
  1200. .num_aperture_sizes = 7,
  1201. .configure = intel_860_configure,
  1202. .fetch_size = intel_8xx_fetch_size,
  1203. .cleanup = intel_8xx_cleanup,
  1204. .tlb_flush = intel_8xx_tlbflush,
  1205. .mask_memory = agp_generic_mask_memory,
  1206. .masks = intel_generic_masks,
  1207. .agp_enable = agp_generic_enable,
  1208. .cache_flush = global_cache_flush,
  1209. .create_gatt_table = agp_generic_create_gatt_table,
  1210. .free_gatt_table = agp_generic_free_gatt_table,
  1211. .insert_memory = agp_generic_insert_memory,
  1212. .remove_memory = agp_generic_remove_memory,
  1213. .alloc_by_type = agp_generic_alloc_by_type,
  1214. .free_by_type = agp_generic_free_by_type,
  1215. .agp_alloc_page = agp_generic_alloc_page,
  1216. .agp_destroy_page = agp_generic_destroy_page,
  1217. };
  1218. static struct agp_bridge_driver intel_915_driver = {
  1219. .owner = THIS_MODULE,
  1220. .aperture_sizes = intel_i830_sizes,
  1221. .size_type = FIXED_APER_SIZE,
  1222. .num_aperture_sizes = 3,
  1223. .needs_scratch_page = TRUE,
  1224. .configure = intel_i915_configure,
  1225. .fetch_size = intel_i915_fetch_size,
  1226. .cleanup = intel_i915_cleanup,
  1227. .tlb_flush = intel_i810_tlbflush,
  1228. .mask_memory = intel_i810_mask_memory,
  1229. .masks = intel_i810_masks,
  1230. .agp_enable = intel_i810_agp_enable,
  1231. .cache_flush = global_cache_flush,
  1232. .create_gatt_table = intel_i915_create_gatt_table,
  1233. .free_gatt_table = intel_i830_free_gatt_table,
  1234. .insert_memory = intel_i915_insert_entries,
  1235. .remove_memory = intel_i915_remove_entries,
  1236. .alloc_by_type = intel_i830_alloc_by_type,
  1237. .free_by_type = intel_i810_free_by_type,
  1238. .agp_alloc_page = agp_generic_alloc_page,
  1239. .agp_destroy_page = agp_generic_destroy_page,
  1240. };
  1241. static struct agp_bridge_driver intel_7505_driver = {
  1242. .owner = THIS_MODULE,
  1243. .aperture_sizes = intel_8xx_sizes,
  1244. .size_type = U8_APER_SIZE,
  1245. .num_aperture_sizes = 7,
  1246. .configure = intel_7505_configure,
  1247. .fetch_size = intel_8xx_fetch_size,
  1248. .cleanup = intel_8xx_cleanup,
  1249. .tlb_flush = intel_8xx_tlbflush,
  1250. .mask_memory = agp_generic_mask_memory,
  1251. .masks = intel_generic_masks,
  1252. .agp_enable = agp_generic_enable,
  1253. .cache_flush = global_cache_flush,
  1254. .create_gatt_table = agp_generic_create_gatt_table,
  1255. .free_gatt_table = agp_generic_free_gatt_table,
  1256. .insert_memory = agp_generic_insert_memory,
  1257. .remove_memory = agp_generic_remove_memory,
  1258. .alloc_by_type = agp_generic_alloc_by_type,
  1259. .free_by_type = agp_generic_free_by_type,
  1260. .agp_alloc_page = agp_generic_alloc_page,
  1261. .agp_destroy_page = agp_generic_destroy_page,
  1262. };
  1263. static int find_i810(u16 device)
  1264. {
  1265. struct pci_dev *i810_dev;
  1266. i810_dev = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1267. if (!i810_dev)
  1268. return 0;
  1269. intel_i810_private.i810_dev = i810_dev;
  1270. return 1;
  1271. }
  1272. static int find_i830(u16 device)
  1273. {
  1274. struct pci_dev *i830_dev;
  1275. i830_dev = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1276. if (i830_dev && PCI_FUNC(i830_dev->devfn) != 0) {
  1277. i830_dev = pci_get_device(PCI_VENDOR_ID_INTEL,
  1278. device, i830_dev);
  1279. }
  1280. if (!i830_dev)
  1281. return 0;
  1282. intel_i830_private.i830_dev = i830_dev;
  1283. return 1;
  1284. }
  1285. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1286. const struct pci_device_id *ent)
  1287. {
  1288. struct agp_bridge_data *bridge;
  1289. char *name = "(unknown)";
  1290. u8 cap_ptr = 0;
  1291. struct resource *r;
  1292. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1293. bridge = agp_alloc_bridge();
  1294. if (!bridge)
  1295. return -ENOMEM;
  1296. switch (pdev->device) {
  1297. case PCI_DEVICE_ID_INTEL_82443LX_0:
  1298. bridge->driver = &intel_generic_driver;
  1299. name = "440LX";
  1300. break;
  1301. case PCI_DEVICE_ID_INTEL_82443BX_0:
  1302. bridge->driver = &intel_generic_driver;
  1303. name = "440BX";
  1304. break;
  1305. case PCI_DEVICE_ID_INTEL_82443GX_0:
  1306. bridge->driver = &intel_generic_driver;
  1307. name = "440GX";
  1308. break;
  1309. case PCI_DEVICE_ID_INTEL_82810_MC1:
  1310. name = "i810";
  1311. if (!find_i810(PCI_DEVICE_ID_INTEL_82810_IG1))
  1312. goto fail;
  1313. bridge->driver = &intel_810_driver;
  1314. break;
  1315. case PCI_DEVICE_ID_INTEL_82810_MC3:
  1316. name = "i810 DC100";
  1317. if (!find_i810(PCI_DEVICE_ID_INTEL_82810_IG3))
  1318. goto fail;
  1319. bridge->driver = &intel_810_driver;
  1320. break;
  1321. case PCI_DEVICE_ID_INTEL_82810E_MC:
  1322. name = "i810 E";
  1323. if (!find_i810(PCI_DEVICE_ID_INTEL_82810E_IG))
  1324. goto fail;
  1325. bridge->driver = &intel_810_driver;
  1326. break;
  1327. case PCI_DEVICE_ID_INTEL_82815_MC:
  1328. /*
  1329. * The i815 can operate either as an i810 style
  1330. * integrated device, or as an AGP4X motherboard.
  1331. */
  1332. if (find_i810(PCI_DEVICE_ID_INTEL_82815_CGC))
  1333. bridge->driver = &intel_810_driver;
  1334. else
  1335. bridge->driver = &intel_815_driver;
  1336. name = "i815";
  1337. break;
  1338. case PCI_DEVICE_ID_INTEL_82820_HB:
  1339. case PCI_DEVICE_ID_INTEL_82820_UP_HB:
  1340. bridge->driver = &intel_820_driver;
  1341. name = "i820";
  1342. break;
  1343. case PCI_DEVICE_ID_INTEL_82830_HB:
  1344. if (find_i830(PCI_DEVICE_ID_INTEL_82830_CGC))
  1345. bridge->driver = &intel_830_driver;
  1346. else
  1347. bridge->driver = &intel_830mp_driver;
  1348. name = "830M";
  1349. break;
  1350. case PCI_DEVICE_ID_INTEL_82840_HB:
  1351. bridge->driver = &intel_840_driver;
  1352. name = "i840";
  1353. break;
  1354. case PCI_DEVICE_ID_INTEL_82845_HB:
  1355. bridge->driver = &intel_845_driver;
  1356. name = "i845";
  1357. break;
  1358. case PCI_DEVICE_ID_INTEL_82845G_HB:
  1359. if (find_i830(PCI_DEVICE_ID_INTEL_82845G_IG))
  1360. bridge->driver = &intel_830_driver;
  1361. else
  1362. bridge->driver = &intel_845_driver;
  1363. name = "845G";
  1364. break;
  1365. case PCI_DEVICE_ID_INTEL_82850_HB:
  1366. bridge->driver = &intel_850_driver;
  1367. name = "i850";
  1368. break;
  1369. case PCI_DEVICE_ID_INTEL_82855PM_HB:
  1370. bridge->driver = &intel_845_driver;
  1371. name = "855PM";
  1372. break;
  1373. case PCI_DEVICE_ID_INTEL_82855GM_HB:
  1374. if (find_i830(PCI_DEVICE_ID_INTEL_82855GM_IG)) {
  1375. bridge->driver = &intel_830_driver;
  1376. name = "855";
  1377. } else {
  1378. bridge->driver = &intel_845_driver;
  1379. name = "855GM";
  1380. }
  1381. break;
  1382. case PCI_DEVICE_ID_INTEL_82860_HB:
  1383. bridge->driver = &intel_860_driver;
  1384. name = "i860";
  1385. break;
  1386. case PCI_DEVICE_ID_INTEL_82865_HB:
  1387. if (find_i830(PCI_DEVICE_ID_INTEL_82865_IG))
  1388. bridge->driver = &intel_830_driver;
  1389. else
  1390. bridge->driver = &intel_845_driver;
  1391. name = "865";
  1392. break;
  1393. case PCI_DEVICE_ID_INTEL_82875_HB:
  1394. bridge->driver = &intel_845_driver;
  1395. name = "i875";
  1396. break;
  1397. case PCI_DEVICE_ID_INTEL_82915G_HB:
  1398. if (find_i830(PCI_DEVICE_ID_INTEL_82915G_IG))
  1399. bridge->driver = &intel_915_driver;
  1400. else
  1401. bridge->driver = &intel_845_driver;
  1402. name = "915G";
  1403. break;
  1404. case PCI_DEVICE_ID_INTEL_82915GM_HB:
  1405. if (find_i830(PCI_DEVICE_ID_INTEL_82915GM_IG))
  1406. bridge->driver = &intel_915_driver;
  1407. else
  1408. bridge->driver = &intel_845_driver;
  1409. name = "915GM";
  1410. break;
  1411. case PCI_DEVICE_ID_INTEL_82945G_HB:
  1412. if (find_i830(PCI_DEVICE_ID_INTEL_82945G_IG))
  1413. bridge->driver = &intel_915_driver;
  1414. else
  1415. bridge->driver = &intel_845_driver;
  1416. name = "945G";
  1417. break;
  1418. case PCI_DEVICE_ID_INTEL_82945GM_HB:
  1419. if (find_i830(PCI_DEVICE_ID_INTEL_82945GM_IG))
  1420. bridge->driver = &intel_915_driver;
  1421. else
  1422. bridge->driver = &intel_845_driver;
  1423. name = "945GM";
  1424. break;
  1425. case PCI_DEVICE_ID_INTEL_7505_0:
  1426. bridge->driver = &intel_7505_driver;
  1427. name = "E7505";
  1428. break;
  1429. case PCI_DEVICE_ID_INTEL_7205_0:
  1430. bridge->driver = &intel_7505_driver;
  1431. name = "E7205";
  1432. break;
  1433. default:
  1434. if (cap_ptr)
  1435. printk(KERN_WARNING PFX "Unsupported Intel chipset (device id: %04x)\n",
  1436. pdev->device);
  1437. agp_put_bridge(bridge);
  1438. return -ENODEV;
  1439. };
  1440. bridge->dev = pdev;
  1441. bridge->capndx = cap_ptr;
  1442. if (bridge->driver == &intel_810_driver)
  1443. bridge->dev_private_data = &intel_i810_private;
  1444. else if (bridge->driver == &intel_830_driver)
  1445. bridge->dev_private_data = &intel_i830_private;
  1446. printk(KERN_INFO PFX "Detected an Intel %s Chipset.\n", name);
  1447. /*
  1448. * The following fixes the case where the BIOS has "forgotten" to
  1449. * provide an address range for the GART.
  1450. * 20030610 - hamish@zot.org
  1451. */
  1452. r = &pdev->resource[0];
  1453. if (!r->start && r->end) {
  1454. if (pci_assign_resource(pdev, 0)) {
  1455. printk(KERN_ERR PFX "could not assign resource 0\n");
  1456. agp_put_bridge(bridge);
  1457. return -ENODEV;
  1458. }
  1459. }
  1460. /*
  1461. * If the device has not been properly setup, the following will catch
  1462. * the problem and should stop the system from crashing.
  1463. * 20030610 - hamish@zot.org
  1464. */
  1465. if (pci_enable_device(pdev)) {
  1466. printk(KERN_ERR PFX "Unable to Enable PCI device\n");
  1467. agp_put_bridge(bridge);
  1468. return -ENODEV;
  1469. }
  1470. /* Fill in the mode register */
  1471. if (cap_ptr) {
  1472. pci_read_config_dword(pdev,
  1473. bridge->capndx+PCI_AGP_STATUS,
  1474. &bridge->mode);
  1475. }
  1476. pci_set_drvdata(pdev, bridge);
  1477. return agp_add_bridge(bridge);
  1478. fail:
  1479. printk(KERN_ERR PFX "Detected an Intel %s chipset, "
  1480. "but could not find the secondary device.\n", name);
  1481. agp_put_bridge(bridge);
  1482. return -ENODEV;
  1483. }
  1484. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1485. {
  1486. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1487. agp_remove_bridge(bridge);
  1488. if (intel_i810_private.i810_dev)
  1489. pci_dev_put(intel_i810_private.i810_dev);
  1490. if (intel_i830_private.i830_dev)
  1491. pci_dev_put(intel_i830_private.i830_dev);
  1492. agp_put_bridge(bridge);
  1493. }
  1494. static int agp_intel_resume(struct pci_dev *pdev)
  1495. {
  1496. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1497. pci_restore_state(pdev);
  1498. if (bridge->driver == &intel_generic_driver)
  1499. intel_configure();
  1500. else if (bridge->driver == &intel_850_driver)
  1501. intel_850_configure();
  1502. else if (bridge->driver == &intel_845_driver)
  1503. intel_845_configure();
  1504. else if (bridge->driver == &intel_830mp_driver)
  1505. intel_830mp_configure();
  1506. else if (bridge->driver == &intel_915_driver)
  1507. intel_i915_configure();
  1508. else if (bridge->driver == &intel_830_driver)
  1509. intel_i830_configure();
  1510. else if (bridge->driver == &intel_810_driver)
  1511. intel_i810_configure();
  1512. return 0;
  1513. }
  1514. static struct pci_device_id agp_intel_pci_table[] = {
  1515. #define ID(x) \
  1516. { \
  1517. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1518. .class_mask = ~0, \
  1519. .vendor = PCI_VENDOR_ID_INTEL, \
  1520. .device = x, \
  1521. .subvendor = PCI_ANY_ID, \
  1522. .subdevice = PCI_ANY_ID, \
  1523. }
  1524. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  1525. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  1526. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  1527. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  1528. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  1529. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  1530. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  1531. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  1532. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  1533. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  1534. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  1535. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  1536. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  1537. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  1538. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  1539. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  1540. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  1541. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  1542. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  1543. ID(PCI_DEVICE_ID_INTEL_7505_0),
  1544. ID(PCI_DEVICE_ID_INTEL_7205_0),
  1545. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  1546. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  1547. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  1548. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  1549. { }
  1550. };
  1551. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  1552. static struct pci_driver agp_intel_pci_driver = {
  1553. .name = "agpgart-intel",
  1554. .id_table = agp_intel_pci_table,
  1555. .probe = agp_intel_probe,
  1556. .remove = __devexit_p(agp_intel_remove),
  1557. .resume = agp_intel_resume,
  1558. };
  1559. static int __init agp_intel_init(void)
  1560. {
  1561. if (agp_off)
  1562. return -EINVAL;
  1563. return pci_register_driver(&agp_intel_pci_driver);
  1564. }
  1565. static void __exit agp_intel_cleanup(void)
  1566. {
  1567. pci_unregister_driver(&agp_intel_pci_driver);
  1568. }
  1569. module_init(agp_intel_init);
  1570. module_exit(agp_intel_cleanup);
  1571. MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>");
  1572. MODULE_LICENSE("GPL and additional rights");