idt77252.c 91 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883
  1. /*******************************************************************
  2. * ident "$Id: idt77252.c,v 1.2 2001/11/11 08:13:54 ecd Exp $"
  3. *
  4. * $Author: ecd $
  5. * $Date: 2001/11/11 08:13:54 $
  6. *
  7. * Copyright (c) 2000 ATecoM GmbH
  8. *
  9. * The author may be reached at ecd@atecom.com.
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the
  13. * Free Software Foundation; either version 2 of the License, or (at your
  14. * option) any later version.
  15. *
  16. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  17. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  18. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  19. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  20. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  21. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  22. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  23. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  24. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  25. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  26. *
  27. * You should have received a copy of the GNU General Public License along
  28. * with this program; if not, write to the Free Software Foundation, Inc.,
  29. * 675 Mass Ave, Cambridge, MA 02139, USA.
  30. *
  31. *******************************************************************/
  32. static char const rcsid[] =
  33. "$Id: idt77252.c,v 1.2 2001/11/11 08:13:54 ecd Exp $";
  34. #include <linux/module.h>
  35. #include <linux/config.h>
  36. #include <linux/pci.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/kernel.h>
  39. #include <linux/vmalloc.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/atmdev.h>
  42. #include <linux/atm.h>
  43. #include <linux/delay.h>
  44. #include <linux/init.h>
  45. #include <linux/bitops.h>
  46. #include <linux/wait.h>
  47. #include <linux/jiffies.h>
  48. #include <asm/semaphore.h>
  49. #include <asm/io.h>
  50. #include <asm/uaccess.h>
  51. #include <asm/atomic.h>
  52. #include <asm/byteorder.h>
  53. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  54. #include "suni.h"
  55. #endif /* CONFIG_ATM_IDT77252_USE_SUNI */
  56. #include "idt77252.h"
  57. #include "idt77252_tables.h"
  58. static unsigned int vpibits = 1;
  59. #define CONFIG_ATM_IDT77252_SEND_IDLE 1
  60. /*
  61. * Debug HACKs.
  62. */
  63. #define DEBUG_MODULE 1
  64. #undef HAVE_EEPROM /* does not work, yet. */
  65. #ifdef CONFIG_ATM_IDT77252_DEBUG
  66. static unsigned long debug = DBG_GENERAL;
  67. #endif
  68. #define SAR_RX_DELAY (SAR_CFG_RXINT_NODELAY)
  69. /*
  70. * SCQ Handling.
  71. */
  72. static struct scq_info *alloc_scq(struct idt77252_dev *, int);
  73. static void free_scq(struct idt77252_dev *, struct scq_info *);
  74. static int queue_skb(struct idt77252_dev *, struct vc_map *,
  75. struct sk_buff *, int oam);
  76. static void drain_scq(struct idt77252_dev *, struct vc_map *);
  77. static unsigned long get_free_scd(struct idt77252_dev *, struct vc_map *);
  78. static void fill_scd(struct idt77252_dev *, struct scq_info *, int);
  79. /*
  80. * FBQ Handling.
  81. */
  82. static int push_rx_skb(struct idt77252_dev *,
  83. struct sk_buff *, int queue);
  84. static void recycle_rx_skb(struct idt77252_dev *, struct sk_buff *);
  85. static void flush_rx_pool(struct idt77252_dev *, struct rx_pool *);
  86. static void recycle_rx_pool_skb(struct idt77252_dev *,
  87. struct rx_pool *);
  88. static void add_rx_skb(struct idt77252_dev *, int queue,
  89. unsigned int size, unsigned int count);
  90. /*
  91. * RSQ Handling.
  92. */
  93. static int init_rsq(struct idt77252_dev *);
  94. static void deinit_rsq(struct idt77252_dev *);
  95. static void idt77252_rx(struct idt77252_dev *);
  96. /*
  97. * TSQ handling.
  98. */
  99. static int init_tsq(struct idt77252_dev *);
  100. static void deinit_tsq(struct idt77252_dev *);
  101. static void idt77252_tx(struct idt77252_dev *);
  102. /*
  103. * ATM Interface.
  104. */
  105. static void idt77252_dev_close(struct atm_dev *dev);
  106. static int idt77252_open(struct atm_vcc *vcc);
  107. static void idt77252_close(struct atm_vcc *vcc);
  108. static int idt77252_send(struct atm_vcc *vcc, struct sk_buff *skb);
  109. static int idt77252_send_oam(struct atm_vcc *vcc, void *cell,
  110. int flags);
  111. static void idt77252_phy_put(struct atm_dev *dev, unsigned char value,
  112. unsigned long addr);
  113. static unsigned char idt77252_phy_get(struct atm_dev *dev, unsigned long addr);
  114. static int idt77252_change_qos(struct atm_vcc *vcc, struct atm_qos *qos,
  115. int flags);
  116. static int idt77252_proc_read(struct atm_dev *dev, loff_t * pos,
  117. char *page);
  118. static void idt77252_softint(void *dev_id);
  119. static struct atmdev_ops idt77252_ops =
  120. {
  121. .dev_close = idt77252_dev_close,
  122. .open = idt77252_open,
  123. .close = idt77252_close,
  124. .send = idt77252_send,
  125. .send_oam = idt77252_send_oam,
  126. .phy_put = idt77252_phy_put,
  127. .phy_get = idt77252_phy_get,
  128. .change_qos = idt77252_change_qos,
  129. .proc_read = idt77252_proc_read,
  130. .owner = THIS_MODULE
  131. };
  132. static struct idt77252_dev *idt77252_chain = NULL;
  133. static unsigned int idt77252_sram_write_errors = 0;
  134. /*****************************************************************************/
  135. /* */
  136. /* I/O and Utility Bus */
  137. /* */
  138. /*****************************************************************************/
  139. static void
  140. waitfor_idle(struct idt77252_dev *card)
  141. {
  142. u32 stat;
  143. stat = readl(SAR_REG_STAT);
  144. while (stat & SAR_STAT_CMDBZ)
  145. stat = readl(SAR_REG_STAT);
  146. }
  147. static u32
  148. read_sram(struct idt77252_dev *card, unsigned long addr)
  149. {
  150. unsigned long flags;
  151. u32 value;
  152. spin_lock_irqsave(&card->cmd_lock, flags);
  153. writel(SAR_CMD_READ_SRAM | (addr << 2), SAR_REG_CMD);
  154. waitfor_idle(card);
  155. value = readl(SAR_REG_DR0);
  156. spin_unlock_irqrestore(&card->cmd_lock, flags);
  157. return value;
  158. }
  159. static void
  160. write_sram(struct idt77252_dev *card, unsigned long addr, u32 value)
  161. {
  162. unsigned long flags;
  163. if ((idt77252_sram_write_errors == 0) &&
  164. (((addr > card->tst[0] + card->tst_size - 2) &&
  165. (addr < card->tst[0] + card->tst_size)) ||
  166. ((addr > card->tst[1] + card->tst_size - 2) &&
  167. (addr < card->tst[1] + card->tst_size)))) {
  168. printk("%s: ERROR: TST JMP section at %08lx written: %08x\n",
  169. card->name, addr, value);
  170. }
  171. spin_lock_irqsave(&card->cmd_lock, flags);
  172. writel(value, SAR_REG_DR0);
  173. writel(SAR_CMD_WRITE_SRAM | (addr << 2), SAR_REG_CMD);
  174. waitfor_idle(card);
  175. spin_unlock_irqrestore(&card->cmd_lock, flags);
  176. }
  177. static u8
  178. read_utility(void *dev, unsigned long ubus_addr)
  179. {
  180. struct idt77252_dev *card = dev;
  181. unsigned long flags;
  182. u8 value;
  183. if (!card) {
  184. printk("Error: No such device.\n");
  185. return -1;
  186. }
  187. spin_lock_irqsave(&card->cmd_lock, flags);
  188. writel(SAR_CMD_READ_UTILITY + ubus_addr, SAR_REG_CMD);
  189. waitfor_idle(card);
  190. value = readl(SAR_REG_DR0);
  191. spin_unlock_irqrestore(&card->cmd_lock, flags);
  192. return value;
  193. }
  194. static void
  195. write_utility(void *dev, unsigned long ubus_addr, u8 value)
  196. {
  197. struct idt77252_dev *card = dev;
  198. unsigned long flags;
  199. if (!card) {
  200. printk("Error: No such device.\n");
  201. return;
  202. }
  203. spin_lock_irqsave(&card->cmd_lock, flags);
  204. writel((u32) value, SAR_REG_DR0);
  205. writel(SAR_CMD_WRITE_UTILITY + ubus_addr, SAR_REG_CMD);
  206. waitfor_idle(card);
  207. spin_unlock_irqrestore(&card->cmd_lock, flags);
  208. }
  209. #ifdef HAVE_EEPROM
  210. static u32 rdsrtab[] =
  211. {
  212. SAR_GP_EECS | SAR_GP_EESCLK,
  213. 0,
  214. SAR_GP_EESCLK, /* 0 */
  215. 0,
  216. SAR_GP_EESCLK, /* 0 */
  217. 0,
  218. SAR_GP_EESCLK, /* 0 */
  219. 0,
  220. SAR_GP_EESCLK, /* 0 */
  221. 0,
  222. SAR_GP_EESCLK, /* 0 */
  223. SAR_GP_EEDO,
  224. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  225. 0,
  226. SAR_GP_EESCLK, /* 0 */
  227. SAR_GP_EEDO,
  228. SAR_GP_EESCLK | SAR_GP_EEDO /* 1 */
  229. };
  230. static u32 wrentab[] =
  231. {
  232. SAR_GP_EECS | SAR_GP_EESCLK,
  233. 0,
  234. SAR_GP_EESCLK, /* 0 */
  235. 0,
  236. SAR_GP_EESCLK, /* 0 */
  237. 0,
  238. SAR_GP_EESCLK, /* 0 */
  239. 0,
  240. SAR_GP_EESCLK, /* 0 */
  241. SAR_GP_EEDO,
  242. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  243. SAR_GP_EEDO,
  244. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  245. 0,
  246. SAR_GP_EESCLK, /* 0 */
  247. 0,
  248. SAR_GP_EESCLK /* 0 */
  249. };
  250. static u32 rdtab[] =
  251. {
  252. SAR_GP_EECS | SAR_GP_EESCLK,
  253. 0,
  254. SAR_GP_EESCLK, /* 0 */
  255. 0,
  256. SAR_GP_EESCLK, /* 0 */
  257. 0,
  258. SAR_GP_EESCLK, /* 0 */
  259. 0,
  260. SAR_GP_EESCLK, /* 0 */
  261. 0,
  262. SAR_GP_EESCLK, /* 0 */
  263. 0,
  264. SAR_GP_EESCLK, /* 0 */
  265. SAR_GP_EEDO,
  266. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  267. SAR_GP_EEDO,
  268. SAR_GP_EESCLK | SAR_GP_EEDO /* 1 */
  269. };
  270. static u32 wrtab[] =
  271. {
  272. SAR_GP_EECS | SAR_GP_EESCLK,
  273. 0,
  274. SAR_GP_EESCLK, /* 0 */
  275. 0,
  276. SAR_GP_EESCLK, /* 0 */
  277. 0,
  278. SAR_GP_EESCLK, /* 0 */
  279. 0,
  280. SAR_GP_EESCLK, /* 0 */
  281. 0,
  282. SAR_GP_EESCLK, /* 0 */
  283. 0,
  284. SAR_GP_EESCLK, /* 0 */
  285. SAR_GP_EEDO,
  286. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  287. 0,
  288. SAR_GP_EESCLK /* 0 */
  289. };
  290. static u32 clktab[] =
  291. {
  292. 0,
  293. SAR_GP_EESCLK,
  294. 0,
  295. SAR_GP_EESCLK,
  296. 0,
  297. SAR_GP_EESCLK,
  298. 0,
  299. SAR_GP_EESCLK,
  300. 0,
  301. SAR_GP_EESCLK,
  302. 0,
  303. SAR_GP_EESCLK,
  304. 0,
  305. SAR_GP_EESCLK,
  306. 0,
  307. SAR_GP_EESCLK,
  308. 0
  309. };
  310. static u32
  311. idt77252_read_gp(struct idt77252_dev *card)
  312. {
  313. u32 gp;
  314. gp = readl(SAR_REG_GP);
  315. #if 0
  316. printk("RD: %s\n", gp & SAR_GP_EEDI ? "1" : "0");
  317. #endif
  318. return gp;
  319. }
  320. static void
  321. idt77252_write_gp(struct idt77252_dev *card, u32 value)
  322. {
  323. unsigned long flags;
  324. #if 0
  325. printk("WR: %s %s %s\n", value & SAR_GP_EECS ? " " : "/CS",
  326. value & SAR_GP_EESCLK ? "HIGH" : "LOW ",
  327. value & SAR_GP_EEDO ? "1" : "0");
  328. #endif
  329. spin_lock_irqsave(&card->cmd_lock, flags);
  330. waitfor_idle(card);
  331. writel(value, SAR_REG_GP);
  332. spin_unlock_irqrestore(&card->cmd_lock, flags);
  333. }
  334. static u8
  335. idt77252_eeprom_read_status(struct idt77252_dev *card)
  336. {
  337. u8 byte;
  338. u32 gp;
  339. int i, j;
  340. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  341. for (i = 0; i < sizeof(rdsrtab)/sizeof(rdsrtab[0]); i++) {
  342. idt77252_write_gp(card, gp | rdsrtab[i]);
  343. udelay(5);
  344. }
  345. idt77252_write_gp(card, gp | SAR_GP_EECS);
  346. udelay(5);
  347. byte = 0;
  348. for (i = 0, j = 0; i < 8; i++) {
  349. byte <<= 1;
  350. idt77252_write_gp(card, gp | clktab[j++]);
  351. udelay(5);
  352. byte |= idt77252_read_gp(card) & SAR_GP_EEDI ? 1 : 0;
  353. idt77252_write_gp(card, gp | clktab[j++]);
  354. udelay(5);
  355. }
  356. idt77252_write_gp(card, gp | SAR_GP_EECS);
  357. udelay(5);
  358. return byte;
  359. }
  360. static u8
  361. idt77252_eeprom_read_byte(struct idt77252_dev *card, u8 offset)
  362. {
  363. u8 byte;
  364. u32 gp;
  365. int i, j;
  366. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  367. for (i = 0; i < sizeof(rdtab)/sizeof(rdtab[0]); i++) {
  368. idt77252_write_gp(card, gp | rdtab[i]);
  369. udelay(5);
  370. }
  371. idt77252_write_gp(card, gp | SAR_GP_EECS);
  372. udelay(5);
  373. for (i = 0, j = 0; i < 8; i++) {
  374. idt77252_write_gp(card, gp | clktab[j++] |
  375. (offset & 1 ? SAR_GP_EEDO : 0));
  376. udelay(5);
  377. idt77252_write_gp(card, gp | clktab[j++] |
  378. (offset & 1 ? SAR_GP_EEDO : 0));
  379. udelay(5);
  380. offset >>= 1;
  381. }
  382. idt77252_write_gp(card, gp | SAR_GP_EECS);
  383. udelay(5);
  384. byte = 0;
  385. for (i = 0, j = 0; i < 8; i++) {
  386. byte <<= 1;
  387. idt77252_write_gp(card, gp | clktab[j++]);
  388. udelay(5);
  389. byte |= idt77252_read_gp(card) & SAR_GP_EEDI ? 1 : 0;
  390. idt77252_write_gp(card, gp | clktab[j++]);
  391. udelay(5);
  392. }
  393. idt77252_write_gp(card, gp | SAR_GP_EECS);
  394. udelay(5);
  395. return byte;
  396. }
  397. static void
  398. idt77252_eeprom_write_byte(struct idt77252_dev *card, u8 offset, u8 data)
  399. {
  400. u32 gp;
  401. int i, j;
  402. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  403. for (i = 0; i < sizeof(wrentab)/sizeof(wrentab[0]); i++) {
  404. idt77252_write_gp(card, gp | wrentab[i]);
  405. udelay(5);
  406. }
  407. idt77252_write_gp(card, gp | SAR_GP_EECS);
  408. udelay(5);
  409. for (i = 0; i < sizeof(wrtab)/sizeof(wrtab[0]); i++) {
  410. idt77252_write_gp(card, gp | wrtab[i]);
  411. udelay(5);
  412. }
  413. idt77252_write_gp(card, gp | SAR_GP_EECS);
  414. udelay(5);
  415. for (i = 0, j = 0; i < 8; i++) {
  416. idt77252_write_gp(card, gp | clktab[j++] |
  417. (offset & 1 ? SAR_GP_EEDO : 0));
  418. udelay(5);
  419. idt77252_write_gp(card, gp | clktab[j++] |
  420. (offset & 1 ? SAR_GP_EEDO : 0));
  421. udelay(5);
  422. offset >>= 1;
  423. }
  424. idt77252_write_gp(card, gp | SAR_GP_EECS);
  425. udelay(5);
  426. for (i = 0, j = 0; i < 8; i++) {
  427. idt77252_write_gp(card, gp | clktab[j++] |
  428. (data & 1 ? SAR_GP_EEDO : 0));
  429. udelay(5);
  430. idt77252_write_gp(card, gp | clktab[j++] |
  431. (data & 1 ? SAR_GP_EEDO : 0));
  432. udelay(5);
  433. data >>= 1;
  434. }
  435. idt77252_write_gp(card, gp | SAR_GP_EECS);
  436. udelay(5);
  437. }
  438. static void
  439. idt77252_eeprom_init(struct idt77252_dev *card)
  440. {
  441. u32 gp;
  442. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  443. idt77252_write_gp(card, gp | SAR_GP_EECS | SAR_GP_EESCLK);
  444. udelay(5);
  445. idt77252_write_gp(card, gp | SAR_GP_EECS);
  446. udelay(5);
  447. idt77252_write_gp(card, gp | SAR_GP_EECS | SAR_GP_EESCLK);
  448. udelay(5);
  449. idt77252_write_gp(card, gp | SAR_GP_EECS);
  450. udelay(5);
  451. }
  452. #endif /* HAVE_EEPROM */
  453. #ifdef CONFIG_ATM_IDT77252_DEBUG
  454. static void
  455. dump_tct(struct idt77252_dev *card, int index)
  456. {
  457. unsigned long tct;
  458. int i;
  459. tct = (unsigned long) (card->tct_base + index * SAR_SRAM_TCT_SIZE);
  460. printk("%s: TCT %x:", card->name, index);
  461. for (i = 0; i < 8; i++) {
  462. printk(" %08x", read_sram(card, tct + i));
  463. }
  464. printk("\n");
  465. }
  466. static void
  467. idt77252_tx_dump(struct idt77252_dev *card)
  468. {
  469. struct atm_vcc *vcc;
  470. struct vc_map *vc;
  471. int i;
  472. printk("%s\n", __FUNCTION__);
  473. for (i = 0; i < card->tct_size; i++) {
  474. vc = card->vcs[i];
  475. if (!vc)
  476. continue;
  477. vcc = NULL;
  478. if (vc->rx_vcc)
  479. vcc = vc->rx_vcc;
  480. else if (vc->tx_vcc)
  481. vcc = vc->tx_vcc;
  482. if (!vcc)
  483. continue;
  484. printk("%s: Connection %d:\n", card->name, vc->index);
  485. dump_tct(card, vc->index);
  486. }
  487. }
  488. #endif
  489. /*****************************************************************************/
  490. /* */
  491. /* SCQ Handling */
  492. /* */
  493. /*****************************************************************************/
  494. static int
  495. sb_pool_add(struct idt77252_dev *card, struct sk_buff *skb, int queue)
  496. {
  497. struct sb_pool *pool = &card->sbpool[queue];
  498. int index;
  499. index = pool->index;
  500. while (pool->skb[index]) {
  501. index = (index + 1) & FBQ_MASK;
  502. if (index == pool->index)
  503. return -ENOBUFS;
  504. }
  505. pool->skb[index] = skb;
  506. IDT77252_PRV_POOL(skb) = POOL_HANDLE(queue, index);
  507. pool->index = (index + 1) & FBQ_MASK;
  508. return 0;
  509. }
  510. static void
  511. sb_pool_remove(struct idt77252_dev *card, struct sk_buff *skb)
  512. {
  513. unsigned int queue, index;
  514. u32 handle;
  515. handle = IDT77252_PRV_POOL(skb);
  516. queue = POOL_QUEUE(handle);
  517. if (queue > 3)
  518. return;
  519. index = POOL_INDEX(handle);
  520. if (index > FBQ_SIZE - 1)
  521. return;
  522. card->sbpool[queue].skb[index] = NULL;
  523. }
  524. static struct sk_buff *
  525. sb_pool_skb(struct idt77252_dev *card, u32 handle)
  526. {
  527. unsigned int queue, index;
  528. queue = POOL_QUEUE(handle);
  529. if (queue > 3)
  530. return NULL;
  531. index = POOL_INDEX(handle);
  532. if (index > FBQ_SIZE - 1)
  533. return NULL;
  534. return card->sbpool[queue].skb[index];
  535. }
  536. static struct scq_info *
  537. alloc_scq(struct idt77252_dev *card, int class)
  538. {
  539. struct scq_info *scq;
  540. scq = (struct scq_info *) kmalloc(sizeof(struct scq_info), GFP_KERNEL);
  541. if (!scq)
  542. return NULL;
  543. memset(scq, 0, sizeof(struct scq_info));
  544. scq->base = pci_alloc_consistent(card->pcidev, SCQ_SIZE,
  545. &scq->paddr);
  546. if (scq->base == NULL) {
  547. kfree(scq);
  548. return NULL;
  549. }
  550. memset(scq->base, 0, SCQ_SIZE);
  551. scq->next = scq->base;
  552. scq->last = scq->base + (SCQ_ENTRIES - 1);
  553. atomic_set(&scq->used, 0);
  554. spin_lock_init(&scq->lock);
  555. spin_lock_init(&scq->skblock);
  556. skb_queue_head_init(&scq->transmit);
  557. skb_queue_head_init(&scq->pending);
  558. TXPRINTK("idt77252: SCQ: base 0x%p, next 0x%p, last 0x%p, paddr %08llx\n",
  559. scq->base, scq->next, scq->last, (unsigned long long)scq->paddr);
  560. return scq;
  561. }
  562. static void
  563. free_scq(struct idt77252_dev *card, struct scq_info *scq)
  564. {
  565. struct sk_buff *skb;
  566. struct atm_vcc *vcc;
  567. pci_free_consistent(card->pcidev, SCQ_SIZE,
  568. scq->base, scq->paddr);
  569. while ((skb = skb_dequeue(&scq->transmit))) {
  570. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  571. skb->len, PCI_DMA_TODEVICE);
  572. vcc = ATM_SKB(skb)->vcc;
  573. if (vcc->pop)
  574. vcc->pop(vcc, skb);
  575. else
  576. dev_kfree_skb(skb);
  577. }
  578. while ((skb = skb_dequeue(&scq->pending))) {
  579. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  580. skb->len, PCI_DMA_TODEVICE);
  581. vcc = ATM_SKB(skb)->vcc;
  582. if (vcc->pop)
  583. vcc->pop(vcc, skb);
  584. else
  585. dev_kfree_skb(skb);
  586. }
  587. kfree(scq);
  588. }
  589. static int
  590. push_on_scq(struct idt77252_dev *card, struct vc_map *vc, struct sk_buff *skb)
  591. {
  592. struct scq_info *scq = vc->scq;
  593. unsigned long flags;
  594. struct scqe *tbd;
  595. int entries;
  596. TXPRINTK("%s: SCQ: next 0x%p\n", card->name, scq->next);
  597. atomic_inc(&scq->used);
  598. entries = atomic_read(&scq->used);
  599. if (entries > (SCQ_ENTRIES - 1)) {
  600. atomic_dec(&scq->used);
  601. goto out;
  602. }
  603. skb_queue_tail(&scq->transmit, skb);
  604. spin_lock_irqsave(&vc->lock, flags);
  605. if (vc->estimator) {
  606. struct atm_vcc *vcc = vc->tx_vcc;
  607. struct sock *sk = sk_atm(vcc);
  608. vc->estimator->cells += (skb->len + 47) / 48;
  609. if (atomic_read(&sk->sk_wmem_alloc) >
  610. (sk->sk_sndbuf >> 1)) {
  611. u32 cps = vc->estimator->maxcps;
  612. vc->estimator->cps = cps;
  613. vc->estimator->avcps = cps << 5;
  614. if (vc->lacr < vc->init_er) {
  615. vc->lacr = vc->init_er;
  616. writel(TCMDQ_LACR | (vc->lacr << 16) |
  617. vc->index, SAR_REG_TCMDQ);
  618. }
  619. }
  620. }
  621. spin_unlock_irqrestore(&vc->lock, flags);
  622. tbd = &IDT77252_PRV_TBD(skb);
  623. spin_lock_irqsave(&scq->lock, flags);
  624. scq->next->word_1 = cpu_to_le32(tbd->word_1 |
  625. SAR_TBD_TSIF | SAR_TBD_GTSI);
  626. scq->next->word_2 = cpu_to_le32(tbd->word_2);
  627. scq->next->word_3 = cpu_to_le32(tbd->word_3);
  628. scq->next->word_4 = cpu_to_le32(tbd->word_4);
  629. if (scq->next == scq->last)
  630. scq->next = scq->base;
  631. else
  632. scq->next++;
  633. write_sram(card, scq->scd,
  634. scq->paddr +
  635. (u32)((unsigned long)scq->next - (unsigned long)scq->base));
  636. spin_unlock_irqrestore(&scq->lock, flags);
  637. scq->trans_start = jiffies;
  638. if (test_and_clear_bit(VCF_IDLE, &vc->flags)) {
  639. writel(TCMDQ_START_LACR | (vc->lacr << 16) | vc->index,
  640. SAR_REG_TCMDQ);
  641. }
  642. TXPRINTK("%d entries in SCQ used (push).\n", atomic_read(&scq->used));
  643. XPRINTK("%s: SCQ (after push %2d) head = 0x%x, next = 0x%p.\n",
  644. card->name, atomic_read(&scq->used),
  645. read_sram(card, scq->scd + 1), scq->next);
  646. return 0;
  647. out:
  648. if (time_after(jiffies, scq->trans_start + HZ)) {
  649. printk("%s: Error pushing TBD for %d.%d\n",
  650. card->name, vc->tx_vcc->vpi, vc->tx_vcc->vci);
  651. #ifdef CONFIG_ATM_IDT77252_DEBUG
  652. idt77252_tx_dump(card);
  653. #endif
  654. scq->trans_start = jiffies;
  655. }
  656. return -ENOBUFS;
  657. }
  658. static void
  659. drain_scq(struct idt77252_dev *card, struct vc_map *vc)
  660. {
  661. struct scq_info *scq = vc->scq;
  662. struct sk_buff *skb;
  663. struct atm_vcc *vcc;
  664. TXPRINTK("%s: SCQ (before drain %2d) next = 0x%p.\n",
  665. card->name, atomic_read(&scq->used), scq->next);
  666. skb = skb_dequeue(&scq->transmit);
  667. if (skb) {
  668. TXPRINTK("%s: freeing skb at %p.\n", card->name, skb);
  669. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  670. skb->len, PCI_DMA_TODEVICE);
  671. vcc = ATM_SKB(skb)->vcc;
  672. if (vcc->pop)
  673. vcc->pop(vcc, skb);
  674. else
  675. dev_kfree_skb(skb);
  676. atomic_inc(&vcc->stats->tx);
  677. }
  678. atomic_dec(&scq->used);
  679. spin_lock(&scq->skblock);
  680. while ((skb = skb_dequeue(&scq->pending))) {
  681. if (push_on_scq(card, vc, skb)) {
  682. skb_queue_head(&vc->scq->pending, skb);
  683. break;
  684. }
  685. }
  686. spin_unlock(&scq->skblock);
  687. }
  688. static int
  689. queue_skb(struct idt77252_dev *card, struct vc_map *vc,
  690. struct sk_buff *skb, int oam)
  691. {
  692. struct atm_vcc *vcc;
  693. struct scqe *tbd;
  694. unsigned long flags;
  695. int error;
  696. int aal;
  697. if (skb->len == 0) {
  698. printk("%s: invalid skb->len (%d)\n", card->name, skb->len);
  699. return -EINVAL;
  700. }
  701. TXPRINTK("%s: Sending %d bytes of data.\n",
  702. card->name, skb->len);
  703. tbd = &IDT77252_PRV_TBD(skb);
  704. vcc = ATM_SKB(skb)->vcc;
  705. IDT77252_PRV_PADDR(skb) = pci_map_single(card->pcidev, skb->data,
  706. skb->len, PCI_DMA_TODEVICE);
  707. error = -EINVAL;
  708. if (oam) {
  709. if (skb->len != 52)
  710. goto errout;
  711. tbd->word_1 = SAR_TBD_OAM | ATM_CELL_PAYLOAD | SAR_TBD_EPDU;
  712. tbd->word_2 = IDT77252_PRV_PADDR(skb) + 4;
  713. tbd->word_3 = 0x00000000;
  714. tbd->word_4 = (skb->data[0] << 24) | (skb->data[1] << 16) |
  715. (skb->data[2] << 8) | (skb->data[3] << 0);
  716. if (test_bit(VCF_RSV, &vc->flags))
  717. vc = card->vcs[0];
  718. goto done;
  719. }
  720. if (test_bit(VCF_RSV, &vc->flags)) {
  721. printk("%s: Trying to transmit on reserved VC\n", card->name);
  722. goto errout;
  723. }
  724. aal = vcc->qos.aal;
  725. switch (aal) {
  726. case ATM_AAL0:
  727. case ATM_AAL34:
  728. if (skb->len > 52)
  729. goto errout;
  730. if (aal == ATM_AAL0)
  731. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL0 |
  732. ATM_CELL_PAYLOAD;
  733. else
  734. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL34 |
  735. ATM_CELL_PAYLOAD;
  736. tbd->word_2 = IDT77252_PRV_PADDR(skb) + 4;
  737. tbd->word_3 = 0x00000000;
  738. tbd->word_4 = (skb->data[0] << 24) | (skb->data[1] << 16) |
  739. (skb->data[2] << 8) | (skb->data[3] << 0);
  740. break;
  741. case ATM_AAL5:
  742. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL5 | skb->len;
  743. tbd->word_2 = IDT77252_PRV_PADDR(skb);
  744. tbd->word_3 = skb->len;
  745. tbd->word_4 = (vcc->vpi << SAR_TBD_VPI_SHIFT) |
  746. (vcc->vci << SAR_TBD_VCI_SHIFT);
  747. break;
  748. case ATM_AAL1:
  749. case ATM_AAL2:
  750. default:
  751. printk("%s: Traffic type not supported.\n", card->name);
  752. error = -EPROTONOSUPPORT;
  753. goto errout;
  754. }
  755. done:
  756. spin_lock_irqsave(&vc->scq->skblock, flags);
  757. skb_queue_tail(&vc->scq->pending, skb);
  758. while ((skb = skb_dequeue(&vc->scq->pending))) {
  759. if (push_on_scq(card, vc, skb)) {
  760. skb_queue_head(&vc->scq->pending, skb);
  761. break;
  762. }
  763. }
  764. spin_unlock_irqrestore(&vc->scq->skblock, flags);
  765. return 0;
  766. errout:
  767. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  768. skb->len, PCI_DMA_TODEVICE);
  769. return error;
  770. }
  771. static unsigned long
  772. get_free_scd(struct idt77252_dev *card, struct vc_map *vc)
  773. {
  774. int i;
  775. for (i = 0; i < card->scd_size; i++) {
  776. if (!card->scd2vc[i]) {
  777. card->scd2vc[i] = vc;
  778. vc->scd_index = i;
  779. return card->scd_base + i * SAR_SRAM_SCD_SIZE;
  780. }
  781. }
  782. return 0;
  783. }
  784. static void
  785. fill_scd(struct idt77252_dev *card, struct scq_info *scq, int class)
  786. {
  787. write_sram(card, scq->scd, scq->paddr);
  788. write_sram(card, scq->scd + 1, 0x00000000);
  789. write_sram(card, scq->scd + 2, 0xffffffff);
  790. write_sram(card, scq->scd + 3, 0x00000000);
  791. }
  792. static void
  793. clear_scd(struct idt77252_dev *card, struct scq_info *scq, int class)
  794. {
  795. return;
  796. }
  797. /*****************************************************************************/
  798. /* */
  799. /* RSQ Handling */
  800. /* */
  801. /*****************************************************************************/
  802. static int
  803. init_rsq(struct idt77252_dev *card)
  804. {
  805. struct rsq_entry *rsqe;
  806. card->rsq.base = pci_alloc_consistent(card->pcidev, RSQSIZE,
  807. &card->rsq.paddr);
  808. if (card->rsq.base == NULL) {
  809. printk("%s: can't allocate RSQ.\n", card->name);
  810. return -1;
  811. }
  812. memset(card->rsq.base, 0, RSQSIZE);
  813. card->rsq.last = card->rsq.base + RSQ_NUM_ENTRIES - 1;
  814. card->rsq.next = card->rsq.last;
  815. for (rsqe = card->rsq.base; rsqe <= card->rsq.last; rsqe++)
  816. rsqe->word_4 = 0;
  817. writel((unsigned long) card->rsq.last - (unsigned long) card->rsq.base,
  818. SAR_REG_RSQH);
  819. writel(card->rsq.paddr, SAR_REG_RSQB);
  820. IPRINTK("%s: RSQ base at 0x%lx (0x%x).\n", card->name,
  821. (unsigned long) card->rsq.base,
  822. readl(SAR_REG_RSQB));
  823. IPRINTK("%s: RSQ head = 0x%x, base = 0x%x, tail = 0x%x.\n",
  824. card->name,
  825. readl(SAR_REG_RSQH),
  826. readl(SAR_REG_RSQB),
  827. readl(SAR_REG_RSQT));
  828. return 0;
  829. }
  830. static void
  831. deinit_rsq(struct idt77252_dev *card)
  832. {
  833. pci_free_consistent(card->pcidev, RSQSIZE,
  834. card->rsq.base, card->rsq.paddr);
  835. }
  836. static void
  837. dequeue_rx(struct idt77252_dev *card, struct rsq_entry *rsqe)
  838. {
  839. struct atm_vcc *vcc;
  840. struct sk_buff *skb;
  841. struct rx_pool *rpp;
  842. struct vc_map *vc;
  843. u32 header, vpi, vci;
  844. u32 stat;
  845. int i;
  846. stat = le32_to_cpu(rsqe->word_4);
  847. if (stat & SAR_RSQE_IDLE) {
  848. RXPRINTK("%s: message about inactive connection.\n",
  849. card->name);
  850. return;
  851. }
  852. skb = sb_pool_skb(card, le32_to_cpu(rsqe->word_2));
  853. if (skb == NULL) {
  854. printk("%s: NULL skb in %s, rsqe: %08x %08x %08x %08x\n",
  855. card->name, __FUNCTION__,
  856. le32_to_cpu(rsqe->word_1), le32_to_cpu(rsqe->word_2),
  857. le32_to_cpu(rsqe->word_3), le32_to_cpu(rsqe->word_4));
  858. return;
  859. }
  860. header = le32_to_cpu(rsqe->word_1);
  861. vpi = (header >> 16) & 0x00ff;
  862. vci = (header >> 0) & 0xffff;
  863. RXPRINTK("%s: SDU for %d.%d received in buffer 0x%p (data 0x%p).\n",
  864. card->name, vpi, vci, skb, skb->data);
  865. if ((vpi >= (1 << card->vpibits)) || (vci != (vci & card->vcimask))) {
  866. printk("%s: SDU received for out-of-range vc %u.%u\n",
  867. card->name, vpi, vci);
  868. recycle_rx_skb(card, skb);
  869. return;
  870. }
  871. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  872. if (!vc || !test_bit(VCF_RX, &vc->flags)) {
  873. printk("%s: SDU received on non RX vc %u.%u\n",
  874. card->name, vpi, vci);
  875. recycle_rx_skb(card, skb);
  876. return;
  877. }
  878. vcc = vc->rx_vcc;
  879. pci_dma_sync_single_for_cpu(card->pcidev, IDT77252_PRV_PADDR(skb),
  880. skb->end - skb->data, PCI_DMA_FROMDEVICE);
  881. if ((vcc->qos.aal == ATM_AAL0) ||
  882. (vcc->qos.aal == ATM_AAL34)) {
  883. struct sk_buff *sb;
  884. unsigned char *cell;
  885. u32 aal0;
  886. cell = skb->data;
  887. for (i = (stat & SAR_RSQE_CELLCNT); i; i--) {
  888. if ((sb = dev_alloc_skb(64)) == NULL) {
  889. printk("%s: Can't allocate buffers for aal0.\n",
  890. card->name);
  891. atomic_add(i, &vcc->stats->rx_drop);
  892. break;
  893. }
  894. if (!atm_charge(vcc, sb->truesize)) {
  895. RXPRINTK("%s: atm_charge() dropped aal0 packets.\n",
  896. card->name);
  897. atomic_add(i - 1, &vcc->stats->rx_drop);
  898. dev_kfree_skb(sb);
  899. break;
  900. }
  901. aal0 = (vpi << ATM_HDR_VPI_SHIFT) |
  902. (vci << ATM_HDR_VCI_SHIFT);
  903. aal0 |= (stat & SAR_RSQE_EPDU) ? 0x00000002 : 0;
  904. aal0 |= (stat & SAR_RSQE_CLP) ? 0x00000001 : 0;
  905. *((u32 *) sb->data) = aal0;
  906. skb_put(sb, sizeof(u32));
  907. memcpy(skb_put(sb, ATM_CELL_PAYLOAD),
  908. cell, ATM_CELL_PAYLOAD);
  909. ATM_SKB(sb)->vcc = vcc;
  910. __net_timestamp(sb);
  911. vcc->push(vcc, sb);
  912. atomic_inc(&vcc->stats->rx);
  913. cell += ATM_CELL_PAYLOAD;
  914. }
  915. recycle_rx_skb(card, skb);
  916. return;
  917. }
  918. if (vcc->qos.aal != ATM_AAL5) {
  919. printk("%s: Unexpected AAL type in dequeue_rx(): %d.\n",
  920. card->name, vcc->qos.aal);
  921. recycle_rx_skb(card, skb);
  922. return;
  923. }
  924. skb->len = (stat & SAR_RSQE_CELLCNT) * ATM_CELL_PAYLOAD;
  925. rpp = &vc->rcv.rx_pool;
  926. rpp->len += skb->len;
  927. if (!rpp->count++)
  928. rpp->first = skb;
  929. *rpp->last = skb;
  930. rpp->last = &skb->next;
  931. if (stat & SAR_RSQE_EPDU) {
  932. unsigned char *l1l2;
  933. unsigned int len;
  934. l1l2 = (unsigned char *) ((unsigned long) skb->data + skb->len - 6);
  935. len = (l1l2[0] << 8) | l1l2[1];
  936. len = len ? len : 0x10000;
  937. RXPRINTK("%s: PDU has %d bytes.\n", card->name, len);
  938. if ((len + 8 > rpp->len) || (len + (47 + 8) < rpp->len)) {
  939. RXPRINTK("%s: AAL5 PDU size mismatch: %d != %d. "
  940. "(CDC: %08x)\n",
  941. card->name, len, rpp->len, readl(SAR_REG_CDC));
  942. recycle_rx_pool_skb(card, rpp);
  943. atomic_inc(&vcc->stats->rx_err);
  944. return;
  945. }
  946. if (stat & SAR_RSQE_CRC) {
  947. RXPRINTK("%s: AAL5 CRC error.\n", card->name);
  948. recycle_rx_pool_skb(card, rpp);
  949. atomic_inc(&vcc->stats->rx_err);
  950. return;
  951. }
  952. if (rpp->count > 1) {
  953. struct sk_buff *sb;
  954. skb = dev_alloc_skb(rpp->len);
  955. if (!skb) {
  956. RXPRINTK("%s: Can't alloc RX skb.\n",
  957. card->name);
  958. recycle_rx_pool_skb(card, rpp);
  959. atomic_inc(&vcc->stats->rx_err);
  960. return;
  961. }
  962. if (!atm_charge(vcc, skb->truesize)) {
  963. recycle_rx_pool_skb(card, rpp);
  964. dev_kfree_skb(skb);
  965. return;
  966. }
  967. sb = rpp->first;
  968. for (i = 0; i < rpp->count; i++) {
  969. memcpy(skb_put(skb, sb->len),
  970. sb->data, sb->len);
  971. sb = sb->next;
  972. }
  973. recycle_rx_pool_skb(card, rpp);
  974. skb_trim(skb, len);
  975. ATM_SKB(skb)->vcc = vcc;
  976. __net_timestamp(skb);
  977. vcc->push(vcc, skb);
  978. atomic_inc(&vcc->stats->rx);
  979. return;
  980. }
  981. skb->next = NULL;
  982. flush_rx_pool(card, rpp);
  983. if (!atm_charge(vcc, skb->truesize)) {
  984. recycle_rx_skb(card, skb);
  985. return;
  986. }
  987. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  988. skb->end - skb->data, PCI_DMA_FROMDEVICE);
  989. sb_pool_remove(card, skb);
  990. skb_trim(skb, len);
  991. ATM_SKB(skb)->vcc = vcc;
  992. __net_timestamp(skb);
  993. vcc->push(vcc, skb);
  994. atomic_inc(&vcc->stats->rx);
  995. if (skb->truesize > SAR_FB_SIZE_3)
  996. add_rx_skb(card, 3, SAR_FB_SIZE_3, 1);
  997. else if (skb->truesize > SAR_FB_SIZE_2)
  998. add_rx_skb(card, 2, SAR_FB_SIZE_2, 1);
  999. else if (skb->truesize > SAR_FB_SIZE_1)
  1000. add_rx_skb(card, 1, SAR_FB_SIZE_1, 1);
  1001. else
  1002. add_rx_skb(card, 0, SAR_FB_SIZE_0, 1);
  1003. return;
  1004. }
  1005. }
  1006. static void
  1007. idt77252_rx(struct idt77252_dev *card)
  1008. {
  1009. struct rsq_entry *rsqe;
  1010. if (card->rsq.next == card->rsq.last)
  1011. rsqe = card->rsq.base;
  1012. else
  1013. rsqe = card->rsq.next + 1;
  1014. if (!(le32_to_cpu(rsqe->word_4) & SAR_RSQE_VALID)) {
  1015. RXPRINTK("%s: no entry in RSQ.\n", card->name);
  1016. return;
  1017. }
  1018. do {
  1019. dequeue_rx(card, rsqe);
  1020. rsqe->word_4 = 0;
  1021. card->rsq.next = rsqe;
  1022. if (card->rsq.next == card->rsq.last)
  1023. rsqe = card->rsq.base;
  1024. else
  1025. rsqe = card->rsq.next + 1;
  1026. } while (le32_to_cpu(rsqe->word_4) & SAR_RSQE_VALID);
  1027. writel((unsigned long) card->rsq.next - (unsigned long) card->rsq.base,
  1028. SAR_REG_RSQH);
  1029. }
  1030. static void
  1031. idt77252_rx_raw(struct idt77252_dev *card)
  1032. {
  1033. struct sk_buff *queue;
  1034. u32 head, tail;
  1035. struct atm_vcc *vcc;
  1036. struct vc_map *vc;
  1037. struct sk_buff *sb;
  1038. if (card->raw_cell_head == NULL) {
  1039. u32 handle = le32_to_cpu(*(card->raw_cell_hnd + 1));
  1040. card->raw_cell_head = sb_pool_skb(card, handle);
  1041. }
  1042. queue = card->raw_cell_head;
  1043. if (!queue)
  1044. return;
  1045. head = IDT77252_PRV_PADDR(queue) + (queue->data - queue->head - 16);
  1046. tail = readl(SAR_REG_RAWCT);
  1047. pci_dma_sync_single_for_cpu(card->pcidev, IDT77252_PRV_PADDR(queue),
  1048. queue->end - queue->head - 16,
  1049. PCI_DMA_FROMDEVICE);
  1050. while (head != tail) {
  1051. unsigned int vpi, vci, pti;
  1052. u32 header;
  1053. header = le32_to_cpu(*(u32 *) &queue->data[0]);
  1054. vpi = (header & ATM_HDR_VPI_MASK) >> ATM_HDR_VPI_SHIFT;
  1055. vci = (header & ATM_HDR_VCI_MASK) >> ATM_HDR_VCI_SHIFT;
  1056. pti = (header & ATM_HDR_PTI_MASK) >> ATM_HDR_PTI_SHIFT;
  1057. #ifdef CONFIG_ATM_IDT77252_DEBUG
  1058. if (debug & DBG_RAW_CELL) {
  1059. int i;
  1060. printk("%s: raw cell %x.%02x.%04x.%x.%x\n",
  1061. card->name, (header >> 28) & 0x000f,
  1062. (header >> 20) & 0x00ff,
  1063. (header >> 4) & 0xffff,
  1064. (header >> 1) & 0x0007,
  1065. (header >> 0) & 0x0001);
  1066. for (i = 16; i < 64; i++)
  1067. printk(" %02x", queue->data[i]);
  1068. printk("\n");
  1069. }
  1070. #endif
  1071. if (vpi >= (1<<card->vpibits) || vci >= (1<<card->vcibits)) {
  1072. RPRINTK("%s: SDU received for out-of-range vc %u.%u\n",
  1073. card->name, vpi, vci);
  1074. goto drop;
  1075. }
  1076. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  1077. if (!vc || !test_bit(VCF_RX, &vc->flags)) {
  1078. RPRINTK("%s: SDU received on non RX vc %u.%u\n",
  1079. card->name, vpi, vci);
  1080. goto drop;
  1081. }
  1082. vcc = vc->rx_vcc;
  1083. if (vcc->qos.aal != ATM_AAL0) {
  1084. RPRINTK("%s: raw cell for non AAL0 vc %u.%u\n",
  1085. card->name, vpi, vci);
  1086. atomic_inc(&vcc->stats->rx_drop);
  1087. goto drop;
  1088. }
  1089. if ((sb = dev_alloc_skb(64)) == NULL) {
  1090. printk("%s: Can't allocate buffers for AAL0.\n",
  1091. card->name);
  1092. atomic_inc(&vcc->stats->rx_err);
  1093. goto drop;
  1094. }
  1095. if (!atm_charge(vcc, sb->truesize)) {
  1096. RXPRINTK("%s: atm_charge() dropped AAL0 packets.\n",
  1097. card->name);
  1098. dev_kfree_skb(sb);
  1099. goto drop;
  1100. }
  1101. *((u32 *) sb->data) = header;
  1102. skb_put(sb, sizeof(u32));
  1103. memcpy(skb_put(sb, ATM_CELL_PAYLOAD), &(queue->data[16]),
  1104. ATM_CELL_PAYLOAD);
  1105. ATM_SKB(sb)->vcc = vcc;
  1106. __net_timestamp(sb);
  1107. vcc->push(vcc, sb);
  1108. atomic_inc(&vcc->stats->rx);
  1109. drop:
  1110. skb_pull(queue, 64);
  1111. head = IDT77252_PRV_PADDR(queue)
  1112. + (queue->data - queue->head - 16);
  1113. if (queue->len < 128) {
  1114. struct sk_buff *next;
  1115. u32 handle;
  1116. head = le32_to_cpu(*(u32 *) &queue->data[0]);
  1117. handle = le32_to_cpu(*(u32 *) &queue->data[4]);
  1118. next = sb_pool_skb(card, handle);
  1119. recycle_rx_skb(card, queue);
  1120. if (next) {
  1121. card->raw_cell_head = next;
  1122. queue = card->raw_cell_head;
  1123. pci_dma_sync_single_for_cpu(card->pcidev,
  1124. IDT77252_PRV_PADDR(queue),
  1125. queue->end - queue->data,
  1126. PCI_DMA_FROMDEVICE);
  1127. } else {
  1128. card->raw_cell_head = NULL;
  1129. printk("%s: raw cell queue overrun\n",
  1130. card->name);
  1131. break;
  1132. }
  1133. }
  1134. }
  1135. }
  1136. /*****************************************************************************/
  1137. /* */
  1138. /* TSQ Handling */
  1139. /* */
  1140. /*****************************************************************************/
  1141. static int
  1142. init_tsq(struct idt77252_dev *card)
  1143. {
  1144. struct tsq_entry *tsqe;
  1145. card->tsq.base = pci_alloc_consistent(card->pcidev, RSQSIZE,
  1146. &card->tsq.paddr);
  1147. if (card->tsq.base == NULL) {
  1148. printk("%s: can't allocate TSQ.\n", card->name);
  1149. return -1;
  1150. }
  1151. memset(card->tsq.base, 0, TSQSIZE);
  1152. card->tsq.last = card->tsq.base + TSQ_NUM_ENTRIES - 1;
  1153. card->tsq.next = card->tsq.last;
  1154. for (tsqe = card->tsq.base; tsqe <= card->tsq.last; tsqe++)
  1155. tsqe->word_2 = cpu_to_le32(SAR_TSQE_INVALID);
  1156. writel(card->tsq.paddr, SAR_REG_TSQB);
  1157. writel((unsigned long) card->tsq.next - (unsigned long) card->tsq.base,
  1158. SAR_REG_TSQH);
  1159. return 0;
  1160. }
  1161. static void
  1162. deinit_tsq(struct idt77252_dev *card)
  1163. {
  1164. pci_free_consistent(card->pcidev, TSQSIZE,
  1165. card->tsq.base, card->tsq.paddr);
  1166. }
  1167. static void
  1168. idt77252_tx(struct idt77252_dev *card)
  1169. {
  1170. struct tsq_entry *tsqe;
  1171. unsigned int vpi, vci;
  1172. struct vc_map *vc;
  1173. u32 conn, stat;
  1174. if (card->tsq.next == card->tsq.last)
  1175. tsqe = card->tsq.base;
  1176. else
  1177. tsqe = card->tsq.next + 1;
  1178. TXPRINTK("idt77252_tx: tsq %p: base %p, next %p, last %p\n", tsqe,
  1179. card->tsq.base, card->tsq.next, card->tsq.last);
  1180. TXPRINTK("idt77252_tx: tsqb %08x, tsqt %08x, tsqh %08x, \n",
  1181. readl(SAR_REG_TSQB),
  1182. readl(SAR_REG_TSQT),
  1183. readl(SAR_REG_TSQH));
  1184. stat = le32_to_cpu(tsqe->word_2);
  1185. if (stat & SAR_TSQE_INVALID)
  1186. return;
  1187. do {
  1188. TXPRINTK("tsqe: 0x%p [0x%08x 0x%08x]\n", tsqe,
  1189. le32_to_cpu(tsqe->word_1),
  1190. le32_to_cpu(tsqe->word_2));
  1191. switch (stat & SAR_TSQE_TYPE) {
  1192. case SAR_TSQE_TYPE_TIMER:
  1193. TXPRINTK("%s: Timer RollOver detected.\n", card->name);
  1194. break;
  1195. case SAR_TSQE_TYPE_IDLE:
  1196. conn = le32_to_cpu(tsqe->word_1);
  1197. if (SAR_TSQE_TAG(stat) == 0x10) {
  1198. #ifdef NOTDEF
  1199. printk("%s: Connection %d halted.\n",
  1200. card->name,
  1201. le32_to_cpu(tsqe->word_1) & 0x1fff);
  1202. #endif
  1203. break;
  1204. }
  1205. vc = card->vcs[conn & 0x1fff];
  1206. if (!vc) {
  1207. printk("%s: could not find VC from conn %d\n",
  1208. card->name, conn & 0x1fff);
  1209. break;
  1210. }
  1211. printk("%s: Connection %d IDLE.\n",
  1212. card->name, vc->index);
  1213. set_bit(VCF_IDLE, &vc->flags);
  1214. break;
  1215. case SAR_TSQE_TYPE_TSR:
  1216. conn = le32_to_cpu(tsqe->word_1);
  1217. vc = card->vcs[conn & 0x1fff];
  1218. if (!vc) {
  1219. printk("%s: no VC at index %d\n",
  1220. card->name,
  1221. le32_to_cpu(tsqe->word_1) & 0x1fff);
  1222. break;
  1223. }
  1224. drain_scq(card, vc);
  1225. break;
  1226. case SAR_TSQE_TYPE_TBD_COMP:
  1227. conn = le32_to_cpu(tsqe->word_1);
  1228. vpi = (conn >> SAR_TBD_VPI_SHIFT) & 0x00ff;
  1229. vci = (conn >> SAR_TBD_VCI_SHIFT) & 0xffff;
  1230. if (vpi >= (1 << card->vpibits) ||
  1231. vci >= (1 << card->vcibits)) {
  1232. printk("%s: TBD complete: "
  1233. "out of range VPI.VCI %u.%u\n",
  1234. card->name, vpi, vci);
  1235. break;
  1236. }
  1237. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  1238. if (!vc) {
  1239. printk("%s: TBD complete: "
  1240. "no VC at VPI.VCI %u.%u\n",
  1241. card->name, vpi, vci);
  1242. break;
  1243. }
  1244. drain_scq(card, vc);
  1245. break;
  1246. }
  1247. tsqe->word_2 = cpu_to_le32(SAR_TSQE_INVALID);
  1248. card->tsq.next = tsqe;
  1249. if (card->tsq.next == card->tsq.last)
  1250. tsqe = card->tsq.base;
  1251. else
  1252. tsqe = card->tsq.next + 1;
  1253. TXPRINTK("tsqe: %p: base %p, next %p, last %p\n", tsqe,
  1254. card->tsq.base, card->tsq.next, card->tsq.last);
  1255. stat = le32_to_cpu(tsqe->word_2);
  1256. } while (!(stat & SAR_TSQE_INVALID));
  1257. writel((unsigned long)card->tsq.next - (unsigned long)card->tsq.base,
  1258. SAR_REG_TSQH);
  1259. XPRINTK("idt77252_tx-after writel%d: TSQ head = 0x%x, tail = 0x%x, next = 0x%p.\n",
  1260. card->index, readl(SAR_REG_TSQH),
  1261. readl(SAR_REG_TSQT), card->tsq.next);
  1262. }
  1263. static void
  1264. tst_timer(unsigned long data)
  1265. {
  1266. struct idt77252_dev *card = (struct idt77252_dev *)data;
  1267. unsigned long base, idle, jump;
  1268. unsigned long flags;
  1269. u32 pc;
  1270. int e;
  1271. spin_lock_irqsave(&card->tst_lock, flags);
  1272. base = card->tst[card->tst_index];
  1273. idle = card->tst[card->tst_index ^ 1];
  1274. if (test_bit(TST_SWITCH_WAIT, &card->tst_state)) {
  1275. jump = base + card->tst_size - 2;
  1276. pc = readl(SAR_REG_NOW) >> 2;
  1277. if ((pc ^ idle) & ~(card->tst_size - 1)) {
  1278. mod_timer(&card->tst_timer, jiffies + 1);
  1279. goto out;
  1280. }
  1281. clear_bit(TST_SWITCH_WAIT, &card->tst_state);
  1282. card->tst_index ^= 1;
  1283. write_sram(card, jump, TSTE_OPC_JMP | (base << 2));
  1284. base = card->tst[card->tst_index];
  1285. idle = card->tst[card->tst_index ^ 1];
  1286. for (e = 0; e < card->tst_size - 2; e++) {
  1287. if (card->soft_tst[e].tste & TSTE_PUSH_IDLE) {
  1288. write_sram(card, idle + e,
  1289. card->soft_tst[e].tste & TSTE_MASK);
  1290. card->soft_tst[e].tste &= ~(TSTE_PUSH_IDLE);
  1291. }
  1292. }
  1293. }
  1294. if (test_and_clear_bit(TST_SWITCH_PENDING, &card->tst_state)) {
  1295. for (e = 0; e < card->tst_size - 2; e++) {
  1296. if (card->soft_tst[e].tste & TSTE_PUSH_ACTIVE) {
  1297. write_sram(card, idle + e,
  1298. card->soft_tst[e].tste & TSTE_MASK);
  1299. card->soft_tst[e].tste &= ~(TSTE_PUSH_ACTIVE);
  1300. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1301. }
  1302. }
  1303. jump = base + card->tst_size - 2;
  1304. write_sram(card, jump, TSTE_OPC_NULL);
  1305. set_bit(TST_SWITCH_WAIT, &card->tst_state);
  1306. mod_timer(&card->tst_timer, jiffies + 1);
  1307. }
  1308. out:
  1309. spin_unlock_irqrestore(&card->tst_lock, flags);
  1310. }
  1311. static int
  1312. __fill_tst(struct idt77252_dev *card, struct vc_map *vc,
  1313. int n, unsigned int opc)
  1314. {
  1315. unsigned long cl, avail;
  1316. unsigned long idle;
  1317. int e, r;
  1318. u32 data;
  1319. avail = card->tst_size - 2;
  1320. for (e = 0; e < avail; e++) {
  1321. if (card->soft_tst[e].vc == NULL)
  1322. break;
  1323. }
  1324. if (e >= avail) {
  1325. printk("%s: No free TST entries found\n", card->name);
  1326. return -1;
  1327. }
  1328. NPRINTK("%s: conn %d: first TST entry at %d.\n",
  1329. card->name, vc ? vc->index : -1, e);
  1330. r = n;
  1331. cl = avail;
  1332. data = opc & TSTE_OPC_MASK;
  1333. if (vc && (opc != TSTE_OPC_NULL))
  1334. data = opc | vc->index;
  1335. idle = card->tst[card->tst_index ^ 1];
  1336. /*
  1337. * Fill Soft TST.
  1338. */
  1339. while (r > 0) {
  1340. if ((cl >= avail) && (card->soft_tst[e].vc == NULL)) {
  1341. if (vc)
  1342. card->soft_tst[e].vc = vc;
  1343. else
  1344. card->soft_tst[e].vc = (void *)-1;
  1345. card->soft_tst[e].tste = data;
  1346. if (timer_pending(&card->tst_timer))
  1347. card->soft_tst[e].tste |= TSTE_PUSH_ACTIVE;
  1348. else {
  1349. write_sram(card, idle + e, data);
  1350. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1351. }
  1352. cl -= card->tst_size;
  1353. r--;
  1354. }
  1355. if (++e == avail)
  1356. e = 0;
  1357. cl += n;
  1358. }
  1359. return 0;
  1360. }
  1361. static int
  1362. fill_tst(struct idt77252_dev *card, struct vc_map *vc, int n, unsigned int opc)
  1363. {
  1364. unsigned long flags;
  1365. int res;
  1366. spin_lock_irqsave(&card->tst_lock, flags);
  1367. res = __fill_tst(card, vc, n, opc);
  1368. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1369. if (!timer_pending(&card->tst_timer))
  1370. mod_timer(&card->tst_timer, jiffies + 1);
  1371. spin_unlock_irqrestore(&card->tst_lock, flags);
  1372. return res;
  1373. }
  1374. static int
  1375. __clear_tst(struct idt77252_dev *card, struct vc_map *vc)
  1376. {
  1377. unsigned long idle;
  1378. int e;
  1379. idle = card->tst[card->tst_index ^ 1];
  1380. for (e = 0; e < card->tst_size - 2; e++) {
  1381. if (card->soft_tst[e].vc == vc) {
  1382. card->soft_tst[e].vc = NULL;
  1383. card->soft_tst[e].tste = TSTE_OPC_VAR;
  1384. if (timer_pending(&card->tst_timer))
  1385. card->soft_tst[e].tste |= TSTE_PUSH_ACTIVE;
  1386. else {
  1387. write_sram(card, idle + e, TSTE_OPC_VAR);
  1388. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1389. }
  1390. }
  1391. }
  1392. return 0;
  1393. }
  1394. static int
  1395. clear_tst(struct idt77252_dev *card, struct vc_map *vc)
  1396. {
  1397. unsigned long flags;
  1398. int res;
  1399. spin_lock_irqsave(&card->tst_lock, flags);
  1400. res = __clear_tst(card, vc);
  1401. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1402. if (!timer_pending(&card->tst_timer))
  1403. mod_timer(&card->tst_timer, jiffies + 1);
  1404. spin_unlock_irqrestore(&card->tst_lock, flags);
  1405. return res;
  1406. }
  1407. static int
  1408. change_tst(struct idt77252_dev *card, struct vc_map *vc,
  1409. int n, unsigned int opc)
  1410. {
  1411. unsigned long flags;
  1412. int res;
  1413. spin_lock_irqsave(&card->tst_lock, flags);
  1414. __clear_tst(card, vc);
  1415. res = __fill_tst(card, vc, n, opc);
  1416. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1417. if (!timer_pending(&card->tst_timer))
  1418. mod_timer(&card->tst_timer, jiffies + 1);
  1419. spin_unlock_irqrestore(&card->tst_lock, flags);
  1420. return res;
  1421. }
  1422. static int
  1423. set_tct(struct idt77252_dev *card, struct vc_map *vc)
  1424. {
  1425. unsigned long tct;
  1426. tct = (unsigned long) (card->tct_base + vc->index * SAR_SRAM_TCT_SIZE);
  1427. switch (vc->class) {
  1428. case SCHED_CBR:
  1429. OPRINTK("%s: writing TCT at 0x%lx, SCD 0x%lx.\n",
  1430. card->name, tct, vc->scq->scd);
  1431. write_sram(card, tct + 0, TCT_CBR | vc->scq->scd);
  1432. write_sram(card, tct + 1, 0);
  1433. write_sram(card, tct + 2, 0);
  1434. write_sram(card, tct + 3, 0);
  1435. write_sram(card, tct + 4, 0);
  1436. write_sram(card, tct + 5, 0);
  1437. write_sram(card, tct + 6, 0);
  1438. write_sram(card, tct + 7, 0);
  1439. break;
  1440. case SCHED_UBR:
  1441. OPRINTK("%s: writing TCT at 0x%lx, SCD 0x%lx.\n",
  1442. card->name, tct, vc->scq->scd);
  1443. write_sram(card, tct + 0, TCT_UBR | vc->scq->scd);
  1444. write_sram(card, tct + 1, 0);
  1445. write_sram(card, tct + 2, TCT_TSIF);
  1446. write_sram(card, tct + 3, TCT_HALT | TCT_IDLE);
  1447. write_sram(card, tct + 4, 0);
  1448. write_sram(card, tct + 5, vc->init_er);
  1449. write_sram(card, tct + 6, 0);
  1450. write_sram(card, tct + 7, TCT_FLAG_UBR);
  1451. break;
  1452. case SCHED_VBR:
  1453. case SCHED_ABR:
  1454. default:
  1455. return -ENOSYS;
  1456. }
  1457. return 0;
  1458. }
  1459. /*****************************************************************************/
  1460. /* */
  1461. /* FBQ Handling */
  1462. /* */
  1463. /*****************************************************************************/
  1464. static __inline__ int
  1465. idt77252_fbq_level(struct idt77252_dev *card, int queue)
  1466. {
  1467. return (readl(SAR_REG_STAT) >> (16 + (queue << 2))) & 0x0f;
  1468. }
  1469. static __inline__ int
  1470. idt77252_fbq_full(struct idt77252_dev *card, int queue)
  1471. {
  1472. return (readl(SAR_REG_STAT) >> (16 + (queue << 2))) == 0x0f;
  1473. }
  1474. static int
  1475. push_rx_skb(struct idt77252_dev *card, struct sk_buff *skb, int queue)
  1476. {
  1477. unsigned long flags;
  1478. u32 handle;
  1479. u32 addr;
  1480. skb->data = skb->tail = skb->head;
  1481. skb->len = 0;
  1482. skb_reserve(skb, 16);
  1483. switch (queue) {
  1484. case 0:
  1485. skb_put(skb, SAR_FB_SIZE_0);
  1486. break;
  1487. case 1:
  1488. skb_put(skb, SAR_FB_SIZE_1);
  1489. break;
  1490. case 2:
  1491. skb_put(skb, SAR_FB_SIZE_2);
  1492. break;
  1493. case 3:
  1494. skb_put(skb, SAR_FB_SIZE_3);
  1495. break;
  1496. default:
  1497. dev_kfree_skb(skb);
  1498. return -1;
  1499. }
  1500. if (idt77252_fbq_full(card, queue))
  1501. return -1;
  1502. memset(&skb->data[(skb->len & ~(0x3f)) - 64], 0, 2 * sizeof(u32));
  1503. handle = IDT77252_PRV_POOL(skb);
  1504. addr = IDT77252_PRV_PADDR(skb);
  1505. spin_lock_irqsave(&card->cmd_lock, flags);
  1506. writel(handle, card->fbq[queue]);
  1507. writel(addr, card->fbq[queue]);
  1508. spin_unlock_irqrestore(&card->cmd_lock, flags);
  1509. return 0;
  1510. }
  1511. static void
  1512. add_rx_skb(struct idt77252_dev *card, int queue,
  1513. unsigned int size, unsigned int count)
  1514. {
  1515. struct sk_buff *skb;
  1516. dma_addr_t paddr;
  1517. u32 handle;
  1518. while (count--) {
  1519. skb = dev_alloc_skb(size);
  1520. if (!skb)
  1521. return;
  1522. if (sb_pool_add(card, skb, queue)) {
  1523. printk("%s: SB POOL full\n", __FUNCTION__);
  1524. goto outfree;
  1525. }
  1526. paddr = pci_map_single(card->pcidev, skb->data,
  1527. skb->end - skb->data,
  1528. PCI_DMA_FROMDEVICE);
  1529. IDT77252_PRV_PADDR(skb) = paddr;
  1530. if (push_rx_skb(card, skb, queue)) {
  1531. printk("%s: FB QUEUE full\n", __FUNCTION__);
  1532. goto outunmap;
  1533. }
  1534. }
  1535. return;
  1536. outunmap:
  1537. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  1538. skb->end - skb->data, PCI_DMA_FROMDEVICE);
  1539. handle = IDT77252_PRV_POOL(skb);
  1540. card->sbpool[POOL_QUEUE(handle)].skb[POOL_INDEX(handle)] = NULL;
  1541. outfree:
  1542. dev_kfree_skb(skb);
  1543. }
  1544. static void
  1545. recycle_rx_skb(struct idt77252_dev *card, struct sk_buff *skb)
  1546. {
  1547. u32 handle = IDT77252_PRV_POOL(skb);
  1548. int err;
  1549. pci_dma_sync_single_for_device(card->pcidev, IDT77252_PRV_PADDR(skb),
  1550. skb->end - skb->data, PCI_DMA_FROMDEVICE);
  1551. err = push_rx_skb(card, skb, POOL_QUEUE(handle));
  1552. if (err) {
  1553. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  1554. skb->end - skb->data, PCI_DMA_FROMDEVICE);
  1555. sb_pool_remove(card, skb);
  1556. dev_kfree_skb(skb);
  1557. }
  1558. }
  1559. static void
  1560. flush_rx_pool(struct idt77252_dev *card, struct rx_pool *rpp)
  1561. {
  1562. rpp->len = 0;
  1563. rpp->count = 0;
  1564. rpp->first = NULL;
  1565. rpp->last = &rpp->first;
  1566. }
  1567. static void
  1568. recycle_rx_pool_skb(struct idt77252_dev *card, struct rx_pool *rpp)
  1569. {
  1570. struct sk_buff *skb, *next;
  1571. int i;
  1572. skb = rpp->first;
  1573. for (i = 0; i < rpp->count; i++) {
  1574. next = skb->next;
  1575. skb->next = NULL;
  1576. recycle_rx_skb(card, skb);
  1577. skb = next;
  1578. }
  1579. flush_rx_pool(card, rpp);
  1580. }
  1581. /*****************************************************************************/
  1582. /* */
  1583. /* ATM Interface */
  1584. /* */
  1585. /*****************************************************************************/
  1586. static void
  1587. idt77252_phy_put(struct atm_dev *dev, unsigned char value, unsigned long addr)
  1588. {
  1589. write_utility(dev->dev_data, 0x100 + (addr & 0x1ff), value);
  1590. }
  1591. static unsigned char
  1592. idt77252_phy_get(struct atm_dev *dev, unsigned long addr)
  1593. {
  1594. return read_utility(dev->dev_data, 0x100 + (addr & 0x1ff));
  1595. }
  1596. static inline int
  1597. idt77252_send_skb(struct atm_vcc *vcc, struct sk_buff *skb, int oam)
  1598. {
  1599. struct atm_dev *dev = vcc->dev;
  1600. struct idt77252_dev *card = dev->dev_data;
  1601. struct vc_map *vc = vcc->dev_data;
  1602. int err;
  1603. if (vc == NULL) {
  1604. printk("%s: NULL connection in send().\n", card->name);
  1605. atomic_inc(&vcc->stats->tx_err);
  1606. dev_kfree_skb(skb);
  1607. return -EINVAL;
  1608. }
  1609. if (!test_bit(VCF_TX, &vc->flags)) {
  1610. printk("%s: Trying to transmit on a non-tx VC.\n", card->name);
  1611. atomic_inc(&vcc->stats->tx_err);
  1612. dev_kfree_skb(skb);
  1613. return -EINVAL;
  1614. }
  1615. switch (vcc->qos.aal) {
  1616. case ATM_AAL0:
  1617. case ATM_AAL1:
  1618. case ATM_AAL5:
  1619. break;
  1620. default:
  1621. printk("%s: Unsupported AAL: %d\n", card->name, vcc->qos.aal);
  1622. atomic_inc(&vcc->stats->tx_err);
  1623. dev_kfree_skb(skb);
  1624. return -EINVAL;
  1625. }
  1626. if (skb_shinfo(skb)->nr_frags != 0) {
  1627. printk("%s: No scatter-gather yet.\n", card->name);
  1628. atomic_inc(&vcc->stats->tx_err);
  1629. dev_kfree_skb(skb);
  1630. return -EINVAL;
  1631. }
  1632. ATM_SKB(skb)->vcc = vcc;
  1633. err = queue_skb(card, vc, skb, oam);
  1634. if (err) {
  1635. atomic_inc(&vcc->stats->tx_err);
  1636. dev_kfree_skb(skb);
  1637. return err;
  1638. }
  1639. return 0;
  1640. }
  1641. int
  1642. idt77252_send(struct atm_vcc *vcc, struct sk_buff *skb)
  1643. {
  1644. return idt77252_send_skb(vcc, skb, 0);
  1645. }
  1646. static int
  1647. idt77252_send_oam(struct atm_vcc *vcc, void *cell, int flags)
  1648. {
  1649. struct atm_dev *dev = vcc->dev;
  1650. struct idt77252_dev *card = dev->dev_data;
  1651. struct sk_buff *skb;
  1652. skb = dev_alloc_skb(64);
  1653. if (!skb) {
  1654. printk("%s: Out of memory in send_oam().\n", card->name);
  1655. atomic_inc(&vcc->stats->tx_err);
  1656. return -ENOMEM;
  1657. }
  1658. atomic_add(skb->truesize, &sk_atm(vcc)->sk_wmem_alloc);
  1659. memcpy(skb_put(skb, 52), cell, 52);
  1660. return idt77252_send_skb(vcc, skb, 1);
  1661. }
  1662. static __inline__ unsigned int
  1663. idt77252_fls(unsigned int x)
  1664. {
  1665. int r = 1;
  1666. if (x == 0)
  1667. return 0;
  1668. if (x & 0xffff0000) {
  1669. x >>= 16;
  1670. r += 16;
  1671. }
  1672. if (x & 0xff00) {
  1673. x >>= 8;
  1674. r += 8;
  1675. }
  1676. if (x & 0xf0) {
  1677. x >>= 4;
  1678. r += 4;
  1679. }
  1680. if (x & 0xc) {
  1681. x >>= 2;
  1682. r += 2;
  1683. }
  1684. if (x & 0x2)
  1685. r += 1;
  1686. return r;
  1687. }
  1688. static u16
  1689. idt77252_int_to_atmfp(unsigned int rate)
  1690. {
  1691. u16 m, e;
  1692. if (rate == 0)
  1693. return 0;
  1694. e = idt77252_fls(rate) - 1;
  1695. if (e < 9)
  1696. m = (rate - (1 << e)) << (9 - e);
  1697. else if (e == 9)
  1698. m = (rate - (1 << e));
  1699. else /* e > 9 */
  1700. m = (rate - (1 << e)) >> (e - 9);
  1701. return 0x4000 | (e << 9) | m;
  1702. }
  1703. static u8
  1704. idt77252_rate_logindex(struct idt77252_dev *card, int pcr)
  1705. {
  1706. u16 afp;
  1707. afp = idt77252_int_to_atmfp(pcr < 0 ? -pcr : pcr);
  1708. if (pcr < 0)
  1709. return rate_to_log[(afp >> 5) & 0x1ff];
  1710. return rate_to_log[((afp >> 5) + 1) & 0x1ff];
  1711. }
  1712. static void
  1713. idt77252_est_timer(unsigned long data)
  1714. {
  1715. struct vc_map *vc = (struct vc_map *)data;
  1716. struct idt77252_dev *card = vc->card;
  1717. struct rate_estimator *est;
  1718. unsigned long flags;
  1719. u32 rate, cps;
  1720. u64 ncells;
  1721. u8 lacr;
  1722. spin_lock_irqsave(&vc->lock, flags);
  1723. est = vc->estimator;
  1724. if (!est)
  1725. goto out;
  1726. ncells = est->cells;
  1727. rate = ((u32)(ncells - est->last_cells)) << (7 - est->interval);
  1728. est->last_cells = ncells;
  1729. est->avcps += ((long)rate - (long)est->avcps) >> est->ewma_log;
  1730. est->cps = (est->avcps + 0x1f) >> 5;
  1731. cps = est->cps;
  1732. if (cps < (est->maxcps >> 4))
  1733. cps = est->maxcps >> 4;
  1734. lacr = idt77252_rate_logindex(card, cps);
  1735. if (lacr > vc->max_er)
  1736. lacr = vc->max_er;
  1737. if (lacr != vc->lacr) {
  1738. vc->lacr = lacr;
  1739. writel(TCMDQ_LACR|(vc->lacr << 16)|vc->index, SAR_REG_TCMDQ);
  1740. }
  1741. est->timer.expires = jiffies + ((HZ / 4) << est->interval);
  1742. add_timer(&est->timer);
  1743. out:
  1744. spin_unlock_irqrestore(&vc->lock, flags);
  1745. }
  1746. static struct rate_estimator *
  1747. idt77252_init_est(struct vc_map *vc, int pcr)
  1748. {
  1749. struct rate_estimator *est;
  1750. est = kmalloc(sizeof(struct rate_estimator), GFP_KERNEL);
  1751. if (!est)
  1752. return NULL;
  1753. memset(est, 0, sizeof(*est));
  1754. est->maxcps = pcr < 0 ? -pcr : pcr;
  1755. est->cps = est->maxcps;
  1756. est->avcps = est->cps << 5;
  1757. est->interval = 2; /* XXX: make this configurable */
  1758. est->ewma_log = 2; /* XXX: make this configurable */
  1759. init_timer(&est->timer);
  1760. est->timer.data = (unsigned long)vc;
  1761. est->timer.function = idt77252_est_timer;
  1762. est->timer.expires = jiffies + ((HZ / 4) << est->interval);
  1763. add_timer(&est->timer);
  1764. return est;
  1765. }
  1766. static int
  1767. idt77252_init_cbr(struct idt77252_dev *card, struct vc_map *vc,
  1768. struct atm_vcc *vcc, struct atm_qos *qos)
  1769. {
  1770. int tst_free, tst_used, tst_entries;
  1771. unsigned long tmpl, modl;
  1772. int tcr, tcra;
  1773. if ((qos->txtp.max_pcr == 0) &&
  1774. (qos->txtp.pcr == 0) && (qos->txtp.min_pcr == 0)) {
  1775. printk("%s: trying to open a CBR VC with cell rate = 0\n",
  1776. card->name);
  1777. return -EINVAL;
  1778. }
  1779. tst_used = 0;
  1780. tst_free = card->tst_free;
  1781. if (test_bit(VCF_TX, &vc->flags))
  1782. tst_used = vc->ntste;
  1783. tst_free += tst_used;
  1784. tcr = atm_pcr_goal(&qos->txtp);
  1785. tcra = tcr >= 0 ? tcr : -tcr;
  1786. TXPRINTK("%s: CBR target cell rate = %d\n", card->name, tcra);
  1787. tmpl = (unsigned long) tcra * ((unsigned long) card->tst_size - 2);
  1788. modl = tmpl % (unsigned long)card->utopia_pcr;
  1789. tst_entries = (int) (tmpl / card->utopia_pcr);
  1790. if (tcr > 0) {
  1791. if (modl > 0)
  1792. tst_entries++;
  1793. } else if (tcr == 0) {
  1794. tst_entries = tst_free - SAR_TST_RESERVED;
  1795. if (tst_entries <= 0) {
  1796. printk("%s: no CBR bandwidth free.\n", card->name);
  1797. return -ENOSR;
  1798. }
  1799. }
  1800. if (tst_entries == 0) {
  1801. printk("%s: selected CBR bandwidth < granularity.\n",
  1802. card->name);
  1803. return -EINVAL;
  1804. }
  1805. if (tst_entries > (tst_free - SAR_TST_RESERVED)) {
  1806. printk("%s: not enough CBR bandwidth free.\n", card->name);
  1807. return -ENOSR;
  1808. }
  1809. vc->ntste = tst_entries;
  1810. card->tst_free = tst_free - tst_entries;
  1811. if (test_bit(VCF_TX, &vc->flags)) {
  1812. if (tst_used == tst_entries)
  1813. return 0;
  1814. OPRINTK("%s: modify %d -> %d entries in TST.\n",
  1815. card->name, tst_used, tst_entries);
  1816. change_tst(card, vc, tst_entries, TSTE_OPC_CBR);
  1817. return 0;
  1818. }
  1819. OPRINTK("%s: setting %d entries in TST.\n", card->name, tst_entries);
  1820. fill_tst(card, vc, tst_entries, TSTE_OPC_CBR);
  1821. return 0;
  1822. }
  1823. static int
  1824. idt77252_init_ubr(struct idt77252_dev *card, struct vc_map *vc,
  1825. struct atm_vcc *vcc, struct atm_qos *qos)
  1826. {
  1827. unsigned long flags;
  1828. int tcr;
  1829. spin_lock_irqsave(&vc->lock, flags);
  1830. if (vc->estimator) {
  1831. del_timer(&vc->estimator->timer);
  1832. kfree(vc->estimator);
  1833. vc->estimator = NULL;
  1834. }
  1835. spin_unlock_irqrestore(&vc->lock, flags);
  1836. tcr = atm_pcr_goal(&qos->txtp);
  1837. if (tcr == 0)
  1838. tcr = card->link_pcr;
  1839. vc->estimator = idt77252_init_est(vc, tcr);
  1840. vc->class = SCHED_UBR;
  1841. vc->init_er = idt77252_rate_logindex(card, tcr);
  1842. vc->lacr = vc->init_er;
  1843. if (tcr < 0)
  1844. vc->max_er = vc->init_er;
  1845. else
  1846. vc->max_er = 0xff;
  1847. return 0;
  1848. }
  1849. static int
  1850. idt77252_init_tx(struct idt77252_dev *card, struct vc_map *vc,
  1851. struct atm_vcc *vcc, struct atm_qos *qos)
  1852. {
  1853. int error;
  1854. if (test_bit(VCF_TX, &vc->flags))
  1855. return -EBUSY;
  1856. switch (qos->txtp.traffic_class) {
  1857. case ATM_CBR:
  1858. vc->class = SCHED_CBR;
  1859. break;
  1860. case ATM_UBR:
  1861. vc->class = SCHED_UBR;
  1862. break;
  1863. case ATM_VBR:
  1864. case ATM_ABR:
  1865. default:
  1866. return -EPROTONOSUPPORT;
  1867. }
  1868. vc->scq = alloc_scq(card, vc->class);
  1869. if (!vc->scq) {
  1870. printk("%s: can't get SCQ.\n", card->name);
  1871. return -ENOMEM;
  1872. }
  1873. vc->scq->scd = get_free_scd(card, vc);
  1874. if (vc->scq->scd == 0) {
  1875. printk("%s: no SCD available.\n", card->name);
  1876. free_scq(card, vc->scq);
  1877. return -ENOMEM;
  1878. }
  1879. fill_scd(card, vc->scq, vc->class);
  1880. if (set_tct(card, vc)) {
  1881. printk("%s: class %d not supported.\n",
  1882. card->name, qos->txtp.traffic_class);
  1883. card->scd2vc[vc->scd_index] = NULL;
  1884. free_scq(card, vc->scq);
  1885. return -EPROTONOSUPPORT;
  1886. }
  1887. switch (vc->class) {
  1888. case SCHED_CBR:
  1889. error = idt77252_init_cbr(card, vc, vcc, qos);
  1890. if (error) {
  1891. card->scd2vc[vc->scd_index] = NULL;
  1892. free_scq(card, vc->scq);
  1893. return error;
  1894. }
  1895. clear_bit(VCF_IDLE, &vc->flags);
  1896. writel(TCMDQ_START | vc->index, SAR_REG_TCMDQ);
  1897. break;
  1898. case SCHED_UBR:
  1899. error = idt77252_init_ubr(card, vc, vcc, qos);
  1900. if (error) {
  1901. card->scd2vc[vc->scd_index] = NULL;
  1902. free_scq(card, vc->scq);
  1903. return error;
  1904. }
  1905. set_bit(VCF_IDLE, &vc->flags);
  1906. break;
  1907. }
  1908. vc->tx_vcc = vcc;
  1909. set_bit(VCF_TX, &vc->flags);
  1910. return 0;
  1911. }
  1912. static int
  1913. idt77252_init_rx(struct idt77252_dev *card, struct vc_map *vc,
  1914. struct atm_vcc *vcc, struct atm_qos *qos)
  1915. {
  1916. unsigned long flags;
  1917. unsigned long addr;
  1918. u32 rcte = 0;
  1919. if (test_bit(VCF_RX, &vc->flags))
  1920. return -EBUSY;
  1921. vc->rx_vcc = vcc;
  1922. set_bit(VCF_RX, &vc->flags);
  1923. if ((vcc->vci == 3) || (vcc->vci == 4))
  1924. return 0;
  1925. flush_rx_pool(card, &vc->rcv.rx_pool);
  1926. rcte |= SAR_RCTE_CONNECTOPEN;
  1927. rcte |= SAR_RCTE_RAWCELLINTEN;
  1928. switch (qos->aal) {
  1929. case ATM_AAL0:
  1930. rcte |= SAR_RCTE_RCQ;
  1931. break;
  1932. case ATM_AAL1:
  1933. rcte |= SAR_RCTE_OAM; /* Let SAR drop Video */
  1934. break;
  1935. case ATM_AAL34:
  1936. rcte |= SAR_RCTE_AAL34;
  1937. break;
  1938. case ATM_AAL5:
  1939. rcte |= SAR_RCTE_AAL5;
  1940. break;
  1941. default:
  1942. rcte |= SAR_RCTE_RCQ;
  1943. break;
  1944. }
  1945. if (qos->aal != ATM_AAL5)
  1946. rcte |= SAR_RCTE_FBP_1;
  1947. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_2)
  1948. rcte |= SAR_RCTE_FBP_3;
  1949. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_1)
  1950. rcte |= SAR_RCTE_FBP_2;
  1951. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_0)
  1952. rcte |= SAR_RCTE_FBP_1;
  1953. else
  1954. rcte |= SAR_RCTE_FBP_01;
  1955. addr = card->rct_base + (vc->index << 2);
  1956. OPRINTK("%s: writing RCT at 0x%lx\n", card->name, addr);
  1957. write_sram(card, addr, rcte);
  1958. spin_lock_irqsave(&card->cmd_lock, flags);
  1959. writel(SAR_CMD_OPEN_CONNECTION | (addr << 2), SAR_REG_CMD);
  1960. waitfor_idle(card);
  1961. spin_unlock_irqrestore(&card->cmd_lock, flags);
  1962. return 0;
  1963. }
  1964. static int
  1965. idt77252_open(struct atm_vcc *vcc)
  1966. {
  1967. struct atm_dev *dev = vcc->dev;
  1968. struct idt77252_dev *card = dev->dev_data;
  1969. struct vc_map *vc;
  1970. unsigned int index;
  1971. unsigned int inuse;
  1972. int error;
  1973. int vci = vcc->vci;
  1974. short vpi = vcc->vpi;
  1975. if (vpi == ATM_VPI_UNSPEC || vci == ATM_VCI_UNSPEC)
  1976. return 0;
  1977. if (vpi >= (1 << card->vpibits)) {
  1978. printk("%s: unsupported VPI: %d\n", card->name, vpi);
  1979. return -EINVAL;
  1980. }
  1981. if (vci >= (1 << card->vcibits)) {
  1982. printk("%s: unsupported VCI: %d\n", card->name, vci);
  1983. return -EINVAL;
  1984. }
  1985. set_bit(ATM_VF_ADDR, &vcc->flags);
  1986. down(&card->mutex);
  1987. OPRINTK("%s: opening vpi.vci: %d.%d\n", card->name, vpi, vci);
  1988. switch (vcc->qos.aal) {
  1989. case ATM_AAL0:
  1990. case ATM_AAL1:
  1991. case ATM_AAL5:
  1992. break;
  1993. default:
  1994. printk("%s: Unsupported AAL: %d\n", card->name, vcc->qos.aal);
  1995. up(&card->mutex);
  1996. return -EPROTONOSUPPORT;
  1997. }
  1998. index = VPCI2VC(card, vpi, vci);
  1999. if (!card->vcs[index]) {
  2000. card->vcs[index] = kmalloc(sizeof(struct vc_map), GFP_KERNEL);
  2001. if (!card->vcs[index]) {
  2002. printk("%s: can't alloc vc in open()\n", card->name);
  2003. up(&card->mutex);
  2004. return -ENOMEM;
  2005. }
  2006. memset(card->vcs[index], 0, sizeof(struct vc_map));
  2007. card->vcs[index]->card = card;
  2008. card->vcs[index]->index = index;
  2009. spin_lock_init(&card->vcs[index]->lock);
  2010. }
  2011. vc = card->vcs[index];
  2012. vcc->dev_data = vc;
  2013. IPRINTK("%s: idt77252_open: vc = %d (%d.%d) %s/%s (max RX SDU: %u)\n",
  2014. card->name, vc->index, vcc->vpi, vcc->vci,
  2015. vcc->qos.rxtp.traffic_class != ATM_NONE ? "rx" : "--",
  2016. vcc->qos.txtp.traffic_class != ATM_NONE ? "tx" : "--",
  2017. vcc->qos.rxtp.max_sdu);
  2018. inuse = 0;
  2019. if (vcc->qos.txtp.traffic_class != ATM_NONE &&
  2020. test_bit(VCF_TX, &vc->flags))
  2021. inuse = 1;
  2022. if (vcc->qos.rxtp.traffic_class != ATM_NONE &&
  2023. test_bit(VCF_RX, &vc->flags))
  2024. inuse += 2;
  2025. if (inuse) {
  2026. printk("%s: %s vci already in use.\n", card->name,
  2027. inuse == 1 ? "tx" : inuse == 2 ? "rx" : "tx and rx");
  2028. up(&card->mutex);
  2029. return -EADDRINUSE;
  2030. }
  2031. if (vcc->qos.txtp.traffic_class != ATM_NONE) {
  2032. error = idt77252_init_tx(card, vc, vcc, &vcc->qos);
  2033. if (error) {
  2034. up(&card->mutex);
  2035. return error;
  2036. }
  2037. }
  2038. if (vcc->qos.rxtp.traffic_class != ATM_NONE) {
  2039. error = idt77252_init_rx(card, vc, vcc, &vcc->qos);
  2040. if (error) {
  2041. up(&card->mutex);
  2042. return error;
  2043. }
  2044. }
  2045. set_bit(ATM_VF_READY, &vcc->flags);
  2046. up(&card->mutex);
  2047. return 0;
  2048. }
  2049. static void
  2050. idt77252_close(struct atm_vcc *vcc)
  2051. {
  2052. struct atm_dev *dev = vcc->dev;
  2053. struct idt77252_dev *card = dev->dev_data;
  2054. struct vc_map *vc = vcc->dev_data;
  2055. unsigned long flags;
  2056. unsigned long addr;
  2057. unsigned long timeout;
  2058. down(&card->mutex);
  2059. IPRINTK("%s: idt77252_close: vc = %d (%d.%d)\n",
  2060. card->name, vc->index, vcc->vpi, vcc->vci);
  2061. clear_bit(ATM_VF_READY, &vcc->flags);
  2062. if (vcc->qos.rxtp.traffic_class != ATM_NONE) {
  2063. spin_lock_irqsave(&vc->lock, flags);
  2064. clear_bit(VCF_RX, &vc->flags);
  2065. vc->rx_vcc = NULL;
  2066. spin_unlock_irqrestore(&vc->lock, flags);
  2067. if ((vcc->vci == 3) || (vcc->vci == 4))
  2068. goto done;
  2069. addr = card->rct_base + vc->index * SAR_SRAM_RCT_SIZE;
  2070. spin_lock_irqsave(&card->cmd_lock, flags);
  2071. writel(SAR_CMD_CLOSE_CONNECTION | (addr << 2), SAR_REG_CMD);
  2072. waitfor_idle(card);
  2073. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2074. if (vc->rcv.rx_pool.count) {
  2075. DPRINTK("%s: closing a VC with pending rx buffers.\n",
  2076. card->name);
  2077. recycle_rx_pool_skb(card, &vc->rcv.rx_pool);
  2078. }
  2079. }
  2080. done:
  2081. if (vcc->qos.txtp.traffic_class != ATM_NONE) {
  2082. spin_lock_irqsave(&vc->lock, flags);
  2083. clear_bit(VCF_TX, &vc->flags);
  2084. clear_bit(VCF_IDLE, &vc->flags);
  2085. clear_bit(VCF_RSV, &vc->flags);
  2086. vc->tx_vcc = NULL;
  2087. if (vc->estimator) {
  2088. del_timer(&vc->estimator->timer);
  2089. kfree(vc->estimator);
  2090. vc->estimator = NULL;
  2091. }
  2092. spin_unlock_irqrestore(&vc->lock, flags);
  2093. timeout = 5 * 1000;
  2094. while (atomic_read(&vc->scq->used) > 0) {
  2095. timeout = msleep_interruptible(timeout);
  2096. if (!timeout)
  2097. break;
  2098. }
  2099. if (!timeout)
  2100. printk("%s: SCQ drain timeout: %u used\n",
  2101. card->name, atomic_read(&vc->scq->used));
  2102. writel(TCMDQ_HALT | vc->index, SAR_REG_TCMDQ);
  2103. clear_scd(card, vc->scq, vc->class);
  2104. if (vc->class == SCHED_CBR) {
  2105. clear_tst(card, vc);
  2106. card->tst_free += vc->ntste;
  2107. vc->ntste = 0;
  2108. }
  2109. card->scd2vc[vc->scd_index] = NULL;
  2110. free_scq(card, vc->scq);
  2111. }
  2112. up(&card->mutex);
  2113. }
  2114. static int
  2115. idt77252_change_qos(struct atm_vcc *vcc, struct atm_qos *qos, int flags)
  2116. {
  2117. struct atm_dev *dev = vcc->dev;
  2118. struct idt77252_dev *card = dev->dev_data;
  2119. struct vc_map *vc = vcc->dev_data;
  2120. int error = 0;
  2121. down(&card->mutex);
  2122. if (qos->txtp.traffic_class != ATM_NONE) {
  2123. if (!test_bit(VCF_TX, &vc->flags)) {
  2124. error = idt77252_init_tx(card, vc, vcc, qos);
  2125. if (error)
  2126. goto out;
  2127. } else {
  2128. switch (qos->txtp.traffic_class) {
  2129. case ATM_CBR:
  2130. error = idt77252_init_cbr(card, vc, vcc, qos);
  2131. if (error)
  2132. goto out;
  2133. break;
  2134. case ATM_UBR:
  2135. error = idt77252_init_ubr(card, vc, vcc, qos);
  2136. if (error)
  2137. goto out;
  2138. if (!test_bit(VCF_IDLE, &vc->flags)) {
  2139. writel(TCMDQ_LACR | (vc->lacr << 16) |
  2140. vc->index, SAR_REG_TCMDQ);
  2141. }
  2142. break;
  2143. case ATM_VBR:
  2144. case ATM_ABR:
  2145. error = -EOPNOTSUPP;
  2146. goto out;
  2147. }
  2148. }
  2149. }
  2150. if ((qos->rxtp.traffic_class != ATM_NONE) &&
  2151. !test_bit(VCF_RX, &vc->flags)) {
  2152. error = idt77252_init_rx(card, vc, vcc, qos);
  2153. if (error)
  2154. goto out;
  2155. }
  2156. memcpy(&vcc->qos, qos, sizeof(struct atm_qos));
  2157. set_bit(ATM_VF_HASQOS, &vcc->flags);
  2158. out:
  2159. up(&card->mutex);
  2160. return error;
  2161. }
  2162. static int
  2163. idt77252_proc_read(struct atm_dev *dev, loff_t * pos, char *page)
  2164. {
  2165. struct idt77252_dev *card = dev->dev_data;
  2166. int i, left;
  2167. left = (int) *pos;
  2168. if (!left--)
  2169. return sprintf(page, "IDT77252 Interrupts:\n");
  2170. if (!left--)
  2171. return sprintf(page, "TSIF: %lu\n", card->irqstat[15]);
  2172. if (!left--)
  2173. return sprintf(page, "TXICP: %lu\n", card->irqstat[14]);
  2174. if (!left--)
  2175. return sprintf(page, "TSQF: %lu\n", card->irqstat[12]);
  2176. if (!left--)
  2177. return sprintf(page, "TMROF: %lu\n", card->irqstat[11]);
  2178. if (!left--)
  2179. return sprintf(page, "PHYI: %lu\n", card->irqstat[10]);
  2180. if (!left--)
  2181. return sprintf(page, "FBQ3A: %lu\n", card->irqstat[8]);
  2182. if (!left--)
  2183. return sprintf(page, "FBQ2A: %lu\n", card->irqstat[7]);
  2184. if (!left--)
  2185. return sprintf(page, "RSQF: %lu\n", card->irqstat[6]);
  2186. if (!left--)
  2187. return sprintf(page, "EPDU: %lu\n", card->irqstat[5]);
  2188. if (!left--)
  2189. return sprintf(page, "RAWCF: %lu\n", card->irqstat[4]);
  2190. if (!left--)
  2191. return sprintf(page, "FBQ1A: %lu\n", card->irqstat[3]);
  2192. if (!left--)
  2193. return sprintf(page, "FBQ0A: %lu\n", card->irqstat[2]);
  2194. if (!left--)
  2195. return sprintf(page, "RSQAF: %lu\n", card->irqstat[1]);
  2196. if (!left--)
  2197. return sprintf(page, "IDT77252 Transmit Connection Table:\n");
  2198. for (i = 0; i < card->tct_size; i++) {
  2199. unsigned long tct;
  2200. struct atm_vcc *vcc;
  2201. struct vc_map *vc;
  2202. char *p;
  2203. vc = card->vcs[i];
  2204. if (!vc)
  2205. continue;
  2206. vcc = NULL;
  2207. if (vc->tx_vcc)
  2208. vcc = vc->tx_vcc;
  2209. if (!vcc)
  2210. continue;
  2211. if (left--)
  2212. continue;
  2213. p = page;
  2214. p += sprintf(p, " %4u: %u.%u: ", i, vcc->vpi, vcc->vci);
  2215. tct = (unsigned long) (card->tct_base + i * SAR_SRAM_TCT_SIZE);
  2216. for (i = 0; i < 8; i++)
  2217. p += sprintf(p, " %08x", read_sram(card, tct + i));
  2218. p += sprintf(p, "\n");
  2219. return p - page;
  2220. }
  2221. return 0;
  2222. }
  2223. /*****************************************************************************/
  2224. /* */
  2225. /* Interrupt handler */
  2226. /* */
  2227. /*****************************************************************************/
  2228. static void
  2229. idt77252_collect_stat(struct idt77252_dev *card)
  2230. {
  2231. u32 cdc, vpec, icc;
  2232. cdc = readl(SAR_REG_CDC);
  2233. vpec = readl(SAR_REG_VPEC);
  2234. icc = readl(SAR_REG_ICC);
  2235. #ifdef NOTDEF
  2236. printk("%s:", card->name);
  2237. if (cdc & 0x7f0000) {
  2238. char *s = "";
  2239. printk(" [");
  2240. if (cdc & (1 << 22)) {
  2241. printk("%sRM ID", s);
  2242. s = " | ";
  2243. }
  2244. if (cdc & (1 << 21)) {
  2245. printk("%sCON TAB", s);
  2246. s = " | ";
  2247. }
  2248. if (cdc & (1 << 20)) {
  2249. printk("%sNO FB", s);
  2250. s = " | ";
  2251. }
  2252. if (cdc & (1 << 19)) {
  2253. printk("%sOAM CRC", s);
  2254. s = " | ";
  2255. }
  2256. if (cdc & (1 << 18)) {
  2257. printk("%sRM CRC", s);
  2258. s = " | ";
  2259. }
  2260. if (cdc & (1 << 17)) {
  2261. printk("%sRM FIFO", s);
  2262. s = " | ";
  2263. }
  2264. if (cdc & (1 << 16)) {
  2265. printk("%sRX FIFO", s);
  2266. s = " | ";
  2267. }
  2268. printk("]");
  2269. }
  2270. printk(" CDC %04x, VPEC %04x, ICC: %04x\n",
  2271. cdc & 0xffff, vpec & 0xffff, icc & 0xffff);
  2272. #endif
  2273. }
  2274. static irqreturn_t
  2275. idt77252_interrupt(int irq, void *dev_id, struct pt_regs *ptregs)
  2276. {
  2277. struct idt77252_dev *card = dev_id;
  2278. u32 stat;
  2279. stat = readl(SAR_REG_STAT) & 0xffff;
  2280. if (!stat) /* no interrupt for us */
  2281. return IRQ_NONE;
  2282. if (test_and_set_bit(IDT77252_BIT_INTERRUPT, &card->flags)) {
  2283. printk("%s: Re-entering irq_handler()\n", card->name);
  2284. goto out;
  2285. }
  2286. writel(stat, SAR_REG_STAT); /* reset interrupt */
  2287. if (stat & SAR_STAT_TSIF) { /* entry written to TSQ */
  2288. INTPRINTK("%s: TSIF\n", card->name);
  2289. card->irqstat[15]++;
  2290. idt77252_tx(card);
  2291. }
  2292. if (stat & SAR_STAT_TXICP) { /* Incomplete CS-PDU has */
  2293. INTPRINTK("%s: TXICP\n", card->name);
  2294. card->irqstat[14]++;
  2295. #ifdef CONFIG_ATM_IDT77252_DEBUG
  2296. idt77252_tx_dump(card);
  2297. #endif
  2298. }
  2299. if (stat & SAR_STAT_TSQF) { /* TSQ 7/8 full */
  2300. INTPRINTK("%s: TSQF\n", card->name);
  2301. card->irqstat[12]++;
  2302. idt77252_tx(card);
  2303. }
  2304. if (stat & SAR_STAT_TMROF) { /* Timer overflow */
  2305. INTPRINTK("%s: TMROF\n", card->name);
  2306. card->irqstat[11]++;
  2307. idt77252_collect_stat(card);
  2308. }
  2309. if (stat & SAR_STAT_EPDU) { /* Got complete CS-PDU */
  2310. INTPRINTK("%s: EPDU\n", card->name);
  2311. card->irqstat[5]++;
  2312. idt77252_rx(card);
  2313. }
  2314. if (stat & SAR_STAT_RSQAF) { /* RSQ is 7/8 full */
  2315. INTPRINTK("%s: RSQAF\n", card->name);
  2316. card->irqstat[1]++;
  2317. idt77252_rx(card);
  2318. }
  2319. if (stat & SAR_STAT_RSQF) { /* RSQ is full */
  2320. INTPRINTK("%s: RSQF\n", card->name);
  2321. card->irqstat[6]++;
  2322. idt77252_rx(card);
  2323. }
  2324. if (stat & SAR_STAT_RAWCF) { /* Raw cell received */
  2325. INTPRINTK("%s: RAWCF\n", card->name);
  2326. card->irqstat[4]++;
  2327. idt77252_rx_raw(card);
  2328. }
  2329. if (stat & SAR_STAT_PHYI) { /* PHY device interrupt */
  2330. INTPRINTK("%s: PHYI", card->name);
  2331. card->irqstat[10]++;
  2332. if (card->atmdev->phy && card->atmdev->phy->interrupt)
  2333. card->atmdev->phy->interrupt(card->atmdev);
  2334. }
  2335. if (stat & (SAR_STAT_FBQ0A | SAR_STAT_FBQ1A |
  2336. SAR_STAT_FBQ2A | SAR_STAT_FBQ3A)) {
  2337. writel(readl(SAR_REG_CFG) & ~(SAR_CFG_FBIE), SAR_REG_CFG);
  2338. INTPRINTK("%s: FBQA: %04x\n", card->name, stat);
  2339. if (stat & SAR_STAT_FBQ0A)
  2340. card->irqstat[2]++;
  2341. if (stat & SAR_STAT_FBQ1A)
  2342. card->irqstat[3]++;
  2343. if (stat & SAR_STAT_FBQ2A)
  2344. card->irqstat[7]++;
  2345. if (stat & SAR_STAT_FBQ3A)
  2346. card->irqstat[8]++;
  2347. schedule_work(&card->tqueue);
  2348. }
  2349. out:
  2350. clear_bit(IDT77252_BIT_INTERRUPT, &card->flags);
  2351. return IRQ_HANDLED;
  2352. }
  2353. static void
  2354. idt77252_softint(void *dev_id)
  2355. {
  2356. struct idt77252_dev *card = dev_id;
  2357. u32 stat;
  2358. int done;
  2359. for (done = 1; ; done = 1) {
  2360. stat = readl(SAR_REG_STAT) >> 16;
  2361. if ((stat & 0x0f) < SAR_FBQ0_HIGH) {
  2362. add_rx_skb(card, 0, SAR_FB_SIZE_0, 32);
  2363. done = 0;
  2364. }
  2365. stat >>= 4;
  2366. if ((stat & 0x0f) < SAR_FBQ1_HIGH) {
  2367. add_rx_skb(card, 1, SAR_FB_SIZE_1, 32);
  2368. done = 0;
  2369. }
  2370. stat >>= 4;
  2371. if ((stat & 0x0f) < SAR_FBQ2_HIGH) {
  2372. add_rx_skb(card, 2, SAR_FB_SIZE_2, 32);
  2373. done = 0;
  2374. }
  2375. stat >>= 4;
  2376. if ((stat & 0x0f) < SAR_FBQ3_HIGH) {
  2377. add_rx_skb(card, 3, SAR_FB_SIZE_3, 32);
  2378. done = 0;
  2379. }
  2380. if (done)
  2381. break;
  2382. }
  2383. writel(readl(SAR_REG_CFG) | SAR_CFG_FBIE, SAR_REG_CFG);
  2384. }
  2385. static int
  2386. open_card_oam(struct idt77252_dev *card)
  2387. {
  2388. unsigned long flags;
  2389. unsigned long addr;
  2390. struct vc_map *vc;
  2391. int vpi, vci;
  2392. int index;
  2393. u32 rcte;
  2394. for (vpi = 0; vpi < (1 << card->vpibits); vpi++) {
  2395. for (vci = 3; vci < 5; vci++) {
  2396. index = VPCI2VC(card, vpi, vci);
  2397. vc = kmalloc(sizeof(struct vc_map), GFP_KERNEL);
  2398. if (!vc) {
  2399. printk("%s: can't alloc vc\n", card->name);
  2400. return -ENOMEM;
  2401. }
  2402. memset(vc, 0, sizeof(struct vc_map));
  2403. vc->index = index;
  2404. card->vcs[index] = vc;
  2405. flush_rx_pool(card, &vc->rcv.rx_pool);
  2406. rcte = SAR_RCTE_CONNECTOPEN |
  2407. SAR_RCTE_RAWCELLINTEN |
  2408. SAR_RCTE_RCQ |
  2409. SAR_RCTE_FBP_1;
  2410. addr = card->rct_base + (vc->index << 2);
  2411. write_sram(card, addr, rcte);
  2412. spin_lock_irqsave(&card->cmd_lock, flags);
  2413. writel(SAR_CMD_OPEN_CONNECTION | (addr << 2),
  2414. SAR_REG_CMD);
  2415. waitfor_idle(card);
  2416. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2417. }
  2418. }
  2419. return 0;
  2420. }
  2421. static void
  2422. close_card_oam(struct idt77252_dev *card)
  2423. {
  2424. unsigned long flags;
  2425. unsigned long addr;
  2426. struct vc_map *vc;
  2427. int vpi, vci;
  2428. int index;
  2429. for (vpi = 0; vpi < (1 << card->vpibits); vpi++) {
  2430. for (vci = 3; vci < 5; vci++) {
  2431. index = VPCI2VC(card, vpi, vci);
  2432. vc = card->vcs[index];
  2433. addr = card->rct_base + vc->index * SAR_SRAM_RCT_SIZE;
  2434. spin_lock_irqsave(&card->cmd_lock, flags);
  2435. writel(SAR_CMD_CLOSE_CONNECTION | (addr << 2),
  2436. SAR_REG_CMD);
  2437. waitfor_idle(card);
  2438. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2439. if (vc->rcv.rx_pool.count) {
  2440. DPRINTK("%s: closing a VC "
  2441. "with pending rx buffers.\n",
  2442. card->name);
  2443. recycle_rx_pool_skb(card, &vc->rcv.rx_pool);
  2444. }
  2445. }
  2446. }
  2447. }
  2448. static int
  2449. open_card_ubr0(struct idt77252_dev *card)
  2450. {
  2451. struct vc_map *vc;
  2452. vc = kmalloc(sizeof(struct vc_map), GFP_KERNEL);
  2453. if (!vc) {
  2454. printk("%s: can't alloc vc\n", card->name);
  2455. return -ENOMEM;
  2456. }
  2457. memset(vc, 0, sizeof(struct vc_map));
  2458. card->vcs[0] = vc;
  2459. vc->class = SCHED_UBR0;
  2460. vc->scq = alloc_scq(card, vc->class);
  2461. if (!vc->scq) {
  2462. printk("%s: can't get SCQ.\n", card->name);
  2463. return -ENOMEM;
  2464. }
  2465. card->scd2vc[0] = vc;
  2466. vc->scd_index = 0;
  2467. vc->scq->scd = card->scd_base;
  2468. fill_scd(card, vc->scq, vc->class);
  2469. write_sram(card, card->tct_base + 0, TCT_UBR | card->scd_base);
  2470. write_sram(card, card->tct_base + 1, 0);
  2471. write_sram(card, card->tct_base + 2, 0);
  2472. write_sram(card, card->tct_base + 3, 0);
  2473. write_sram(card, card->tct_base + 4, 0);
  2474. write_sram(card, card->tct_base + 5, 0);
  2475. write_sram(card, card->tct_base + 6, 0);
  2476. write_sram(card, card->tct_base + 7, TCT_FLAG_UBR);
  2477. clear_bit(VCF_IDLE, &vc->flags);
  2478. writel(TCMDQ_START | 0, SAR_REG_TCMDQ);
  2479. return 0;
  2480. }
  2481. static int
  2482. idt77252_dev_open(struct idt77252_dev *card)
  2483. {
  2484. u32 conf;
  2485. if (!test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2486. printk("%s: SAR not yet initialized.\n", card->name);
  2487. return -1;
  2488. }
  2489. conf = SAR_CFG_RXPTH| /* enable receive path */
  2490. SAR_RX_DELAY | /* interrupt on complete PDU */
  2491. SAR_CFG_RAWIE | /* interrupt enable on raw cells */
  2492. SAR_CFG_RQFIE | /* interrupt on RSQ almost full */
  2493. SAR_CFG_TMOIE | /* interrupt on timer overflow */
  2494. SAR_CFG_FBIE | /* interrupt on low free buffers */
  2495. SAR_CFG_TXEN | /* transmit operation enable */
  2496. SAR_CFG_TXINT | /* interrupt on transmit status */
  2497. SAR_CFG_TXUIE | /* interrupt on transmit underrun */
  2498. SAR_CFG_TXSFI | /* interrupt on TSQ almost full */
  2499. SAR_CFG_PHYIE /* enable PHY interrupts */
  2500. ;
  2501. #ifdef CONFIG_ATM_IDT77252_RCV_ALL
  2502. /* Test RAW cell receive. */
  2503. conf |= SAR_CFG_VPECA;
  2504. #endif
  2505. writel(readl(SAR_REG_CFG) | conf, SAR_REG_CFG);
  2506. if (open_card_oam(card)) {
  2507. printk("%s: Error initializing OAM.\n", card->name);
  2508. return -1;
  2509. }
  2510. if (open_card_ubr0(card)) {
  2511. printk("%s: Error initializing UBR0.\n", card->name);
  2512. return -1;
  2513. }
  2514. IPRINTK("%s: opened IDT77252 ABR SAR.\n", card->name);
  2515. return 0;
  2516. }
  2517. void
  2518. idt77252_dev_close(struct atm_dev *dev)
  2519. {
  2520. struct idt77252_dev *card = dev->dev_data;
  2521. u32 conf;
  2522. close_card_oam(card);
  2523. conf = SAR_CFG_RXPTH | /* enable receive path */
  2524. SAR_RX_DELAY | /* interrupt on complete PDU */
  2525. SAR_CFG_RAWIE | /* interrupt enable on raw cells */
  2526. SAR_CFG_RQFIE | /* interrupt on RSQ almost full */
  2527. SAR_CFG_TMOIE | /* interrupt on timer overflow */
  2528. SAR_CFG_FBIE | /* interrupt on low free buffers */
  2529. SAR_CFG_TXEN | /* transmit operation enable */
  2530. SAR_CFG_TXINT | /* interrupt on transmit status */
  2531. SAR_CFG_TXUIE | /* interrupt on xmit underrun */
  2532. SAR_CFG_TXSFI /* interrupt on TSQ almost full */
  2533. ;
  2534. writel(readl(SAR_REG_CFG) & ~(conf), SAR_REG_CFG);
  2535. DIPRINTK("%s: closed IDT77252 ABR SAR.\n", card->name);
  2536. }
  2537. /*****************************************************************************/
  2538. /* */
  2539. /* Initialisation and Deinitialization of IDT77252 */
  2540. /* */
  2541. /*****************************************************************************/
  2542. static void
  2543. deinit_card(struct idt77252_dev *card)
  2544. {
  2545. struct sk_buff *skb;
  2546. int i, j;
  2547. if (!test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2548. printk("%s: SAR not yet initialized.\n", card->name);
  2549. return;
  2550. }
  2551. DIPRINTK("idt77252: deinitialize card %u\n", card->index);
  2552. writel(0, SAR_REG_CFG);
  2553. if (card->atmdev)
  2554. atm_dev_deregister(card->atmdev);
  2555. for (i = 0; i < 4; i++) {
  2556. for (j = 0; j < FBQ_SIZE; j++) {
  2557. skb = card->sbpool[i].skb[j];
  2558. if (skb) {
  2559. pci_unmap_single(card->pcidev,
  2560. IDT77252_PRV_PADDR(skb),
  2561. skb->end - skb->data,
  2562. PCI_DMA_FROMDEVICE);
  2563. card->sbpool[i].skb[j] = NULL;
  2564. dev_kfree_skb(skb);
  2565. }
  2566. }
  2567. }
  2568. vfree(card->soft_tst);
  2569. vfree(card->scd2vc);
  2570. vfree(card->vcs);
  2571. if (card->raw_cell_hnd) {
  2572. pci_free_consistent(card->pcidev, 2 * sizeof(u32),
  2573. card->raw_cell_hnd, card->raw_cell_paddr);
  2574. }
  2575. if (card->rsq.base) {
  2576. DIPRINTK("%s: Release RSQ ...\n", card->name);
  2577. deinit_rsq(card);
  2578. }
  2579. if (card->tsq.base) {
  2580. DIPRINTK("%s: Release TSQ ...\n", card->name);
  2581. deinit_tsq(card);
  2582. }
  2583. DIPRINTK("idt77252: Release IRQ.\n");
  2584. free_irq(card->pcidev->irq, card);
  2585. for (i = 0; i < 4; i++) {
  2586. if (card->fbq[i])
  2587. iounmap(card->fbq[i]);
  2588. }
  2589. if (card->membase)
  2590. iounmap(card->membase);
  2591. clear_bit(IDT77252_BIT_INIT, &card->flags);
  2592. DIPRINTK("%s: Card deinitialized.\n", card->name);
  2593. }
  2594. static int __devinit
  2595. init_sram(struct idt77252_dev *card)
  2596. {
  2597. int i;
  2598. for (i = 0; i < card->sramsize; i += 4)
  2599. write_sram(card, (i >> 2), 0);
  2600. /* set SRAM layout for THIS card */
  2601. if (card->sramsize == (512 * 1024)) {
  2602. card->tct_base = SAR_SRAM_TCT_128_BASE;
  2603. card->tct_size = (SAR_SRAM_TCT_128_TOP - card->tct_base + 1)
  2604. / SAR_SRAM_TCT_SIZE;
  2605. card->rct_base = SAR_SRAM_RCT_128_BASE;
  2606. card->rct_size = (SAR_SRAM_RCT_128_TOP - card->rct_base + 1)
  2607. / SAR_SRAM_RCT_SIZE;
  2608. card->rt_base = SAR_SRAM_RT_128_BASE;
  2609. card->scd_base = SAR_SRAM_SCD_128_BASE;
  2610. card->scd_size = (SAR_SRAM_SCD_128_TOP - card->scd_base + 1)
  2611. / SAR_SRAM_SCD_SIZE;
  2612. card->tst[0] = SAR_SRAM_TST1_128_BASE;
  2613. card->tst[1] = SAR_SRAM_TST2_128_BASE;
  2614. card->tst_size = SAR_SRAM_TST1_128_TOP - card->tst[0] + 1;
  2615. card->abrst_base = SAR_SRAM_ABRSTD_128_BASE;
  2616. card->abrst_size = SAR_ABRSTD_SIZE_8K;
  2617. card->fifo_base = SAR_SRAM_FIFO_128_BASE;
  2618. card->fifo_size = SAR_RXFD_SIZE_32K;
  2619. } else {
  2620. card->tct_base = SAR_SRAM_TCT_32_BASE;
  2621. card->tct_size = (SAR_SRAM_TCT_32_TOP - card->tct_base + 1)
  2622. / SAR_SRAM_TCT_SIZE;
  2623. card->rct_base = SAR_SRAM_RCT_32_BASE;
  2624. card->rct_size = (SAR_SRAM_RCT_32_TOP - card->rct_base + 1)
  2625. / SAR_SRAM_RCT_SIZE;
  2626. card->rt_base = SAR_SRAM_RT_32_BASE;
  2627. card->scd_base = SAR_SRAM_SCD_32_BASE;
  2628. card->scd_size = (SAR_SRAM_SCD_32_TOP - card->scd_base + 1)
  2629. / SAR_SRAM_SCD_SIZE;
  2630. card->tst[0] = SAR_SRAM_TST1_32_BASE;
  2631. card->tst[1] = SAR_SRAM_TST2_32_BASE;
  2632. card->tst_size = (SAR_SRAM_TST1_32_TOP - card->tst[0] + 1);
  2633. card->abrst_base = SAR_SRAM_ABRSTD_32_BASE;
  2634. card->abrst_size = SAR_ABRSTD_SIZE_1K;
  2635. card->fifo_base = SAR_SRAM_FIFO_32_BASE;
  2636. card->fifo_size = SAR_RXFD_SIZE_4K;
  2637. }
  2638. /* Initialize TCT */
  2639. for (i = 0; i < card->tct_size; i++) {
  2640. write_sram(card, i * SAR_SRAM_TCT_SIZE + 0, 0);
  2641. write_sram(card, i * SAR_SRAM_TCT_SIZE + 1, 0);
  2642. write_sram(card, i * SAR_SRAM_TCT_SIZE + 2, 0);
  2643. write_sram(card, i * SAR_SRAM_TCT_SIZE + 3, 0);
  2644. write_sram(card, i * SAR_SRAM_TCT_SIZE + 4, 0);
  2645. write_sram(card, i * SAR_SRAM_TCT_SIZE + 5, 0);
  2646. write_sram(card, i * SAR_SRAM_TCT_SIZE + 6, 0);
  2647. write_sram(card, i * SAR_SRAM_TCT_SIZE + 7, 0);
  2648. }
  2649. /* Initialize RCT */
  2650. for (i = 0; i < card->rct_size; i++) {
  2651. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE,
  2652. (u32) SAR_RCTE_RAWCELLINTEN);
  2653. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 1,
  2654. (u32) 0);
  2655. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 2,
  2656. (u32) 0);
  2657. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 3,
  2658. (u32) 0xffffffff);
  2659. }
  2660. writel((SAR_FBQ0_LOW << 28) | 0x00000000 | 0x00000000 |
  2661. (SAR_FB_SIZE_0 / 48), SAR_REG_FBQS0);
  2662. writel((SAR_FBQ1_LOW << 28) | 0x00000000 | 0x00000000 |
  2663. (SAR_FB_SIZE_1 / 48), SAR_REG_FBQS1);
  2664. writel((SAR_FBQ2_LOW << 28) | 0x00000000 | 0x00000000 |
  2665. (SAR_FB_SIZE_2 / 48), SAR_REG_FBQS2);
  2666. writel((SAR_FBQ3_LOW << 28) | 0x00000000 | 0x00000000 |
  2667. (SAR_FB_SIZE_3 / 48), SAR_REG_FBQS3);
  2668. /* Initialize rate table */
  2669. for (i = 0; i < 256; i++) {
  2670. write_sram(card, card->rt_base + i, log_to_rate[i]);
  2671. }
  2672. for (i = 0; i < 128; i++) {
  2673. unsigned int tmp;
  2674. tmp = rate_to_log[(i << 2) + 0] << 0;
  2675. tmp |= rate_to_log[(i << 2) + 1] << 8;
  2676. tmp |= rate_to_log[(i << 2) + 2] << 16;
  2677. tmp |= rate_to_log[(i << 2) + 3] << 24;
  2678. write_sram(card, card->rt_base + 256 + i, tmp);
  2679. }
  2680. #if 0 /* Fill RDF and AIR tables. */
  2681. for (i = 0; i < 128; i++) {
  2682. unsigned int tmp;
  2683. tmp = RDF[0][(i << 1) + 0] << 16;
  2684. tmp |= RDF[0][(i << 1) + 1] << 0;
  2685. write_sram(card, card->rt_base + 512 + i, tmp);
  2686. }
  2687. for (i = 0; i < 128; i++) {
  2688. unsigned int tmp;
  2689. tmp = AIR[0][(i << 1) + 0] << 16;
  2690. tmp |= AIR[0][(i << 1) + 1] << 0;
  2691. write_sram(card, card->rt_base + 640 + i, tmp);
  2692. }
  2693. #endif
  2694. IPRINTK("%s: initialize rate table ...\n", card->name);
  2695. writel(card->rt_base << 2, SAR_REG_RTBL);
  2696. /* Initialize TSTs */
  2697. IPRINTK("%s: initialize TST ...\n", card->name);
  2698. card->tst_free = card->tst_size - 2; /* last two are jumps */
  2699. for (i = card->tst[0]; i < card->tst[0] + card->tst_size - 2; i++)
  2700. write_sram(card, i, TSTE_OPC_VAR);
  2701. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[0] << 2));
  2702. idt77252_sram_write_errors = 1;
  2703. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[1] << 2));
  2704. idt77252_sram_write_errors = 0;
  2705. for (i = card->tst[1]; i < card->tst[1] + card->tst_size - 2; i++)
  2706. write_sram(card, i, TSTE_OPC_VAR);
  2707. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[1] << 2));
  2708. idt77252_sram_write_errors = 1;
  2709. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[0] << 2));
  2710. idt77252_sram_write_errors = 0;
  2711. card->tst_index = 0;
  2712. writel(card->tst[0] << 2, SAR_REG_TSTB);
  2713. /* Initialize ABRSTD and Receive FIFO */
  2714. IPRINTK("%s: initialize ABRSTD ...\n", card->name);
  2715. writel(card->abrst_size | (card->abrst_base << 2),
  2716. SAR_REG_ABRSTD);
  2717. IPRINTK("%s: initialize receive fifo ...\n", card->name);
  2718. writel(card->fifo_size | (card->fifo_base << 2),
  2719. SAR_REG_RXFD);
  2720. IPRINTK("%s: SRAM initialization complete.\n", card->name);
  2721. return 0;
  2722. }
  2723. static int __devinit
  2724. init_card(struct atm_dev *dev)
  2725. {
  2726. struct idt77252_dev *card = dev->dev_data;
  2727. struct pci_dev *pcidev = card->pcidev;
  2728. unsigned long tmpl, modl;
  2729. unsigned int linkrate, rsvdcr;
  2730. unsigned int tst_entries;
  2731. struct net_device *tmp;
  2732. char tname[10];
  2733. u32 size;
  2734. u_char pci_byte;
  2735. u32 conf;
  2736. int i, k;
  2737. if (test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2738. printk("Error: SAR already initialized.\n");
  2739. return -1;
  2740. }
  2741. /*****************************************************************/
  2742. /* P C I C O N F I G U R A T I O N */
  2743. /*****************************************************************/
  2744. /* Set PCI Retry-Timeout and TRDY timeout */
  2745. IPRINTK("%s: Checking PCI retries.\n", card->name);
  2746. if (pci_read_config_byte(pcidev, 0x40, &pci_byte) != 0) {
  2747. printk("%s: can't read PCI retry timeout.\n", card->name);
  2748. deinit_card(card);
  2749. return -1;
  2750. }
  2751. if (pci_byte != 0) {
  2752. IPRINTK("%s: PCI retry timeout: %d, set to 0.\n",
  2753. card->name, pci_byte);
  2754. if (pci_write_config_byte(pcidev, 0x40, 0) != 0) {
  2755. printk("%s: can't set PCI retry timeout.\n",
  2756. card->name);
  2757. deinit_card(card);
  2758. return -1;
  2759. }
  2760. }
  2761. IPRINTK("%s: Checking PCI TRDY.\n", card->name);
  2762. if (pci_read_config_byte(pcidev, 0x41, &pci_byte) != 0) {
  2763. printk("%s: can't read PCI TRDY timeout.\n", card->name);
  2764. deinit_card(card);
  2765. return -1;
  2766. }
  2767. if (pci_byte != 0) {
  2768. IPRINTK("%s: PCI TRDY timeout: %d, set to 0.\n",
  2769. card->name, pci_byte);
  2770. if (pci_write_config_byte(pcidev, 0x41, 0) != 0) {
  2771. printk("%s: can't set PCI TRDY timeout.\n", card->name);
  2772. deinit_card(card);
  2773. return -1;
  2774. }
  2775. }
  2776. /* Reset Timer register */
  2777. if (readl(SAR_REG_STAT) & SAR_STAT_TMROF) {
  2778. printk("%s: resetting timer overflow.\n", card->name);
  2779. writel(SAR_STAT_TMROF, SAR_REG_STAT);
  2780. }
  2781. IPRINTK("%s: Request IRQ ... ", card->name);
  2782. if (request_irq(pcidev->irq, idt77252_interrupt, SA_INTERRUPT|SA_SHIRQ,
  2783. card->name, card) != 0) {
  2784. printk("%s: can't allocate IRQ.\n", card->name);
  2785. deinit_card(card);
  2786. return -1;
  2787. }
  2788. IPRINTK("got %d.\n", pcidev->irq);
  2789. /*****************************************************************/
  2790. /* C H E C K A N D I N I T S R A M */
  2791. /*****************************************************************/
  2792. IPRINTK("%s: Initializing SRAM\n", card->name);
  2793. /* preset size of connecton table, so that init_sram() knows about it */
  2794. conf = SAR_CFG_TX_FIFO_SIZE_9 | /* Use maximum fifo size */
  2795. SAR_CFG_RXSTQ_SIZE_8k | /* Receive Status Queue is 8k */
  2796. SAR_CFG_IDLE_CLP | /* Set CLP on idle cells */
  2797. #ifndef CONFIG_ATM_IDT77252_SEND_IDLE
  2798. SAR_CFG_NO_IDLE | /* Do not send idle cells */
  2799. #endif
  2800. 0;
  2801. if (card->sramsize == (512 * 1024))
  2802. conf |= SAR_CFG_CNTBL_1k;
  2803. else
  2804. conf |= SAR_CFG_CNTBL_512;
  2805. switch (vpibits) {
  2806. case 0:
  2807. conf |= SAR_CFG_VPVCS_0;
  2808. break;
  2809. default:
  2810. case 1:
  2811. conf |= SAR_CFG_VPVCS_1;
  2812. break;
  2813. case 2:
  2814. conf |= SAR_CFG_VPVCS_2;
  2815. break;
  2816. case 8:
  2817. conf |= SAR_CFG_VPVCS_8;
  2818. break;
  2819. }
  2820. writel(readl(SAR_REG_CFG) | conf, SAR_REG_CFG);
  2821. if (init_sram(card) < 0)
  2822. return -1;
  2823. /********************************************************************/
  2824. /* A L L O C R A M A N D S E T V A R I O U S T H I N G S */
  2825. /********************************************************************/
  2826. /* Initialize TSQ */
  2827. if (0 != init_tsq(card)) {
  2828. deinit_card(card);
  2829. return -1;
  2830. }
  2831. /* Initialize RSQ */
  2832. if (0 != init_rsq(card)) {
  2833. deinit_card(card);
  2834. return -1;
  2835. }
  2836. card->vpibits = vpibits;
  2837. if (card->sramsize == (512 * 1024)) {
  2838. card->vcibits = 10 - card->vpibits;
  2839. } else {
  2840. card->vcibits = 9 - card->vpibits;
  2841. }
  2842. card->vcimask = 0;
  2843. for (k = 0, i = 1; k < card->vcibits; k++) {
  2844. card->vcimask |= i;
  2845. i <<= 1;
  2846. }
  2847. IPRINTK("%s: Setting VPI/VCI mask to zero.\n", card->name);
  2848. writel(0, SAR_REG_VPM);
  2849. /* Little Endian Order */
  2850. writel(0, SAR_REG_GP);
  2851. /* Initialize RAW Cell Handle Register */
  2852. card->raw_cell_hnd = pci_alloc_consistent(card->pcidev, 2 * sizeof(u32),
  2853. &card->raw_cell_paddr);
  2854. if (!card->raw_cell_hnd) {
  2855. printk("%s: memory allocation failure.\n", card->name);
  2856. deinit_card(card);
  2857. return -1;
  2858. }
  2859. memset(card->raw_cell_hnd, 0, 2 * sizeof(u32));
  2860. writel(card->raw_cell_paddr, SAR_REG_RAWHND);
  2861. IPRINTK("%s: raw cell handle is at 0x%p.\n", card->name,
  2862. card->raw_cell_hnd);
  2863. size = sizeof(struct vc_map *) * card->tct_size;
  2864. IPRINTK("%s: allocate %d byte for VC map.\n", card->name, size);
  2865. if (NULL == (card->vcs = vmalloc(size))) {
  2866. printk("%s: memory allocation failure.\n", card->name);
  2867. deinit_card(card);
  2868. return -1;
  2869. }
  2870. memset(card->vcs, 0, size);
  2871. size = sizeof(struct vc_map *) * card->scd_size;
  2872. IPRINTK("%s: allocate %d byte for SCD to VC mapping.\n",
  2873. card->name, size);
  2874. if (NULL == (card->scd2vc = vmalloc(size))) {
  2875. printk("%s: memory allocation failure.\n", card->name);
  2876. deinit_card(card);
  2877. return -1;
  2878. }
  2879. memset(card->scd2vc, 0, size);
  2880. size = sizeof(struct tst_info) * (card->tst_size - 2);
  2881. IPRINTK("%s: allocate %d byte for TST to VC mapping.\n",
  2882. card->name, size);
  2883. if (NULL == (card->soft_tst = vmalloc(size))) {
  2884. printk("%s: memory allocation failure.\n", card->name);
  2885. deinit_card(card);
  2886. return -1;
  2887. }
  2888. for (i = 0; i < card->tst_size - 2; i++) {
  2889. card->soft_tst[i].tste = TSTE_OPC_VAR;
  2890. card->soft_tst[i].vc = NULL;
  2891. }
  2892. if (dev->phy == NULL) {
  2893. printk("%s: No LT device defined.\n", card->name);
  2894. deinit_card(card);
  2895. return -1;
  2896. }
  2897. if (dev->phy->ioctl == NULL) {
  2898. printk("%s: LT had no IOCTL funtion defined.\n", card->name);
  2899. deinit_card(card);
  2900. return -1;
  2901. }
  2902. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  2903. /*
  2904. * this is a jhs hack to get around special functionality in the
  2905. * phy driver for the atecom hardware; the functionality doesn't
  2906. * exist in the linux atm suni driver
  2907. *
  2908. * it isn't the right way to do things, but as the guy from NIST
  2909. * said, talking about their measurement of the fine structure
  2910. * constant, "it's good enough for government work."
  2911. */
  2912. linkrate = 149760000;
  2913. #endif
  2914. card->link_pcr = (linkrate / 8 / 53);
  2915. printk("%s: Linkrate on ATM line : %u bit/s, %u cell/s.\n",
  2916. card->name, linkrate, card->link_pcr);
  2917. #ifdef CONFIG_ATM_IDT77252_SEND_IDLE
  2918. card->utopia_pcr = card->link_pcr;
  2919. #else
  2920. card->utopia_pcr = (160000000 / 8 / 54);
  2921. #endif
  2922. rsvdcr = 0;
  2923. if (card->utopia_pcr > card->link_pcr)
  2924. rsvdcr = card->utopia_pcr - card->link_pcr;
  2925. tmpl = (unsigned long) rsvdcr * ((unsigned long) card->tst_size - 2);
  2926. modl = tmpl % (unsigned long)card->utopia_pcr;
  2927. tst_entries = (int) (tmpl / (unsigned long)card->utopia_pcr);
  2928. if (modl)
  2929. tst_entries++;
  2930. card->tst_free -= tst_entries;
  2931. fill_tst(card, NULL, tst_entries, TSTE_OPC_NULL);
  2932. #ifdef HAVE_EEPROM
  2933. idt77252_eeprom_init(card);
  2934. printk("%s: EEPROM: %02x:", card->name,
  2935. idt77252_eeprom_read_status(card));
  2936. for (i = 0; i < 0x80; i++) {
  2937. printk(" %02x",
  2938. idt77252_eeprom_read_byte(card, i)
  2939. );
  2940. }
  2941. printk("\n");
  2942. #endif /* HAVE_EEPROM */
  2943. /*
  2944. * XXX: <hack>
  2945. */
  2946. sprintf(tname, "eth%d", card->index);
  2947. tmp = dev_get_by_name(tname); /* jhs: was "tmp = dev_get(tname);" */
  2948. if (tmp) {
  2949. memcpy(card->atmdev->esi, tmp->dev_addr, 6);
  2950. printk("%s: ESI %02x:%02x:%02x:%02x:%02x:%02x\n",
  2951. card->name, card->atmdev->esi[0], card->atmdev->esi[1],
  2952. card->atmdev->esi[2], card->atmdev->esi[3],
  2953. card->atmdev->esi[4], card->atmdev->esi[5]);
  2954. }
  2955. /*
  2956. * XXX: </hack>
  2957. */
  2958. /* Set Maximum Deficit Count for now. */
  2959. writel(0xffff, SAR_REG_MDFCT);
  2960. set_bit(IDT77252_BIT_INIT, &card->flags);
  2961. XPRINTK("%s: IDT77252 ABR SAR initialization complete.\n", card->name);
  2962. return 0;
  2963. }
  2964. /*****************************************************************************/
  2965. /* */
  2966. /* Probing of IDT77252 ABR SAR */
  2967. /* */
  2968. /*****************************************************************************/
  2969. static int __devinit
  2970. idt77252_preset(struct idt77252_dev *card)
  2971. {
  2972. u16 pci_command;
  2973. /*****************************************************************/
  2974. /* P C I C O N F I G U R A T I O N */
  2975. /*****************************************************************/
  2976. XPRINTK("%s: Enable PCI master and memory access for SAR.\n",
  2977. card->name);
  2978. if (pci_read_config_word(card->pcidev, PCI_COMMAND, &pci_command)) {
  2979. printk("%s: can't read PCI_COMMAND.\n", card->name);
  2980. deinit_card(card);
  2981. return -1;
  2982. }
  2983. if (!(pci_command & PCI_COMMAND_IO)) {
  2984. printk("%s: PCI_COMMAND: %04x (???)\n",
  2985. card->name, pci_command);
  2986. deinit_card(card);
  2987. return (-1);
  2988. }
  2989. pci_command |= (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  2990. if (pci_write_config_word(card->pcidev, PCI_COMMAND, pci_command)) {
  2991. printk("%s: can't write PCI_COMMAND.\n", card->name);
  2992. deinit_card(card);
  2993. return -1;
  2994. }
  2995. /*****************************************************************/
  2996. /* G E N E R I C R E S E T */
  2997. /*****************************************************************/
  2998. /* Software reset */
  2999. writel(SAR_CFG_SWRST, SAR_REG_CFG);
  3000. mdelay(1);
  3001. writel(0, SAR_REG_CFG);
  3002. IPRINTK("%s: Software resetted.\n", card->name);
  3003. return 0;
  3004. }
  3005. static unsigned long __devinit
  3006. probe_sram(struct idt77252_dev *card)
  3007. {
  3008. u32 data, addr;
  3009. writel(0, SAR_REG_DR0);
  3010. writel(SAR_CMD_WRITE_SRAM | (0 << 2), SAR_REG_CMD);
  3011. for (addr = 0x4000; addr < 0x80000; addr += 0x4000) {
  3012. writel(0xdeadbeef, SAR_REG_DR0);
  3013. writel(SAR_CMD_WRITE_SRAM | (addr << 2), SAR_REG_CMD);
  3014. writel(SAR_CMD_READ_SRAM | (0 << 2), SAR_REG_CMD);
  3015. data = readl(SAR_REG_DR0);
  3016. if (data != 0)
  3017. break;
  3018. }
  3019. return addr * sizeof(u32);
  3020. }
  3021. static int __devinit
  3022. idt77252_init_one(struct pci_dev *pcidev, const struct pci_device_id *id)
  3023. {
  3024. static struct idt77252_dev **last = &idt77252_chain;
  3025. static int index = 0;
  3026. unsigned long membase, srambase;
  3027. struct idt77252_dev *card;
  3028. struct atm_dev *dev;
  3029. ushort revision = 0;
  3030. int i, err;
  3031. if ((err = pci_enable_device(pcidev))) {
  3032. printk("idt77252: can't enable PCI device at %s\n", pci_name(pcidev));
  3033. return err;
  3034. }
  3035. if (pci_read_config_word(pcidev, PCI_REVISION_ID, &revision)) {
  3036. printk("idt77252-%d: can't read PCI_REVISION_ID\n", index);
  3037. err = -ENODEV;
  3038. goto err_out_disable_pdev;
  3039. }
  3040. card = kmalloc(sizeof(struct idt77252_dev), GFP_KERNEL);
  3041. if (!card) {
  3042. printk("idt77252-%d: can't allocate private data\n", index);
  3043. err = -ENOMEM;
  3044. goto err_out_disable_pdev;
  3045. }
  3046. memset(card, 0, sizeof(struct idt77252_dev));
  3047. card->revision = revision;
  3048. card->index = index;
  3049. card->pcidev = pcidev;
  3050. sprintf(card->name, "idt77252-%d", card->index);
  3051. INIT_WORK(&card->tqueue, idt77252_softint, (void *)card);
  3052. membase = pci_resource_start(pcidev, 1);
  3053. srambase = pci_resource_start(pcidev, 2);
  3054. init_MUTEX(&card->mutex);
  3055. spin_lock_init(&card->cmd_lock);
  3056. spin_lock_init(&card->tst_lock);
  3057. init_timer(&card->tst_timer);
  3058. card->tst_timer.data = (unsigned long)card;
  3059. card->tst_timer.function = tst_timer;
  3060. /* Do the I/O remapping... */
  3061. card->membase = ioremap(membase, 1024);
  3062. if (!card->membase) {
  3063. printk("%s: can't ioremap() membase\n", card->name);
  3064. err = -EIO;
  3065. goto err_out_free_card;
  3066. }
  3067. if (idt77252_preset(card)) {
  3068. printk("%s: preset failed\n", card->name);
  3069. err = -EIO;
  3070. goto err_out_iounmap;
  3071. }
  3072. dev = atm_dev_register("idt77252", &idt77252_ops, -1, NULL);
  3073. if (!dev) {
  3074. printk("%s: can't register atm device\n", card->name);
  3075. err = -EIO;
  3076. goto err_out_iounmap;
  3077. }
  3078. dev->dev_data = card;
  3079. card->atmdev = dev;
  3080. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  3081. suni_init(dev);
  3082. if (!dev->phy) {
  3083. printk("%s: can't init SUNI\n", card->name);
  3084. err = -EIO;
  3085. goto err_out_deinit_card;
  3086. }
  3087. #endif /* CONFIG_ATM_IDT77252_USE_SUNI */
  3088. card->sramsize = probe_sram(card);
  3089. for (i = 0; i < 4; i++) {
  3090. card->fbq[i] = ioremap(srambase | 0x200000 | (i << 18), 4);
  3091. if (!card->fbq[i]) {
  3092. printk("%s: can't ioremap() FBQ%d\n", card->name, i);
  3093. err = -EIO;
  3094. goto err_out_deinit_card;
  3095. }
  3096. }
  3097. printk("%s: ABR SAR (Rev %c): MEM %08lx SRAM %08lx [%u KB]\n",
  3098. card->name, ((revision > 1) && (revision < 25)) ?
  3099. 'A' + revision - 1 : '?', membase, srambase,
  3100. card->sramsize / 1024);
  3101. if (init_card(dev)) {
  3102. printk("%s: init_card failed\n", card->name);
  3103. err = -EIO;
  3104. goto err_out_deinit_card;
  3105. }
  3106. dev->ci_range.vpi_bits = card->vpibits;
  3107. dev->ci_range.vci_bits = card->vcibits;
  3108. dev->link_rate = card->link_pcr;
  3109. if (dev->phy->start)
  3110. dev->phy->start(dev);
  3111. if (idt77252_dev_open(card)) {
  3112. printk("%s: dev_open failed\n", card->name);
  3113. err = -EIO;
  3114. goto err_out_stop;
  3115. }
  3116. *last = card;
  3117. last = &card->next;
  3118. index++;
  3119. return 0;
  3120. err_out_stop:
  3121. if (dev->phy->stop)
  3122. dev->phy->stop(dev);
  3123. err_out_deinit_card:
  3124. deinit_card(card);
  3125. err_out_iounmap:
  3126. iounmap(card->membase);
  3127. err_out_free_card:
  3128. kfree(card);
  3129. err_out_disable_pdev:
  3130. pci_disable_device(pcidev);
  3131. return err;
  3132. }
  3133. static struct pci_device_id idt77252_pci_tbl[] =
  3134. {
  3135. { PCI_VENDOR_ID_IDT, PCI_DEVICE_ID_IDT_IDT77252,
  3136. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  3137. { 0, }
  3138. };
  3139. MODULE_DEVICE_TABLE(pci, idt77252_pci_tbl);
  3140. static struct pci_driver idt77252_driver = {
  3141. .name = "idt77252",
  3142. .id_table = idt77252_pci_tbl,
  3143. .probe = idt77252_init_one,
  3144. };
  3145. static int __init idt77252_init(void)
  3146. {
  3147. struct sk_buff *skb;
  3148. printk("%s: at %p\n", __FUNCTION__, idt77252_init);
  3149. if (sizeof(skb->cb) < sizeof(struct atm_skb_data) +
  3150. sizeof(struct idt77252_skb_prv)) {
  3151. printk(KERN_ERR "%s: skb->cb is too small (%lu < %lu)\n",
  3152. __FUNCTION__, (unsigned long) sizeof(skb->cb),
  3153. (unsigned long) sizeof(struct atm_skb_data) +
  3154. sizeof(struct idt77252_skb_prv));
  3155. return -EIO;
  3156. }
  3157. return pci_register_driver(&idt77252_driver);
  3158. }
  3159. static void __exit idt77252_exit(void)
  3160. {
  3161. struct idt77252_dev *card;
  3162. struct atm_dev *dev;
  3163. pci_unregister_driver(&idt77252_driver);
  3164. while (idt77252_chain) {
  3165. card = idt77252_chain;
  3166. dev = card->atmdev;
  3167. idt77252_chain = card->next;
  3168. if (dev->phy->stop)
  3169. dev->phy->stop(dev);
  3170. deinit_card(card);
  3171. pci_disable_device(card->pcidev);
  3172. kfree(card);
  3173. }
  3174. DIPRINTK("idt77252: finished cleanup-module().\n");
  3175. }
  3176. module_init(idt77252_init);
  3177. module_exit(idt77252_exit);
  3178. MODULE_LICENSE("GPL");
  3179. module_param(vpibits, uint, 0);
  3180. MODULE_PARM_DESC(vpibits, "number of VPI bits supported (0, 1, or 2)");
  3181. #ifdef CONFIG_ATM_IDT77252_DEBUG
  3182. module_param(debug, ulong, 0644);
  3183. MODULE_PARM_DESC(debug, "debug bitmap, see drivers/atm/idt77252.h");
  3184. #endif
  3185. MODULE_AUTHOR("Eddie C. Dost <ecd@atecom.com>");
  3186. MODULE_DESCRIPTION("IDT77252 ABR SAR Driver");