i8259.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602
  1. #include <linux/linkage.h>
  2. #include <linux/config.h>
  3. #include <linux/errno.h>
  4. #include <linux/signal.h>
  5. #include <linux/sched.h>
  6. #include <linux/ioport.h>
  7. #include <linux/interrupt.h>
  8. #include <linux/timex.h>
  9. #include <linux/slab.h>
  10. #include <linux/random.h>
  11. #include <linux/smp_lock.h>
  12. #include <linux/init.h>
  13. #include <linux/kernel_stat.h>
  14. #include <linux/sysdev.h>
  15. #include <linux/bitops.h>
  16. #include <asm/acpi.h>
  17. #include <asm/atomic.h>
  18. #include <asm/system.h>
  19. #include <asm/io.h>
  20. #include <asm/hw_irq.h>
  21. #include <asm/pgtable.h>
  22. #include <asm/delay.h>
  23. #include <asm/desc.h>
  24. #include <asm/apic.h>
  25. /*
  26. * Common place to define all x86 IRQ vectors
  27. *
  28. * This builds up the IRQ handler stubs using some ugly macros in irq.h
  29. *
  30. * These macros create the low-level assembly IRQ routines that save
  31. * register context and call do_IRQ(). do_IRQ() then does all the
  32. * operations that are needed to keep the AT (or SMP IOAPIC)
  33. * interrupt-controller happy.
  34. */
  35. #define BI(x,y) \
  36. BUILD_IRQ(x##y)
  37. #define BUILD_16_IRQS(x) \
  38. BI(x,0) BI(x,1) BI(x,2) BI(x,3) \
  39. BI(x,4) BI(x,5) BI(x,6) BI(x,7) \
  40. BI(x,8) BI(x,9) BI(x,a) BI(x,b) \
  41. BI(x,c) BI(x,d) BI(x,e) BI(x,f)
  42. #define BUILD_14_IRQS(x) \
  43. BI(x,0) BI(x,1) BI(x,2) BI(x,3) \
  44. BI(x,4) BI(x,5) BI(x,6) BI(x,7) \
  45. BI(x,8) BI(x,9) BI(x,a) BI(x,b) \
  46. BI(x,c) BI(x,d)
  47. /*
  48. * ISA PIC or low IO-APIC triggered (INTA-cycle or APIC) interrupts:
  49. * (these are usually mapped to vectors 0x20-0x2f)
  50. */
  51. BUILD_16_IRQS(0x0)
  52. #ifdef CONFIG_X86_LOCAL_APIC
  53. /*
  54. * The IO-APIC gives us many more interrupt sources. Most of these
  55. * are unused but an SMP system is supposed to have enough memory ...
  56. * sometimes (mostly wrt. hw bugs) we get corrupted vectors all
  57. * across the spectrum, so we really want to be prepared to get all
  58. * of these. Plus, more powerful systems might have more than 64
  59. * IO-APIC registers.
  60. *
  61. * (these are usually mapped into the 0x30-0xff vector range)
  62. */
  63. BUILD_16_IRQS(0x1) BUILD_16_IRQS(0x2) BUILD_16_IRQS(0x3)
  64. BUILD_16_IRQS(0x4) BUILD_16_IRQS(0x5) BUILD_16_IRQS(0x6) BUILD_16_IRQS(0x7)
  65. BUILD_16_IRQS(0x8) BUILD_16_IRQS(0x9) BUILD_16_IRQS(0xa) BUILD_16_IRQS(0xb)
  66. BUILD_16_IRQS(0xc) BUILD_16_IRQS(0xd)
  67. #ifdef CONFIG_PCI_MSI
  68. BUILD_14_IRQS(0xe)
  69. #endif
  70. #endif
  71. #undef BUILD_16_IRQS
  72. #undef BUILD_14_IRQS
  73. #undef BI
  74. #define IRQ(x,y) \
  75. IRQ##x##y##_interrupt
  76. #define IRQLIST_16(x) \
  77. IRQ(x,0), IRQ(x,1), IRQ(x,2), IRQ(x,3), \
  78. IRQ(x,4), IRQ(x,5), IRQ(x,6), IRQ(x,7), \
  79. IRQ(x,8), IRQ(x,9), IRQ(x,a), IRQ(x,b), \
  80. IRQ(x,c), IRQ(x,d), IRQ(x,e), IRQ(x,f)
  81. #define IRQLIST_14(x) \
  82. IRQ(x,0), IRQ(x,1), IRQ(x,2), IRQ(x,3), \
  83. IRQ(x,4), IRQ(x,5), IRQ(x,6), IRQ(x,7), \
  84. IRQ(x,8), IRQ(x,9), IRQ(x,a), IRQ(x,b), \
  85. IRQ(x,c), IRQ(x,d)
  86. void (*interrupt[NR_IRQS])(void) = {
  87. IRQLIST_16(0x0),
  88. #ifdef CONFIG_X86_IO_APIC
  89. IRQLIST_16(0x1), IRQLIST_16(0x2), IRQLIST_16(0x3),
  90. IRQLIST_16(0x4), IRQLIST_16(0x5), IRQLIST_16(0x6), IRQLIST_16(0x7),
  91. IRQLIST_16(0x8), IRQLIST_16(0x9), IRQLIST_16(0xa), IRQLIST_16(0xb),
  92. IRQLIST_16(0xc), IRQLIST_16(0xd)
  93. #ifdef CONFIG_PCI_MSI
  94. , IRQLIST_14(0xe)
  95. #endif
  96. #endif
  97. };
  98. #undef IRQ
  99. #undef IRQLIST_16
  100. #undef IRQLIST_14
  101. /*
  102. * This is the 'legacy' 8259A Programmable Interrupt Controller,
  103. * present in the majority of PC/AT boxes.
  104. * plus some generic x86 specific things if generic specifics makes
  105. * any sense at all.
  106. * this file should become arch/i386/kernel/irq.c when the old irq.c
  107. * moves to arch independent land
  108. */
  109. DEFINE_SPINLOCK(i8259A_lock);
  110. static void end_8259A_irq (unsigned int irq)
  111. {
  112. if (irq > 256) {
  113. char var;
  114. printk("return %p stack %p ti %p\n", __builtin_return_address(0), &var, task_thread_info(current));
  115. BUG();
  116. }
  117. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)) &&
  118. irq_desc[irq].action)
  119. enable_8259A_irq(irq);
  120. }
  121. #define shutdown_8259A_irq disable_8259A_irq
  122. static void mask_and_ack_8259A(unsigned int);
  123. static unsigned int startup_8259A_irq(unsigned int irq)
  124. {
  125. enable_8259A_irq(irq);
  126. return 0; /* never anything pending */
  127. }
  128. static struct hw_interrupt_type i8259A_irq_type = {
  129. .typename = "XT-PIC",
  130. .startup = startup_8259A_irq,
  131. .shutdown = shutdown_8259A_irq,
  132. .enable = enable_8259A_irq,
  133. .disable = disable_8259A_irq,
  134. .ack = mask_and_ack_8259A,
  135. .end = end_8259A_irq,
  136. };
  137. /*
  138. * 8259A PIC functions to handle ISA devices:
  139. */
  140. /*
  141. * This contains the irq mask for both 8259A irq controllers,
  142. */
  143. static unsigned int cached_irq_mask = 0xffff;
  144. #define __byte(x,y) (((unsigned char *)&(y))[x])
  145. #define cached_21 (__byte(0,cached_irq_mask))
  146. #define cached_A1 (__byte(1,cached_irq_mask))
  147. /*
  148. * Not all IRQs can be routed through the IO-APIC, eg. on certain (older)
  149. * boards the timer interrupt is not really connected to any IO-APIC pin,
  150. * it's fed to the master 8259A's IR0 line only.
  151. *
  152. * Any '1' bit in this mask means the IRQ is routed through the IO-APIC.
  153. * this 'mixed mode' IRQ handling costs nothing because it's only used
  154. * at IRQ setup time.
  155. */
  156. unsigned long io_apic_irqs;
  157. void disable_8259A_irq(unsigned int irq)
  158. {
  159. unsigned int mask = 1 << irq;
  160. unsigned long flags;
  161. spin_lock_irqsave(&i8259A_lock, flags);
  162. cached_irq_mask |= mask;
  163. if (irq & 8)
  164. outb(cached_A1,0xA1);
  165. else
  166. outb(cached_21,0x21);
  167. spin_unlock_irqrestore(&i8259A_lock, flags);
  168. }
  169. void enable_8259A_irq(unsigned int irq)
  170. {
  171. unsigned int mask = ~(1 << irq);
  172. unsigned long flags;
  173. spin_lock_irqsave(&i8259A_lock, flags);
  174. cached_irq_mask &= mask;
  175. if (irq & 8)
  176. outb(cached_A1,0xA1);
  177. else
  178. outb(cached_21,0x21);
  179. spin_unlock_irqrestore(&i8259A_lock, flags);
  180. }
  181. int i8259A_irq_pending(unsigned int irq)
  182. {
  183. unsigned int mask = 1<<irq;
  184. unsigned long flags;
  185. int ret;
  186. spin_lock_irqsave(&i8259A_lock, flags);
  187. if (irq < 8)
  188. ret = inb(0x20) & mask;
  189. else
  190. ret = inb(0xA0) & (mask >> 8);
  191. spin_unlock_irqrestore(&i8259A_lock, flags);
  192. return ret;
  193. }
  194. void make_8259A_irq(unsigned int irq)
  195. {
  196. disable_irq_nosync(irq);
  197. io_apic_irqs &= ~(1<<irq);
  198. irq_desc[irq].handler = &i8259A_irq_type;
  199. enable_irq(irq);
  200. }
  201. /*
  202. * This function assumes to be called rarely. Switching between
  203. * 8259A registers is slow.
  204. * This has to be protected by the irq controller spinlock
  205. * before being called.
  206. */
  207. static inline int i8259A_irq_real(unsigned int irq)
  208. {
  209. int value;
  210. int irqmask = 1<<irq;
  211. if (irq < 8) {
  212. outb(0x0B,0x20); /* ISR register */
  213. value = inb(0x20) & irqmask;
  214. outb(0x0A,0x20); /* back to the IRR register */
  215. return value;
  216. }
  217. outb(0x0B,0xA0); /* ISR register */
  218. value = inb(0xA0) & (irqmask >> 8);
  219. outb(0x0A,0xA0); /* back to the IRR register */
  220. return value;
  221. }
  222. /*
  223. * Careful! The 8259A is a fragile beast, it pretty
  224. * much _has_ to be done exactly like this (mask it
  225. * first, _then_ send the EOI, and the order of EOI
  226. * to the two 8259s is important!
  227. */
  228. static void mask_and_ack_8259A(unsigned int irq)
  229. {
  230. unsigned int irqmask = 1 << irq;
  231. unsigned long flags;
  232. spin_lock_irqsave(&i8259A_lock, flags);
  233. /*
  234. * Lightweight spurious IRQ detection. We do not want
  235. * to overdo spurious IRQ handling - it's usually a sign
  236. * of hardware problems, so we only do the checks we can
  237. * do without slowing down good hardware unnecesserily.
  238. *
  239. * Note that IRQ7 and IRQ15 (the two spurious IRQs
  240. * usually resulting from the 8259A-1|2 PICs) occur
  241. * even if the IRQ is masked in the 8259A. Thus we
  242. * can check spurious 8259A IRQs without doing the
  243. * quite slow i8259A_irq_real() call for every IRQ.
  244. * This does not cover 100% of spurious interrupts,
  245. * but should be enough to warn the user that there
  246. * is something bad going on ...
  247. */
  248. if (cached_irq_mask & irqmask)
  249. goto spurious_8259A_irq;
  250. cached_irq_mask |= irqmask;
  251. handle_real_irq:
  252. if (irq & 8) {
  253. inb(0xA1); /* DUMMY - (do we need this?) */
  254. outb(cached_A1,0xA1);
  255. outb(0x60+(irq&7),0xA0);/* 'Specific EOI' to slave */
  256. outb(0x62,0x20); /* 'Specific EOI' to master-IRQ2 */
  257. } else {
  258. inb(0x21); /* DUMMY - (do we need this?) */
  259. outb(cached_21,0x21);
  260. outb(0x60+irq,0x20); /* 'Specific EOI' to master */
  261. }
  262. spin_unlock_irqrestore(&i8259A_lock, flags);
  263. return;
  264. spurious_8259A_irq:
  265. /*
  266. * this is the slow path - should happen rarely.
  267. */
  268. if (i8259A_irq_real(irq))
  269. /*
  270. * oops, the IRQ _is_ in service according to the
  271. * 8259A - not spurious, go handle it.
  272. */
  273. goto handle_real_irq;
  274. {
  275. static int spurious_irq_mask;
  276. /*
  277. * At this point we can be sure the IRQ is spurious,
  278. * lets ACK and report it. [once per IRQ]
  279. */
  280. if (!(spurious_irq_mask & irqmask)) {
  281. printk(KERN_DEBUG "spurious 8259A interrupt: IRQ%d.\n", irq);
  282. spurious_irq_mask |= irqmask;
  283. }
  284. atomic_inc(&irq_err_count);
  285. /*
  286. * Theoretically we do not have to handle this IRQ,
  287. * but in Linux this does not cause problems and is
  288. * simpler for us.
  289. */
  290. goto handle_real_irq;
  291. }
  292. }
  293. void init_8259A(int auto_eoi)
  294. {
  295. unsigned long flags;
  296. spin_lock_irqsave(&i8259A_lock, flags);
  297. outb(0xff, 0x21); /* mask all of 8259A-1 */
  298. outb(0xff, 0xA1); /* mask all of 8259A-2 */
  299. /*
  300. * outb_p - this has to work on a wide range of PC hardware.
  301. */
  302. outb_p(0x11, 0x20); /* ICW1: select 8259A-1 init */
  303. outb_p(0x20 + 0, 0x21); /* ICW2: 8259A-1 IR0-7 mapped to 0x20-0x27 */
  304. outb_p(0x04, 0x21); /* 8259A-1 (the master) has a slave on IR2 */
  305. if (auto_eoi)
  306. outb_p(0x03, 0x21); /* master does Auto EOI */
  307. else
  308. outb_p(0x01, 0x21); /* master expects normal EOI */
  309. outb_p(0x11, 0xA0); /* ICW1: select 8259A-2 init */
  310. outb_p(0x20 + 8, 0xA1); /* ICW2: 8259A-2 IR0-7 mapped to 0x28-0x2f */
  311. outb_p(0x02, 0xA1); /* 8259A-2 is a slave on master's IR2 */
  312. outb_p(0x01, 0xA1); /* (slave's support for AEOI in flat mode
  313. is to be investigated) */
  314. if (auto_eoi)
  315. /*
  316. * in AEOI mode we just have to mask the interrupt
  317. * when acking.
  318. */
  319. i8259A_irq_type.ack = disable_8259A_irq;
  320. else
  321. i8259A_irq_type.ack = mask_and_ack_8259A;
  322. udelay(100); /* wait for 8259A to initialize */
  323. outb(cached_21, 0x21); /* restore master IRQ mask */
  324. outb(cached_A1, 0xA1); /* restore slave IRQ mask */
  325. spin_unlock_irqrestore(&i8259A_lock, flags);
  326. }
  327. static char irq_trigger[2];
  328. /**
  329. * ELCR registers (0x4d0, 0x4d1) control edge/level of IRQ
  330. */
  331. static void restore_ELCR(char *trigger)
  332. {
  333. outb(trigger[0], 0x4d0);
  334. outb(trigger[1], 0x4d1);
  335. }
  336. static void save_ELCR(char *trigger)
  337. {
  338. /* IRQ 0,1,2,8,13 are marked as reserved */
  339. trigger[0] = inb(0x4d0) & 0xF8;
  340. trigger[1] = inb(0x4d1) & 0xDE;
  341. }
  342. static int i8259A_resume(struct sys_device *dev)
  343. {
  344. init_8259A(0);
  345. restore_ELCR(irq_trigger);
  346. return 0;
  347. }
  348. static int i8259A_suspend(struct sys_device *dev, pm_message_t state)
  349. {
  350. save_ELCR(irq_trigger);
  351. return 0;
  352. }
  353. static int i8259A_shutdown(struct sys_device *dev)
  354. {
  355. /* Put the i8259A into a quiescent state that
  356. * the kernel initialization code can get it
  357. * out of.
  358. */
  359. outb(0xff, 0x21); /* mask all of 8259A-1 */
  360. outb(0xff, 0xA1); /* mask all of 8259A-1 */
  361. return 0;
  362. }
  363. static struct sysdev_class i8259_sysdev_class = {
  364. set_kset_name("i8259"),
  365. .suspend = i8259A_suspend,
  366. .resume = i8259A_resume,
  367. .shutdown = i8259A_shutdown,
  368. };
  369. static struct sys_device device_i8259A = {
  370. .id = 0,
  371. .cls = &i8259_sysdev_class,
  372. };
  373. static int __init i8259A_init_sysfs(void)
  374. {
  375. int error = sysdev_class_register(&i8259_sysdev_class);
  376. if (!error)
  377. error = sysdev_register(&device_i8259A);
  378. return error;
  379. }
  380. device_initcall(i8259A_init_sysfs);
  381. /*
  382. * IRQ2 is cascade interrupt to second interrupt controller
  383. */
  384. static struct irqaction irq2 = { no_action, 0, CPU_MASK_NONE, "cascade", NULL, NULL};
  385. void __init init_ISA_irqs (void)
  386. {
  387. int i;
  388. #ifdef CONFIG_X86_LOCAL_APIC
  389. init_bsp_APIC();
  390. #endif
  391. init_8259A(0);
  392. for (i = 0; i < NR_IRQS; i++) {
  393. irq_desc[i].status = IRQ_DISABLED;
  394. irq_desc[i].action = NULL;
  395. irq_desc[i].depth = 1;
  396. if (i < 16) {
  397. /*
  398. * 16 old-style INTA-cycle interrupts:
  399. */
  400. irq_desc[i].handler = &i8259A_irq_type;
  401. } else {
  402. /*
  403. * 'high' PCI IRQs filled in on demand
  404. */
  405. irq_desc[i].handler = &no_irq_type;
  406. }
  407. }
  408. }
  409. void apic_timer_interrupt(void);
  410. void spurious_interrupt(void);
  411. void error_interrupt(void);
  412. void reschedule_interrupt(void);
  413. void call_function_interrupt(void);
  414. void invalidate_interrupt0(void);
  415. void invalidate_interrupt1(void);
  416. void invalidate_interrupt2(void);
  417. void invalidate_interrupt3(void);
  418. void invalidate_interrupt4(void);
  419. void invalidate_interrupt5(void);
  420. void invalidate_interrupt6(void);
  421. void invalidate_interrupt7(void);
  422. void thermal_interrupt(void);
  423. void threshold_interrupt(void);
  424. void i8254_timer_resume(void);
  425. static void setup_timer_hardware(void)
  426. {
  427. outb_p(0x34,0x43); /* binary, mode 2, LSB/MSB, ch 0 */
  428. udelay(10);
  429. outb_p(LATCH & 0xff , 0x40); /* LSB */
  430. udelay(10);
  431. outb(LATCH >> 8 , 0x40); /* MSB */
  432. }
  433. static int timer_resume(struct sys_device *dev)
  434. {
  435. setup_timer_hardware();
  436. return 0;
  437. }
  438. void i8254_timer_resume(void)
  439. {
  440. setup_timer_hardware();
  441. }
  442. static struct sysdev_class timer_sysclass = {
  443. set_kset_name("timer_pit"),
  444. .resume = timer_resume,
  445. };
  446. static struct sys_device device_timer = {
  447. .id = 0,
  448. .cls = &timer_sysclass,
  449. };
  450. static int __init init_timer_sysfs(void)
  451. {
  452. int error = sysdev_class_register(&timer_sysclass);
  453. if (!error)
  454. error = sysdev_register(&device_timer);
  455. return error;
  456. }
  457. device_initcall(init_timer_sysfs);
  458. void __init init_IRQ(void)
  459. {
  460. int i;
  461. init_ISA_irqs();
  462. /*
  463. * Cover the whole vector space, no vector can escape
  464. * us. (some of these will be overridden and become
  465. * 'special' SMP interrupts)
  466. */
  467. for (i = 0; i < (NR_VECTORS - FIRST_EXTERNAL_VECTOR); i++) {
  468. int vector = FIRST_EXTERNAL_VECTOR + i;
  469. if (i >= NR_IRQS)
  470. break;
  471. if (vector != IA32_SYSCALL_VECTOR)
  472. set_intr_gate(vector, interrupt[i]);
  473. }
  474. #ifdef CONFIG_SMP
  475. /*
  476. * IRQ0 must be given a fixed assignment and initialized,
  477. * because it's used before the IO-APIC is set up.
  478. */
  479. set_intr_gate(FIRST_DEVICE_VECTOR, interrupt[0]);
  480. /*
  481. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  482. * IPI, driven by wakeup.
  483. */
  484. set_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  485. /* IPIs for invalidation */
  486. set_intr_gate(INVALIDATE_TLB_VECTOR_START+0, invalidate_interrupt0);
  487. set_intr_gate(INVALIDATE_TLB_VECTOR_START+1, invalidate_interrupt1);
  488. set_intr_gate(INVALIDATE_TLB_VECTOR_START+2, invalidate_interrupt2);
  489. set_intr_gate(INVALIDATE_TLB_VECTOR_START+3, invalidate_interrupt3);
  490. set_intr_gate(INVALIDATE_TLB_VECTOR_START+4, invalidate_interrupt4);
  491. set_intr_gate(INVALIDATE_TLB_VECTOR_START+5, invalidate_interrupt5);
  492. set_intr_gate(INVALIDATE_TLB_VECTOR_START+6, invalidate_interrupt6);
  493. set_intr_gate(INVALIDATE_TLB_VECTOR_START+7, invalidate_interrupt7);
  494. /* IPI for generic function call */
  495. set_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  496. #endif
  497. set_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
  498. set_intr_gate(THRESHOLD_APIC_VECTOR, threshold_interrupt);
  499. #ifdef CONFIG_X86_LOCAL_APIC
  500. /* self generated IPI for local APIC timer */
  501. set_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
  502. /* IPI vectors for APIC spurious and error interrupts */
  503. set_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
  504. set_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
  505. #endif
  506. /*
  507. * Set the clock to HZ Hz, we already have a valid
  508. * vector now:
  509. */
  510. setup_timer_hardware();
  511. if (!acpi_ioapic)
  512. setup_irq(2, &irq2);
  513. }