pci_schizo.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174
  1. /* $Id: pci_schizo.c,v 1.24 2002/01/23 11:27:32 davem Exp $
  2. * pci_schizo.c: SCHIZO/TOMATILLO specific PCI controller support.
  3. *
  4. * Copyright (C) 2001, 2002, 2003 David S. Miller (davem@redhat.com)
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/types.h>
  8. #include <linux/pci.h>
  9. #include <linux/init.h>
  10. #include <linux/slab.h>
  11. #include <linux/interrupt.h>
  12. #include <asm/pbm.h>
  13. #include <asm/iommu.h>
  14. #include <asm/irq.h>
  15. #include <asm/upa.h>
  16. #include <asm/pstate.h>
  17. #include "pci_impl.h"
  18. #include "iommu_common.h"
  19. /* All SCHIZO registers are 64-bits. The following accessor
  20. * routines are how they are accessed. The REG parameter
  21. * is a physical address.
  22. */
  23. #define schizo_read(__reg) \
  24. ({ u64 __ret; \
  25. __asm__ __volatile__("ldxa [%1] %2, %0" \
  26. : "=r" (__ret) \
  27. : "r" (__reg), "i" (ASI_PHYS_BYPASS_EC_E) \
  28. : "memory"); \
  29. __ret; \
  30. })
  31. #define schizo_write(__reg, __val) \
  32. __asm__ __volatile__("stxa %0, [%1] %2" \
  33. : /* no outputs */ \
  34. : "r" (__val), "r" (__reg), \
  35. "i" (ASI_PHYS_BYPASS_EC_E) \
  36. : "memory")
  37. /* This is a convention that at least Excalibur and Merlin
  38. * follow. I suppose the SCHIZO used in Starcat and friends
  39. * will do similar.
  40. *
  41. * The only way I could see this changing is if the newlink
  42. * block requires more space in Schizo's address space than
  43. * they predicted, thus requiring an address space reorg when
  44. * the newer Schizo is taped out.
  45. */
  46. /* Streaming buffer control register. */
  47. #define SCHIZO_STRBUF_CTRL_LPTR 0x00000000000000f0UL /* LRU Lock Pointer */
  48. #define SCHIZO_STRBUF_CTRL_LENAB 0x0000000000000008UL /* LRU Lock Enable */
  49. #define SCHIZO_STRBUF_CTRL_RRDIS 0x0000000000000004UL /* Rerun Disable */
  50. #define SCHIZO_STRBUF_CTRL_DENAB 0x0000000000000002UL /* Diagnostic Mode Enable */
  51. #define SCHIZO_STRBUF_CTRL_ENAB 0x0000000000000001UL /* Streaming Buffer Enable */
  52. /* IOMMU control register. */
  53. #define SCHIZO_IOMMU_CTRL_RESV 0xfffffffff9000000UL /* Reserved */
  54. #define SCHIZO_IOMMU_CTRL_XLTESTAT 0x0000000006000000UL /* Translation Error Status */
  55. #define SCHIZO_IOMMU_CTRL_XLTEERR 0x0000000001000000UL /* Translation Error encountered */
  56. #define SCHIZO_IOMMU_CTRL_LCKEN 0x0000000000800000UL /* Enable translation locking */
  57. #define SCHIZO_IOMMU_CTRL_LCKPTR 0x0000000000780000UL /* Translation lock pointer */
  58. #define SCHIZO_IOMMU_CTRL_TSBSZ 0x0000000000070000UL /* TSB Size */
  59. #define SCHIZO_IOMMU_TSBSZ_1K 0x0000000000000000UL /* TSB Table 1024 8-byte entries */
  60. #define SCHIZO_IOMMU_TSBSZ_2K 0x0000000000010000UL /* TSB Table 2048 8-byte entries */
  61. #define SCHIZO_IOMMU_TSBSZ_4K 0x0000000000020000UL /* TSB Table 4096 8-byte entries */
  62. #define SCHIZO_IOMMU_TSBSZ_8K 0x0000000000030000UL /* TSB Table 8192 8-byte entries */
  63. #define SCHIZO_IOMMU_TSBSZ_16K 0x0000000000040000UL /* TSB Table 16k 8-byte entries */
  64. #define SCHIZO_IOMMU_TSBSZ_32K 0x0000000000050000UL /* TSB Table 32k 8-byte entries */
  65. #define SCHIZO_IOMMU_TSBSZ_64K 0x0000000000060000UL /* TSB Table 64k 8-byte entries */
  66. #define SCHIZO_IOMMU_TSBSZ_128K 0x0000000000070000UL /* TSB Table 128k 8-byte entries */
  67. #define SCHIZO_IOMMU_CTRL_RESV2 0x000000000000fff8UL /* Reserved */
  68. #define SCHIZO_IOMMU_CTRL_TBWSZ 0x0000000000000004UL /* Assumed page size, 0=8k 1=64k */
  69. #define SCHIZO_IOMMU_CTRL_DENAB 0x0000000000000002UL /* Diagnostic mode enable */
  70. #define SCHIZO_IOMMU_CTRL_ENAB 0x0000000000000001UL /* IOMMU Enable */
  71. /* Schizo config space address format is nearly identical to
  72. * that of PSYCHO:
  73. *
  74. * 32 24 23 16 15 11 10 8 7 2 1 0
  75. * ---------------------------------------------------------
  76. * |0 0 0 0 0 0 0 0 0| bus | device | function | reg | 0 0 |
  77. * ---------------------------------------------------------
  78. */
  79. #define SCHIZO_CONFIG_BASE(PBM) ((PBM)->config_space)
  80. #define SCHIZO_CONFIG_ENCODE(BUS, DEVFN, REG) \
  81. (((unsigned long)(BUS) << 16) | \
  82. ((unsigned long)(DEVFN) << 8) | \
  83. ((unsigned long)(REG)))
  84. static void *schizo_pci_config_mkaddr(struct pci_pbm_info *pbm,
  85. unsigned char bus,
  86. unsigned int devfn,
  87. int where)
  88. {
  89. if (!pbm)
  90. return NULL;
  91. bus -= pbm->pci_first_busno;
  92. return (void *)
  93. (SCHIZO_CONFIG_BASE(pbm) |
  94. SCHIZO_CONFIG_ENCODE(bus, devfn, where));
  95. }
  96. /* Just make sure the bus number is in range. */
  97. static int schizo_out_of_range(struct pci_pbm_info *pbm,
  98. unsigned char bus,
  99. unsigned char devfn)
  100. {
  101. if (bus < pbm->pci_first_busno ||
  102. bus > pbm->pci_last_busno)
  103. return 1;
  104. return 0;
  105. }
  106. /* SCHIZO PCI configuration space accessors. */
  107. static int schizo_read_pci_cfg(struct pci_bus *bus_dev, unsigned int devfn,
  108. int where, int size, u32 *value)
  109. {
  110. struct pci_pbm_info *pbm = bus_dev->sysdata;
  111. unsigned char bus = bus_dev->number;
  112. u32 *addr;
  113. u16 tmp16;
  114. u8 tmp8;
  115. switch (size) {
  116. case 1:
  117. *value = 0xff;
  118. break;
  119. case 2:
  120. *value = 0xffff;
  121. break;
  122. case 4:
  123. *value = 0xffffffff;
  124. break;
  125. }
  126. addr = schizo_pci_config_mkaddr(pbm, bus, devfn, where);
  127. if (!addr)
  128. return PCIBIOS_SUCCESSFUL;
  129. if (schizo_out_of_range(pbm, bus, devfn))
  130. return PCIBIOS_SUCCESSFUL;
  131. switch (size) {
  132. case 1:
  133. pci_config_read8((u8 *)addr, &tmp8);
  134. *value = tmp8;
  135. break;
  136. case 2:
  137. if (where & 0x01) {
  138. printk("pci_read_config_word: misaligned reg [%x]\n",
  139. where);
  140. return PCIBIOS_SUCCESSFUL;
  141. }
  142. pci_config_read16((u16 *)addr, &tmp16);
  143. *value = tmp16;
  144. break;
  145. case 4:
  146. if (where & 0x03) {
  147. printk("pci_read_config_dword: misaligned reg [%x]\n",
  148. where);
  149. return PCIBIOS_SUCCESSFUL;
  150. }
  151. pci_config_read32(addr, value);
  152. break;
  153. }
  154. return PCIBIOS_SUCCESSFUL;
  155. }
  156. static int schizo_write_pci_cfg(struct pci_bus *bus_dev, unsigned int devfn,
  157. int where, int size, u32 value)
  158. {
  159. struct pci_pbm_info *pbm = bus_dev->sysdata;
  160. unsigned char bus = bus_dev->number;
  161. u32 *addr;
  162. addr = schizo_pci_config_mkaddr(pbm, bus, devfn, where);
  163. if (!addr)
  164. return PCIBIOS_SUCCESSFUL;
  165. if (schizo_out_of_range(pbm, bus, devfn))
  166. return PCIBIOS_SUCCESSFUL;
  167. switch (size) {
  168. case 1:
  169. pci_config_write8((u8 *)addr, value);
  170. break;
  171. case 2:
  172. if (where & 0x01) {
  173. printk("pci_write_config_word: misaligned reg [%x]\n",
  174. where);
  175. return PCIBIOS_SUCCESSFUL;
  176. }
  177. pci_config_write16((u16 *)addr, value);
  178. break;
  179. case 4:
  180. if (where & 0x03) {
  181. printk("pci_write_config_dword: misaligned reg [%x]\n",
  182. where);
  183. return PCIBIOS_SUCCESSFUL;
  184. }
  185. pci_config_write32(addr, value);
  186. }
  187. return PCIBIOS_SUCCESSFUL;
  188. }
  189. static struct pci_ops schizo_ops = {
  190. .read = schizo_read_pci_cfg,
  191. .write = schizo_write_pci_cfg,
  192. };
  193. /* SCHIZO interrupt mapping support. Unlike Psycho, for this controller the
  194. * imap/iclr registers are per-PBM.
  195. */
  196. #define SCHIZO_IMAP_BASE 0x1000UL
  197. #define SCHIZO_ICLR_BASE 0x1400UL
  198. static unsigned long schizo_imap_offset(unsigned long ino)
  199. {
  200. return SCHIZO_IMAP_BASE + (ino * 8UL);
  201. }
  202. static unsigned long schizo_iclr_offset(unsigned long ino)
  203. {
  204. return SCHIZO_ICLR_BASE + (ino * 8UL);
  205. }
  206. /* PCI SCHIZO INO number to Sparc PIL level. This table only matters for
  207. * INOs which will not have an associated PCI device struct, ie. onboard
  208. * EBUS devices and PCI controller internal error interrupts.
  209. */
  210. static unsigned char schizo_pil_table[] = {
  211. /*0x00*/0, 0, 0, 0, /* PCI slot 0 Int A, B, C, D */
  212. /*0x04*/0, 0, 0, 0, /* PCI slot 1 Int A, B, C, D */
  213. /*0x08*/0, 0, 0, 0, /* PCI slot 2 Int A, B, C, D */
  214. /*0x0c*/0, 0, 0, 0, /* PCI slot 3 Int A, B, C, D */
  215. /*0x10*/0, 0, 0, 0, /* PCI slot 4 Int A, B, C, D */
  216. /*0x14*/0, 0, 0, 0, /* PCI slot 5 Int A, B, C, D */
  217. /*0x18*/5, /* SCSI */
  218. /*0x19*/5, /* second SCSI */
  219. /*0x1a*/0, /* UNKNOWN */
  220. /*0x1b*/0, /* UNKNOWN */
  221. /*0x1c*/8, /* Parallel */
  222. /*0x1d*/5, /* Ethernet */
  223. /*0x1e*/8, /* Firewire-1394 */
  224. /*0x1f*/9, /* USB */
  225. /*0x20*/13, /* Audio Record */
  226. /*0x21*/14, /* Audio Playback */
  227. /*0x22*/12, /* Serial */
  228. /*0x23*/5, /* EBUS I2C */
  229. /*0x24*/10, /* RTC Clock */
  230. /*0x25*/11, /* Floppy */
  231. /*0x26*/0, /* UNKNOWN */
  232. /*0x27*/0, /* UNKNOWN */
  233. /*0x28*/0, /* UNKNOWN */
  234. /*0x29*/0, /* UNKNOWN */
  235. /*0x2a*/10, /* UPA 1 */
  236. /*0x2b*/10, /* UPA 2 */
  237. /*0x2c*/0, /* UNKNOWN */
  238. /*0x2d*/0, /* UNKNOWN */
  239. /*0x2e*/0, /* UNKNOWN */
  240. /*0x2f*/0, /* UNKNOWN */
  241. /*0x30*/15, /* Uncorrectable ECC */
  242. /*0x31*/15, /* Correctable ECC */
  243. /*0x32*/15, /* PCI Bus A Error */
  244. /*0x33*/15, /* PCI Bus B Error */
  245. /*0x34*/15, /* Safari Bus Error */
  246. /*0x35*/0, /* Reserved */
  247. /*0x36*/0, /* Reserved */
  248. /*0x37*/0, /* Reserved */
  249. /*0x38*/0, /* Reserved for NewLink */
  250. /*0x39*/0, /* Reserved for NewLink */
  251. /*0x3a*/0, /* Reserved for NewLink */
  252. /*0x3b*/0, /* Reserved for NewLink */
  253. /*0x3c*/0, /* Reserved for NewLink */
  254. /*0x3d*/0, /* Reserved for NewLink */
  255. /*0x3e*/0, /* Reserved for NewLink */
  256. /*0x3f*/0, /* Reserved for NewLink */
  257. };
  258. static int schizo_ino_to_pil(struct pci_dev *pdev, unsigned int ino)
  259. {
  260. int ret;
  261. if (pdev &&
  262. pdev->vendor == PCI_VENDOR_ID_SUN &&
  263. pdev->device == PCI_DEVICE_ID_SUN_RIO_USB)
  264. return 9;
  265. ret = schizo_pil_table[ino];
  266. if (ret == 0 && pdev == NULL) {
  267. ret = 5;
  268. } else if (ret == 0) {
  269. switch ((pdev->class >> 16) & 0xff) {
  270. case PCI_BASE_CLASS_STORAGE:
  271. ret = 5;
  272. break;
  273. case PCI_BASE_CLASS_NETWORK:
  274. ret = 6;
  275. break;
  276. case PCI_BASE_CLASS_DISPLAY:
  277. ret = 9;
  278. break;
  279. case PCI_BASE_CLASS_MULTIMEDIA:
  280. case PCI_BASE_CLASS_MEMORY:
  281. case PCI_BASE_CLASS_BRIDGE:
  282. case PCI_BASE_CLASS_SERIAL:
  283. ret = 10;
  284. break;
  285. default:
  286. ret = 5;
  287. break;
  288. };
  289. }
  290. return ret;
  291. }
  292. static void tomatillo_wsync_handler(struct ino_bucket *bucket, void *_arg1, void *_arg2)
  293. {
  294. unsigned long sync_reg = (unsigned long) _arg2;
  295. u64 mask = 1UL << (__irq_ino(__irq(bucket)) & IMAP_INO);
  296. u64 val;
  297. int limit;
  298. schizo_write(sync_reg, mask);
  299. limit = 100000;
  300. val = 0;
  301. while (--limit) {
  302. val = schizo_read(sync_reg);
  303. if (!(val & mask))
  304. break;
  305. }
  306. if (limit <= 0) {
  307. printk("tomatillo_wsync_handler: DMA won't sync [%lx:%lx]\n",
  308. val, mask);
  309. }
  310. if (_arg1) {
  311. static unsigned char cacheline[64]
  312. __attribute__ ((aligned (64)));
  313. __asm__ __volatile__("rd %%fprs, %0\n\t"
  314. "or %0, %4, %1\n\t"
  315. "wr %1, 0x0, %%fprs\n\t"
  316. "stda %%f0, [%5] %6\n\t"
  317. "wr %0, 0x0, %%fprs\n\t"
  318. "membar #Sync"
  319. : "=&r" (mask), "=&r" (val)
  320. : "0" (mask), "1" (val),
  321. "i" (FPRS_FEF), "r" (&cacheline[0]),
  322. "i" (ASI_BLK_COMMIT_P));
  323. }
  324. }
  325. static unsigned int schizo_irq_build(struct pci_pbm_info *pbm,
  326. struct pci_dev *pdev,
  327. unsigned int ino)
  328. {
  329. struct ino_bucket *bucket;
  330. unsigned long imap, iclr;
  331. unsigned long imap_off, iclr_off;
  332. int pil, ign_fixup;
  333. ino &= PCI_IRQ_INO;
  334. imap_off = schizo_imap_offset(ino);
  335. /* Now build the IRQ bucket. */
  336. pil = schizo_ino_to_pil(pdev, ino);
  337. if (PIL_RESERVED(pil))
  338. BUG();
  339. imap = pbm->pbm_regs + imap_off;
  340. imap += 4;
  341. iclr_off = schizo_iclr_offset(ino);
  342. iclr = pbm->pbm_regs + iclr_off;
  343. iclr += 4;
  344. /* On Schizo, no inofixup occurs. This is because each
  345. * INO has it's own IMAP register. On Psycho and Sabre
  346. * there is only one IMAP register for each PCI slot even
  347. * though four different INOs can be generated by each
  348. * PCI slot.
  349. *
  350. * But, for JBUS variants (essentially, Tomatillo), we have
  351. * to fixup the lowest bit of the interrupt group number.
  352. */
  353. ign_fixup = 0;
  354. if (pbm->chip_type == PBM_CHIP_TYPE_TOMATILLO) {
  355. if (pbm->portid & 1)
  356. ign_fixup = (1 << 6);
  357. }
  358. bucket = __bucket(build_irq(pil, ign_fixup, iclr, imap));
  359. bucket->flags |= IBF_PCI;
  360. if (pdev && pbm->chip_type == PBM_CHIP_TYPE_TOMATILLO) {
  361. struct irq_desc *p = bucket->irq_info;
  362. p->pre_handler = tomatillo_wsync_handler;
  363. p->pre_handler_arg1 = ((pbm->chip_version <= 4) ?
  364. (void *) 1 : (void *) 0);
  365. p->pre_handler_arg2 = (void *) pbm->sync_reg;
  366. }
  367. return __irq(bucket);
  368. }
  369. /* SCHIZO error handling support. */
  370. enum schizo_error_type {
  371. UE_ERR, CE_ERR, PCI_ERR, SAFARI_ERR
  372. };
  373. static DEFINE_SPINLOCK(stc_buf_lock);
  374. static unsigned long stc_error_buf[128];
  375. static unsigned long stc_tag_buf[16];
  376. static unsigned long stc_line_buf[16];
  377. #define SCHIZO_UE_INO 0x30 /* Uncorrectable ECC error */
  378. #define SCHIZO_CE_INO 0x31 /* Correctable ECC error */
  379. #define SCHIZO_PCIERR_A_INO 0x32 /* PBM A PCI bus error */
  380. #define SCHIZO_PCIERR_B_INO 0x33 /* PBM B PCI bus error */
  381. #define SCHIZO_SERR_INO 0x34 /* Safari interface error */
  382. struct pci_pbm_info *pbm_for_ino(struct pci_controller_info *p, u32 ino)
  383. {
  384. ino &= IMAP_INO;
  385. if (p->pbm_A.ino_bitmap & (1UL << ino))
  386. return &p->pbm_A;
  387. if (p->pbm_B.ino_bitmap & (1UL << ino))
  388. return &p->pbm_B;
  389. printk("PCI%d: No ino_bitmap entry for ino[%x], bitmaps "
  390. "PBM_A[%016lx] PBM_B[%016lx]",
  391. p->index, ino,
  392. p->pbm_A.ino_bitmap,
  393. p->pbm_B.ino_bitmap);
  394. printk("PCI%d: Using PBM_A, report this problem immediately.\n",
  395. p->index);
  396. return &p->pbm_A;
  397. }
  398. static void schizo_clear_other_err_intr(struct pci_controller_info *p, int irq)
  399. {
  400. struct pci_pbm_info *pbm;
  401. struct ino_bucket *bucket;
  402. unsigned long iclr;
  403. /* Do not clear the interrupt for the other PCI bus.
  404. *
  405. * This "ACK both PBM IRQs" only needs to be performed
  406. * for chip-wide error interrupts.
  407. */
  408. if ((irq & IMAP_INO) == SCHIZO_PCIERR_A_INO ||
  409. (irq & IMAP_INO) == SCHIZO_PCIERR_B_INO)
  410. return;
  411. pbm = pbm_for_ino(p, irq);
  412. if (pbm == &p->pbm_A)
  413. pbm = &p->pbm_B;
  414. else
  415. pbm = &p->pbm_A;
  416. irq = schizo_irq_build(pbm, NULL,
  417. (pbm->portid << 6) | (irq & IMAP_INO));
  418. bucket = __bucket(irq);
  419. iclr = bucket->iclr;
  420. upa_writel(ICLR_IDLE, iclr);
  421. }
  422. #define SCHIZO_STC_ERR 0xb800UL /* --> 0xba00 */
  423. #define SCHIZO_STC_TAG 0xba00UL /* --> 0xba80 */
  424. #define SCHIZO_STC_LINE 0xbb00UL /* --> 0xbb80 */
  425. #define SCHIZO_STCERR_WRITE 0x2UL
  426. #define SCHIZO_STCERR_READ 0x1UL
  427. #define SCHIZO_STCTAG_PPN 0x3fffffff00000000UL
  428. #define SCHIZO_STCTAG_VPN 0x00000000ffffe000UL
  429. #define SCHIZO_STCTAG_VALID 0x8000000000000000UL
  430. #define SCHIZO_STCTAG_READ 0x4000000000000000UL
  431. #define SCHIZO_STCLINE_LINDX 0x0000000007800000UL
  432. #define SCHIZO_STCLINE_SPTR 0x000000000007e000UL
  433. #define SCHIZO_STCLINE_LADDR 0x0000000000001fc0UL
  434. #define SCHIZO_STCLINE_EPTR 0x000000000000003fUL
  435. #define SCHIZO_STCLINE_VALID 0x0000000000600000UL
  436. #define SCHIZO_STCLINE_FOFN 0x0000000000180000UL
  437. static void __schizo_check_stc_error_pbm(struct pci_pbm_info *pbm,
  438. enum schizo_error_type type)
  439. {
  440. struct pci_strbuf *strbuf = &pbm->stc;
  441. unsigned long regbase = pbm->pbm_regs;
  442. unsigned long err_base, tag_base, line_base;
  443. u64 control;
  444. int i;
  445. err_base = regbase + SCHIZO_STC_ERR;
  446. tag_base = regbase + SCHIZO_STC_TAG;
  447. line_base = regbase + SCHIZO_STC_LINE;
  448. spin_lock(&stc_buf_lock);
  449. /* This is __REALLY__ dangerous. When we put the
  450. * streaming buffer into diagnostic mode to probe
  451. * it's tags and error status, we _must_ clear all
  452. * of the line tag valid bits before re-enabling
  453. * the streaming buffer. If any dirty data lives
  454. * in the STC when we do this, we will end up
  455. * invalidating it before it has a chance to reach
  456. * main memory.
  457. */
  458. control = schizo_read(strbuf->strbuf_control);
  459. schizo_write(strbuf->strbuf_control,
  460. (control | SCHIZO_STRBUF_CTRL_DENAB));
  461. for (i = 0; i < 128; i++) {
  462. unsigned long val;
  463. val = schizo_read(err_base + (i * 8UL));
  464. schizo_write(err_base + (i * 8UL), 0UL);
  465. stc_error_buf[i] = val;
  466. }
  467. for (i = 0; i < 16; i++) {
  468. stc_tag_buf[i] = schizo_read(tag_base + (i * 8UL));
  469. stc_line_buf[i] = schizo_read(line_base + (i * 8UL));
  470. schizo_write(tag_base + (i * 8UL), 0UL);
  471. schizo_write(line_base + (i * 8UL), 0UL);
  472. }
  473. /* OK, state is logged, exit diagnostic mode. */
  474. schizo_write(strbuf->strbuf_control, control);
  475. for (i = 0; i < 16; i++) {
  476. int j, saw_error, first, last;
  477. saw_error = 0;
  478. first = i * 8;
  479. last = first + 8;
  480. for (j = first; j < last; j++) {
  481. unsigned long errval = stc_error_buf[j];
  482. if (errval != 0) {
  483. saw_error++;
  484. printk("%s: STC_ERR(%d)[wr(%d)rd(%d)]\n",
  485. pbm->name,
  486. j,
  487. (errval & SCHIZO_STCERR_WRITE) ? 1 : 0,
  488. (errval & SCHIZO_STCERR_READ) ? 1 : 0);
  489. }
  490. }
  491. if (saw_error != 0) {
  492. unsigned long tagval = stc_tag_buf[i];
  493. unsigned long lineval = stc_line_buf[i];
  494. printk("%s: STC_TAG(%d)[PA(%016lx)VA(%08lx)V(%d)R(%d)]\n",
  495. pbm->name,
  496. i,
  497. ((tagval & SCHIZO_STCTAG_PPN) >> 19UL),
  498. (tagval & SCHIZO_STCTAG_VPN),
  499. ((tagval & SCHIZO_STCTAG_VALID) ? 1 : 0),
  500. ((tagval & SCHIZO_STCTAG_READ) ? 1 : 0));
  501. /* XXX Should spit out per-bank error information... -DaveM */
  502. printk("%s: STC_LINE(%d)[LIDX(%lx)SP(%lx)LADDR(%lx)EP(%lx)"
  503. "V(%d)FOFN(%d)]\n",
  504. pbm->name,
  505. i,
  506. ((lineval & SCHIZO_STCLINE_LINDX) >> 23UL),
  507. ((lineval & SCHIZO_STCLINE_SPTR) >> 13UL),
  508. ((lineval & SCHIZO_STCLINE_LADDR) >> 6UL),
  509. ((lineval & SCHIZO_STCLINE_EPTR) >> 0UL),
  510. ((lineval & SCHIZO_STCLINE_VALID) ? 1 : 0),
  511. ((lineval & SCHIZO_STCLINE_FOFN) ? 1 : 0));
  512. }
  513. }
  514. spin_unlock(&stc_buf_lock);
  515. }
  516. /* IOMMU is per-PBM in Schizo, so interrogate both for anonymous
  517. * controller level errors.
  518. */
  519. #define SCHIZO_IOMMU_TAG 0xa580UL
  520. #define SCHIZO_IOMMU_DATA 0xa600UL
  521. #define SCHIZO_IOMMU_TAG_CTXT 0x0000001ffe000000UL
  522. #define SCHIZO_IOMMU_TAG_ERRSTS 0x0000000001800000UL
  523. #define SCHIZO_IOMMU_TAG_ERR 0x0000000000400000UL
  524. #define SCHIZO_IOMMU_TAG_WRITE 0x0000000000200000UL
  525. #define SCHIZO_IOMMU_TAG_STREAM 0x0000000000100000UL
  526. #define SCHIZO_IOMMU_TAG_SIZE 0x0000000000080000UL
  527. #define SCHIZO_IOMMU_TAG_VPAGE 0x000000000007ffffUL
  528. #define SCHIZO_IOMMU_DATA_VALID 0x0000000100000000UL
  529. #define SCHIZO_IOMMU_DATA_CACHE 0x0000000040000000UL
  530. #define SCHIZO_IOMMU_DATA_PPAGE 0x000000003fffffffUL
  531. static void schizo_check_iommu_error_pbm(struct pci_pbm_info *pbm,
  532. enum schizo_error_type type)
  533. {
  534. struct pci_iommu *iommu = pbm->iommu;
  535. unsigned long iommu_tag[16];
  536. unsigned long iommu_data[16];
  537. unsigned long flags;
  538. u64 control;
  539. int i;
  540. spin_lock_irqsave(&iommu->lock, flags);
  541. control = schizo_read(iommu->iommu_control);
  542. if (control & SCHIZO_IOMMU_CTRL_XLTEERR) {
  543. unsigned long base;
  544. char *type_string;
  545. /* Clear the error encountered bit. */
  546. control &= ~SCHIZO_IOMMU_CTRL_XLTEERR;
  547. schizo_write(iommu->iommu_control, control);
  548. switch((control & SCHIZO_IOMMU_CTRL_XLTESTAT) >> 25UL) {
  549. case 0:
  550. type_string = "Protection Error";
  551. break;
  552. case 1:
  553. type_string = "Invalid Error";
  554. break;
  555. case 2:
  556. type_string = "TimeOut Error";
  557. break;
  558. case 3:
  559. default:
  560. type_string = "ECC Error";
  561. break;
  562. };
  563. printk("%s: IOMMU Error, type[%s]\n",
  564. pbm->name, type_string);
  565. /* Put the IOMMU into diagnostic mode and probe
  566. * it's TLB for entries with error status.
  567. *
  568. * It is very possible for another DVMA to occur
  569. * while we do this probe, and corrupt the system
  570. * further. But we are so screwed at this point
  571. * that we are likely to crash hard anyways, so
  572. * get as much diagnostic information to the
  573. * console as we can.
  574. */
  575. schizo_write(iommu->iommu_control,
  576. control | SCHIZO_IOMMU_CTRL_DENAB);
  577. base = pbm->pbm_regs;
  578. for (i = 0; i < 16; i++) {
  579. iommu_tag[i] =
  580. schizo_read(base + SCHIZO_IOMMU_TAG + (i * 8UL));
  581. iommu_data[i] =
  582. schizo_read(base + SCHIZO_IOMMU_DATA + (i * 8UL));
  583. /* Now clear out the entry. */
  584. schizo_write(base + SCHIZO_IOMMU_TAG + (i * 8UL), 0);
  585. schizo_write(base + SCHIZO_IOMMU_DATA + (i * 8UL), 0);
  586. }
  587. /* Leave diagnostic mode. */
  588. schizo_write(iommu->iommu_control, control);
  589. for (i = 0; i < 16; i++) {
  590. unsigned long tag, data;
  591. tag = iommu_tag[i];
  592. if (!(tag & SCHIZO_IOMMU_TAG_ERR))
  593. continue;
  594. data = iommu_data[i];
  595. switch((tag & SCHIZO_IOMMU_TAG_ERRSTS) >> 23UL) {
  596. case 0:
  597. type_string = "Protection Error";
  598. break;
  599. case 1:
  600. type_string = "Invalid Error";
  601. break;
  602. case 2:
  603. type_string = "TimeOut Error";
  604. break;
  605. case 3:
  606. default:
  607. type_string = "ECC Error";
  608. break;
  609. };
  610. printk("%s: IOMMU TAG(%d)[error(%s) ctx(%x) wr(%d) str(%d) "
  611. "sz(%dK) vpg(%08lx)]\n",
  612. pbm->name, i, type_string,
  613. (int)((tag & SCHIZO_IOMMU_TAG_CTXT) >> 25UL),
  614. ((tag & SCHIZO_IOMMU_TAG_WRITE) ? 1 : 0),
  615. ((tag & SCHIZO_IOMMU_TAG_STREAM) ? 1 : 0),
  616. ((tag & SCHIZO_IOMMU_TAG_SIZE) ? 64 : 8),
  617. (tag & SCHIZO_IOMMU_TAG_VPAGE) << IOMMU_PAGE_SHIFT);
  618. printk("%s: IOMMU DATA(%d)[valid(%d) cache(%d) ppg(%016lx)]\n",
  619. pbm->name, i,
  620. ((data & SCHIZO_IOMMU_DATA_VALID) ? 1 : 0),
  621. ((data & SCHIZO_IOMMU_DATA_CACHE) ? 1 : 0),
  622. (data & SCHIZO_IOMMU_DATA_PPAGE) << IOMMU_PAGE_SHIFT);
  623. }
  624. }
  625. if (pbm->stc.strbuf_enabled)
  626. __schizo_check_stc_error_pbm(pbm, type);
  627. spin_unlock_irqrestore(&iommu->lock, flags);
  628. }
  629. static void schizo_check_iommu_error(struct pci_controller_info *p,
  630. enum schizo_error_type type)
  631. {
  632. schizo_check_iommu_error_pbm(&p->pbm_A, type);
  633. schizo_check_iommu_error_pbm(&p->pbm_B, type);
  634. }
  635. /* Uncorrectable ECC error status gathering. */
  636. #define SCHIZO_UE_AFSR 0x10030UL
  637. #define SCHIZO_UE_AFAR 0x10038UL
  638. #define SCHIZO_UEAFSR_PPIO 0x8000000000000000UL /* Safari */
  639. #define SCHIZO_UEAFSR_PDRD 0x4000000000000000UL /* Safari/Tomatillo */
  640. #define SCHIZO_UEAFSR_PDWR 0x2000000000000000UL /* Safari */
  641. #define SCHIZO_UEAFSR_SPIO 0x1000000000000000UL /* Safari */
  642. #define SCHIZO_UEAFSR_SDMA 0x0800000000000000UL /* Safari/Tomatillo */
  643. #define SCHIZO_UEAFSR_ERRPNDG 0x0300000000000000UL /* Safari */
  644. #define SCHIZO_UEAFSR_BMSK 0x000003ff00000000UL /* Safari */
  645. #define SCHIZO_UEAFSR_QOFF 0x00000000c0000000UL /* Safari/Tomatillo */
  646. #define SCHIZO_UEAFSR_AID 0x000000001f000000UL /* Safari/Tomatillo */
  647. #define SCHIZO_UEAFSR_PARTIAL 0x0000000000800000UL /* Safari */
  648. #define SCHIZO_UEAFSR_OWNEDIN 0x0000000000400000UL /* Safari */
  649. #define SCHIZO_UEAFSR_MTAGSYND 0x00000000000f0000UL /* Safari */
  650. #define SCHIZO_UEAFSR_MTAG 0x000000000000e000UL /* Safari */
  651. #define SCHIZO_UEAFSR_ECCSYND 0x00000000000001ffUL /* Safari */
  652. static irqreturn_t schizo_ue_intr(int irq, void *dev_id, struct pt_regs *regs)
  653. {
  654. struct pci_controller_info *p = dev_id;
  655. unsigned long afsr_reg = p->pbm_B.controller_regs + SCHIZO_UE_AFSR;
  656. unsigned long afar_reg = p->pbm_B.controller_regs + SCHIZO_UE_AFAR;
  657. unsigned long afsr, afar, error_bits;
  658. int reported, limit;
  659. /* Latch uncorrectable error status. */
  660. afar = schizo_read(afar_reg);
  661. /* If either of the error pending bits are set in the
  662. * AFSR, the error status is being actively updated by
  663. * the hardware and we must re-read to get a clean value.
  664. */
  665. limit = 1000;
  666. do {
  667. afsr = schizo_read(afsr_reg);
  668. } while ((afsr & SCHIZO_UEAFSR_ERRPNDG) != 0 && --limit);
  669. /* Clear the primary/secondary error status bits. */
  670. error_bits = afsr &
  671. (SCHIZO_UEAFSR_PPIO | SCHIZO_UEAFSR_PDRD | SCHIZO_UEAFSR_PDWR |
  672. SCHIZO_UEAFSR_SPIO | SCHIZO_UEAFSR_SDMA);
  673. if (!error_bits)
  674. return IRQ_NONE;
  675. schizo_write(afsr_reg, error_bits);
  676. /* Log the error. */
  677. printk("PCI%d: Uncorrectable Error, primary error type[%s]\n",
  678. p->index,
  679. (((error_bits & SCHIZO_UEAFSR_PPIO) ?
  680. "PIO" :
  681. ((error_bits & SCHIZO_UEAFSR_PDRD) ?
  682. "DMA Read" :
  683. ((error_bits & SCHIZO_UEAFSR_PDWR) ?
  684. "DMA Write" : "???")))));
  685. printk("PCI%d: bytemask[%04lx] qword_offset[%lx] SAFARI_AID[%02lx]\n",
  686. p->index,
  687. (afsr & SCHIZO_UEAFSR_BMSK) >> 32UL,
  688. (afsr & SCHIZO_UEAFSR_QOFF) >> 30UL,
  689. (afsr & SCHIZO_UEAFSR_AID) >> 24UL);
  690. printk("PCI%d: partial[%d] owned_in[%d] mtag[%lx] mtag_synd[%lx] ecc_sync[%lx]\n",
  691. p->index,
  692. (afsr & SCHIZO_UEAFSR_PARTIAL) ? 1 : 0,
  693. (afsr & SCHIZO_UEAFSR_OWNEDIN) ? 1 : 0,
  694. (afsr & SCHIZO_UEAFSR_MTAG) >> 13UL,
  695. (afsr & SCHIZO_UEAFSR_MTAGSYND) >> 16UL,
  696. (afsr & SCHIZO_UEAFSR_ECCSYND) >> 0UL);
  697. printk("PCI%d: UE AFAR [%016lx]\n", p->index, afar);
  698. printk("PCI%d: UE Secondary errors [", p->index);
  699. reported = 0;
  700. if (afsr & SCHIZO_UEAFSR_SPIO) {
  701. reported++;
  702. printk("(PIO)");
  703. }
  704. if (afsr & SCHIZO_UEAFSR_SDMA) {
  705. reported++;
  706. printk("(DMA)");
  707. }
  708. if (!reported)
  709. printk("(none)");
  710. printk("]\n");
  711. /* Interrogate IOMMU for error status. */
  712. schizo_check_iommu_error(p, UE_ERR);
  713. schizo_clear_other_err_intr(p, irq);
  714. return IRQ_HANDLED;
  715. }
  716. #define SCHIZO_CE_AFSR 0x10040UL
  717. #define SCHIZO_CE_AFAR 0x10048UL
  718. #define SCHIZO_CEAFSR_PPIO 0x8000000000000000UL
  719. #define SCHIZO_CEAFSR_PDRD 0x4000000000000000UL
  720. #define SCHIZO_CEAFSR_PDWR 0x2000000000000000UL
  721. #define SCHIZO_CEAFSR_SPIO 0x1000000000000000UL
  722. #define SCHIZO_CEAFSR_SDMA 0x0800000000000000UL
  723. #define SCHIZO_CEAFSR_ERRPNDG 0x0300000000000000UL
  724. #define SCHIZO_CEAFSR_BMSK 0x000003ff00000000UL
  725. #define SCHIZO_CEAFSR_QOFF 0x00000000c0000000UL
  726. #define SCHIZO_CEAFSR_AID 0x000000001f000000UL
  727. #define SCHIZO_CEAFSR_PARTIAL 0x0000000000800000UL
  728. #define SCHIZO_CEAFSR_OWNEDIN 0x0000000000400000UL
  729. #define SCHIZO_CEAFSR_MTAGSYND 0x00000000000f0000UL
  730. #define SCHIZO_CEAFSR_MTAG 0x000000000000e000UL
  731. #define SCHIZO_CEAFSR_ECCSYND 0x00000000000001ffUL
  732. static irqreturn_t schizo_ce_intr(int irq, void *dev_id, struct pt_regs *regs)
  733. {
  734. struct pci_controller_info *p = dev_id;
  735. unsigned long afsr_reg = p->pbm_B.controller_regs + SCHIZO_CE_AFSR;
  736. unsigned long afar_reg = p->pbm_B.controller_regs + SCHIZO_CE_AFAR;
  737. unsigned long afsr, afar, error_bits;
  738. int reported, limit;
  739. /* Latch error status. */
  740. afar = schizo_read(afar_reg);
  741. /* If either of the error pending bits are set in the
  742. * AFSR, the error status is being actively updated by
  743. * the hardware and we must re-read to get a clean value.
  744. */
  745. limit = 1000;
  746. do {
  747. afsr = schizo_read(afsr_reg);
  748. } while ((afsr & SCHIZO_UEAFSR_ERRPNDG) != 0 && --limit);
  749. /* Clear primary/secondary error status bits. */
  750. error_bits = afsr &
  751. (SCHIZO_CEAFSR_PPIO | SCHIZO_CEAFSR_PDRD | SCHIZO_CEAFSR_PDWR |
  752. SCHIZO_CEAFSR_SPIO | SCHIZO_CEAFSR_SDMA);
  753. if (!error_bits)
  754. return IRQ_NONE;
  755. schizo_write(afsr_reg, error_bits);
  756. /* Log the error. */
  757. printk("PCI%d: Correctable Error, primary error type[%s]\n",
  758. p->index,
  759. (((error_bits & SCHIZO_CEAFSR_PPIO) ?
  760. "PIO" :
  761. ((error_bits & SCHIZO_CEAFSR_PDRD) ?
  762. "DMA Read" :
  763. ((error_bits & SCHIZO_CEAFSR_PDWR) ?
  764. "DMA Write" : "???")))));
  765. /* XXX Use syndrome and afar to print out module string just like
  766. * XXX UDB CE trap handler does... -DaveM
  767. */
  768. printk("PCI%d: bytemask[%04lx] qword_offset[%lx] SAFARI_AID[%02lx]\n",
  769. p->index,
  770. (afsr & SCHIZO_UEAFSR_BMSK) >> 32UL,
  771. (afsr & SCHIZO_UEAFSR_QOFF) >> 30UL,
  772. (afsr & SCHIZO_UEAFSR_AID) >> 24UL);
  773. printk("PCI%d: partial[%d] owned_in[%d] mtag[%lx] mtag_synd[%lx] ecc_sync[%lx]\n",
  774. p->index,
  775. (afsr & SCHIZO_UEAFSR_PARTIAL) ? 1 : 0,
  776. (afsr & SCHIZO_UEAFSR_OWNEDIN) ? 1 : 0,
  777. (afsr & SCHIZO_UEAFSR_MTAG) >> 13UL,
  778. (afsr & SCHIZO_UEAFSR_MTAGSYND) >> 16UL,
  779. (afsr & SCHIZO_UEAFSR_ECCSYND) >> 0UL);
  780. printk("PCI%d: CE AFAR [%016lx]\n", p->index, afar);
  781. printk("PCI%d: CE Secondary errors [", p->index);
  782. reported = 0;
  783. if (afsr & SCHIZO_CEAFSR_SPIO) {
  784. reported++;
  785. printk("(PIO)");
  786. }
  787. if (afsr & SCHIZO_CEAFSR_SDMA) {
  788. reported++;
  789. printk("(DMA)");
  790. }
  791. if (!reported)
  792. printk("(none)");
  793. printk("]\n");
  794. schizo_clear_other_err_intr(p, irq);
  795. return IRQ_HANDLED;
  796. }
  797. #define SCHIZO_PCI_AFSR 0x2010UL
  798. #define SCHIZO_PCI_AFAR 0x2018UL
  799. #define SCHIZO_PCIAFSR_PMA 0x8000000000000000UL /* Schizo/Tomatillo */
  800. #define SCHIZO_PCIAFSR_PTA 0x4000000000000000UL /* Schizo/Tomatillo */
  801. #define SCHIZO_PCIAFSR_PRTRY 0x2000000000000000UL /* Schizo/Tomatillo */
  802. #define SCHIZO_PCIAFSR_PPERR 0x1000000000000000UL /* Schizo/Tomatillo */
  803. #define SCHIZO_PCIAFSR_PTTO 0x0800000000000000UL /* Schizo/Tomatillo */
  804. #define SCHIZO_PCIAFSR_PUNUS 0x0400000000000000UL /* Schizo */
  805. #define SCHIZO_PCIAFSR_SMA 0x0200000000000000UL /* Schizo/Tomatillo */
  806. #define SCHIZO_PCIAFSR_STA 0x0100000000000000UL /* Schizo/Tomatillo */
  807. #define SCHIZO_PCIAFSR_SRTRY 0x0080000000000000UL /* Schizo/Tomatillo */
  808. #define SCHIZO_PCIAFSR_SPERR 0x0040000000000000UL /* Schizo/Tomatillo */
  809. #define SCHIZO_PCIAFSR_STTO 0x0020000000000000UL /* Schizo/Tomatillo */
  810. #define SCHIZO_PCIAFSR_SUNUS 0x0010000000000000UL /* Schizo */
  811. #define SCHIZO_PCIAFSR_BMSK 0x000003ff00000000UL /* Schizo/Tomatillo */
  812. #define SCHIZO_PCIAFSR_BLK 0x0000000080000000UL /* Schizo/Tomatillo */
  813. #define SCHIZO_PCIAFSR_CFG 0x0000000040000000UL /* Schizo/Tomatillo */
  814. #define SCHIZO_PCIAFSR_MEM 0x0000000020000000UL /* Schizo/Tomatillo */
  815. #define SCHIZO_PCIAFSR_IO 0x0000000010000000UL /* Schizo/Tomatillo */
  816. #define SCHIZO_PCI_CTRL (0x2000UL)
  817. #define SCHIZO_PCICTRL_BUS_UNUS (1UL << 63UL) /* Safari */
  818. #define SCHIZO_PCICTRL_DTO_INT (1UL << 61UL) /* Tomatillo */
  819. #define SCHIZO_PCICTRL_ARB_PRIO (0x1ff << 52UL) /* Tomatillo */
  820. #define SCHIZO_PCICTRL_ESLCK (1UL << 51UL) /* Safari */
  821. #define SCHIZO_PCICTRL_ERRSLOT (7UL << 48UL) /* Safari */
  822. #define SCHIZO_PCICTRL_TTO_ERR (1UL << 38UL) /* Safari/Tomatillo */
  823. #define SCHIZO_PCICTRL_RTRY_ERR (1UL << 37UL) /* Safari/Tomatillo */
  824. #define SCHIZO_PCICTRL_DTO_ERR (1UL << 36UL) /* Safari/Tomatillo */
  825. #define SCHIZO_PCICTRL_SBH_ERR (1UL << 35UL) /* Safari */
  826. #define SCHIZO_PCICTRL_SERR (1UL << 34UL) /* Safari/Tomatillo */
  827. #define SCHIZO_PCICTRL_PCISPD (1UL << 33UL) /* Safari */
  828. #define SCHIZO_PCICTRL_MRM_PREF (1UL << 30UL) /* Tomatillo */
  829. #define SCHIZO_PCICTRL_RDO_PREF (1UL << 29UL) /* Tomatillo */
  830. #define SCHIZO_PCICTRL_RDL_PREF (1UL << 28UL) /* Tomatillo */
  831. #define SCHIZO_PCICTRL_PTO (3UL << 24UL) /* Safari/Tomatillo */
  832. #define SCHIZO_PCICTRL_PTO_SHIFT 24UL
  833. #define SCHIZO_PCICTRL_TRWSW (7UL << 21UL) /* Tomatillo */
  834. #define SCHIZO_PCICTRL_F_TGT_A (1UL << 20UL) /* Tomatillo */
  835. #define SCHIZO_PCICTRL_S_DTO_INT (1UL << 19UL) /* Safari */
  836. #define SCHIZO_PCICTRL_F_TGT_RT (1UL << 19UL) /* Tomatillo */
  837. #define SCHIZO_PCICTRL_SBH_INT (1UL << 18UL) /* Safari */
  838. #define SCHIZO_PCICTRL_T_DTO_INT (1UL << 18UL) /* Tomatillo */
  839. #define SCHIZO_PCICTRL_EEN (1UL << 17UL) /* Safari/Tomatillo */
  840. #define SCHIZO_PCICTRL_PARK (1UL << 16UL) /* Safari/Tomatillo */
  841. #define SCHIZO_PCICTRL_PCIRST (1UL << 8UL) /* Safari */
  842. #define SCHIZO_PCICTRL_ARB_S (0x3fUL << 0UL) /* Safari */
  843. #define SCHIZO_PCICTRL_ARB_T (0xffUL << 0UL) /* Tomatillo */
  844. static irqreturn_t schizo_pcierr_intr_other(struct pci_pbm_info *pbm)
  845. {
  846. unsigned long csr_reg, csr, csr_error_bits;
  847. irqreturn_t ret = IRQ_NONE;
  848. u16 stat;
  849. csr_reg = pbm->pbm_regs + SCHIZO_PCI_CTRL;
  850. csr = schizo_read(csr_reg);
  851. csr_error_bits =
  852. csr & (SCHIZO_PCICTRL_BUS_UNUS |
  853. SCHIZO_PCICTRL_TTO_ERR |
  854. SCHIZO_PCICTRL_RTRY_ERR |
  855. SCHIZO_PCICTRL_DTO_ERR |
  856. SCHIZO_PCICTRL_SBH_ERR |
  857. SCHIZO_PCICTRL_SERR);
  858. if (csr_error_bits) {
  859. /* Clear the errors. */
  860. schizo_write(csr_reg, csr);
  861. /* Log 'em. */
  862. if (csr_error_bits & SCHIZO_PCICTRL_BUS_UNUS)
  863. printk("%s: Bus unusable error asserted.\n",
  864. pbm->name);
  865. if (csr_error_bits & SCHIZO_PCICTRL_TTO_ERR)
  866. printk("%s: PCI TRDY# timeout error asserted.\n",
  867. pbm->name);
  868. if (csr_error_bits & SCHIZO_PCICTRL_RTRY_ERR)
  869. printk("%s: PCI excessive retry error asserted.\n",
  870. pbm->name);
  871. if (csr_error_bits & SCHIZO_PCICTRL_DTO_ERR)
  872. printk("%s: PCI discard timeout error asserted.\n",
  873. pbm->name);
  874. if (csr_error_bits & SCHIZO_PCICTRL_SBH_ERR)
  875. printk("%s: PCI streaming byte hole error asserted.\n",
  876. pbm->name);
  877. if (csr_error_bits & SCHIZO_PCICTRL_SERR)
  878. printk("%s: PCI SERR signal asserted.\n",
  879. pbm->name);
  880. ret = IRQ_HANDLED;
  881. }
  882. pci_read_config_word(pbm->pci_bus->self, PCI_STATUS, &stat);
  883. if (stat & (PCI_STATUS_PARITY |
  884. PCI_STATUS_SIG_TARGET_ABORT |
  885. PCI_STATUS_REC_TARGET_ABORT |
  886. PCI_STATUS_REC_MASTER_ABORT |
  887. PCI_STATUS_SIG_SYSTEM_ERROR)) {
  888. printk("%s: PCI bus error, PCI_STATUS[%04x]\n",
  889. pbm->name, stat);
  890. pci_write_config_word(pbm->pci_bus->self, PCI_STATUS, 0xffff);
  891. ret = IRQ_HANDLED;
  892. }
  893. return ret;
  894. }
  895. static irqreturn_t schizo_pcierr_intr(int irq, void *dev_id, struct pt_regs *regs)
  896. {
  897. struct pci_pbm_info *pbm = dev_id;
  898. struct pci_controller_info *p = pbm->parent;
  899. unsigned long afsr_reg, afar_reg, base;
  900. unsigned long afsr, afar, error_bits;
  901. int reported;
  902. base = pbm->pbm_regs;
  903. afsr_reg = base + SCHIZO_PCI_AFSR;
  904. afar_reg = base + SCHIZO_PCI_AFAR;
  905. /* Latch error status. */
  906. afar = schizo_read(afar_reg);
  907. afsr = schizo_read(afsr_reg);
  908. /* Clear primary/secondary error status bits. */
  909. error_bits = afsr &
  910. (SCHIZO_PCIAFSR_PMA | SCHIZO_PCIAFSR_PTA |
  911. SCHIZO_PCIAFSR_PRTRY | SCHIZO_PCIAFSR_PPERR |
  912. SCHIZO_PCIAFSR_PTTO | SCHIZO_PCIAFSR_PUNUS |
  913. SCHIZO_PCIAFSR_SMA | SCHIZO_PCIAFSR_STA |
  914. SCHIZO_PCIAFSR_SRTRY | SCHIZO_PCIAFSR_SPERR |
  915. SCHIZO_PCIAFSR_STTO | SCHIZO_PCIAFSR_SUNUS);
  916. if (!error_bits)
  917. return schizo_pcierr_intr_other(pbm);
  918. schizo_write(afsr_reg, error_bits);
  919. /* Log the error. */
  920. printk("%s: PCI Error, primary error type[%s]\n",
  921. pbm->name,
  922. (((error_bits & SCHIZO_PCIAFSR_PMA) ?
  923. "Master Abort" :
  924. ((error_bits & SCHIZO_PCIAFSR_PTA) ?
  925. "Target Abort" :
  926. ((error_bits & SCHIZO_PCIAFSR_PRTRY) ?
  927. "Excessive Retries" :
  928. ((error_bits & SCHIZO_PCIAFSR_PPERR) ?
  929. "Parity Error" :
  930. ((error_bits & SCHIZO_PCIAFSR_PTTO) ?
  931. "Timeout" :
  932. ((error_bits & SCHIZO_PCIAFSR_PUNUS) ?
  933. "Bus Unusable" : "???"))))))));
  934. printk("%s: bytemask[%04lx] was_block(%d) space(%s)\n",
  935. pbm->name,
  936. (afsr & SCHIZO_PCIAFSR_BMSK) >> 32UL,
  937. (afsr & SCHIZO_PCIAFSR_BLK) ? 1 : 0,
  938. ((afsr & SCHIZO_PCIAFSR_CFG) ?
  939. "Config" :
  940. ((afsr & SCHIZO_PCIAFSR_MEM) ?
  941. "Memory" :
  942. ((afsr & SCHIZO_PCIAFSR_IO) ?
  943. "I/O" : "???"))));
  944. printk("%s: PCI AFAR [%016lx]\n",
  945. pbm->name, afar);
  946. printk("%s: PCI Secondary errors [",
  947. pbm->name);
  948. reported = 0;
  949. if (afsr & SCHIZO_PCIAFSR_SMA) {
  950. reported++;
  951. printk("(Master Abort)");
  952. }
  953. if (afsr & SCHIZO_PCIAFSR_STA) {
  954. reported++;
  955. printk("(Target Abort)");
  956. }
  957. if (afsr & SCHIZO_PCIAFSR_SRTRY) {
  958. reported++;
  959. printk("(Excessive Retries)");
  960. }
  961. if (afsr & SCHIZO_PCIAFSR_SPERR) {
  962. reported++;
  963. printk("(Parity Error)");
  964. }
  965. if (afsr & SCHIZO_PCIAFSR_STTO) {
  966. reported++;
  967. printk("(Timeout)");
  968. }
  969. if (afsr & SCHIZO_PCIAFSR_SUNUS) {
  970. reported++;
  971. printk("(Bus Unusable)");
  972. }
  973. if (!reported)
  974. printk("(none)");
  975. printk("]\n");
  976. /* For the error types shown, scan PBM's PCI bus for devices
  977. * which have logged that error type.
  978. */
  979. /* If we see a Target Abort, this could be the result of an
  980. * IOMMU translation error of some sort. It is extremely
  981. * useful to log this information as usually it indicates
  982. * a bug in the IOMMU support code or a PCI device driver.
  983. */
  984. if (error_bits & (SCHIZO_PCIAFSR_PTA | SCHIZO_PCIAFSR_STA)) {
  985. schizo_check_iommu_error(p, PCI_ERR);
  986. pci_scan_for_target_abort(p, pbm, pbm->pci_bus);
  987. }
  988. if (error_bits & (SCHIZO_PCIAFSR_PMA | SCHIZO_PCIAFSR_SMA))
  989. pci_scan_for_master_abort(p, pbm, pbm->pci_bus);
  990. /* For excessive retries, PSYCHO/PBM will abort the device
  991. * and there is no way to specifically check for excessive
  992. * retries in the config space status registers. So what
  993. * we hope is that we'll catch it via the master/target
  994. * abort events.
  995. */
  996. if (error_bits & (SCHIZO_PCIAFSR_PPERR | SCHIZO_PCIAFSR_SPERR))
  997. pci_scan_for_parity_error(p, pbm, pbm->pci_bus);
  998. schizo_clear_other_err_intr(p, irq);
  999. return IRQ_HANDLED;
  1000. }
  1001. #define SCHIZO_SAFARI_ERRLOG 0x10018UL
  1002. #define SAFARI_ERRLOG_ERROUT 0x8000000000000000UL
  1003. #define BUS_ERROR_BADCMD 0x4000000000000000UL /* Schizo/Tomatillo */
  1004. #define BUS_ERROR_SSMDIS 0x2000000000000000UL /* Safari */
  1005. #define BUS_ERROR_BADMA 0x1000000000000000UL /* Safari */
  1006. #define BUS_ERROR_BADMB 0x0800000000000000UL /* Safari */
  1007. #define BUS_ERROR_BADMC 0x0400000000000000UL /* Safari */
  1008. #define BUS_ERROR_SNOOP_GR 0x0000000000200000UL /* Tomatillo */
  1009. #define BUS_ERROR_SNOOP_PCI 0x0000000000100000UL /* Tomatillo */
  1010. #define BUS_ERROR_SNOOP_RD 0x0000000000080000UL /* Tomatillo */
  1011. #define BUS_ERROR_SNOOP_RDS 0x0000000000020000UL /* Tomatillo */
  1012. #define BUS_ERROR_SNOOP_RDSA 0x0000000000010000UL /* Tomatillo */
  1013. #define BUS_ERROR_SNOOP_OWN 0x0000000000008000UL /* Tomatillo */
  1014. #define BUS_ERROR_SNOOP_RDO 0x0000000000004000UL /* Tomatillo */
  1015. #define BUS_ERROR_CPU1PS 0x0000000000002000UL /* Safari */
  1016. #define BUS_ERROR_WDATA_PERR 0x0000000000002000UL /* Tomatillo */
  1017. #define BUS_ERROR_CPU1PB 0x0000000000001000UL /* Safari */
  1018. #define BUS_ERROR_CTRL_PERR 0x0000000000001000UL /* Tomatillo */
  1019. #define BUS_ERROR_CPU0PS 0x0000000000000800UL /* Safari */
  1020. #define BUS_ERROR_SNOOP_ERR 0x0000000000000800UL /* Tomatillo */
  1021. #define BUS_ERROR_CPU0PB 0x0000000000000400UL /* Safari */
  1022. #define BUS_ERROR_JBUS_ILL_B 0x0000000000000400UL /* Tomatillo */
  1023. #define BUS_ERROR_CIQTO 0x0000000000000200UL /* Safari */
  1024. #define BUS_ERROR_LPQTO 0x0000000000000100UL /* Safari */
  1025. #define BUS_ERROR_JBUS_ILL_C 0x0000000000000100UL /* Tomatillo */
  1026. #define BUS_ERROR_SFPQTO 0x0000000000000080UL /* Safari */
  1027. #define BUS_ERROR_UFPQTO 0x0000000000000040UL /* Safari */
  1028. #define BUS_ERROR_RD_PERR 0x0000000000000040UL /* Tomatillo */
  1029. #define BUS_ERROR_APERR 0x0000000000000020UL /* Safari/Tomatillo */
  1030. #define BUS_ERROR_UNMAP 0x0000000000000010UL /* Safari/Tomatillo */
  1031. #define BUS_ERROR_BUSERR 0x0000000000000004UL /* Safari/Tomatillo */
  1032. #define BUS_ERROR_TIMEOUT 0x0000000000000002UL /* Safari/Tomatillo */
  1033. #define BUS_ERROR_ILL 0x0000000000000001UL /* Safari */
  1034. /* We only expect UNMAP errors here. The rest of the Safari errors
  1035. * are marked fatal and thus cause a system reset.
  1036. */
  1037. static irqreturn_t schizo_safarierr_intr(int irq, void *dev_id, struct pt_regs *regs)
  1038. {
  1039. struct pci_controller_info *p = dev_id;
  1040. u64 errlog;
  1041. errlog = schizo_read(p->pbm_B.controller_regs + SCHIZO_SAFARI_ERRLOG);
  1042. schizo_write(p->pbm_B.controller_regs + SCHIZO_SAFARI_ERRLOG,
  1043. errlog & ~(SAFARI_ERRLOG_ERROUT));
  1044. if (!(errlog & BUS_ERROR_UNMAP)) {
  1045. printk("PCI%d: Unexpected Safari/JBUS error interrupt, errlog[%016lx]\n",
  1046. p->index, errlog);
  1047. schizo_clear_other_err_intr(p, irq);
  1048. return IRQ_HANDLED;
  1049. }
  1050. printk("PCI%d: Safari/JBUS interrupt, UNMAPPED error, interrogating IOMMUs.\n",
  1051. p->index);
  1052. schizo_check_iommu_error(p, SAFARI_ERR);
  1053. schizo_clear_other_err_intr(p, irq);
  1054. return IRQ_HANDLED;
  1055. }
  1056. /* Nearly identical to PSYCHO equivalents... */
  1057. #define SCHIZO_ECC_CTRL 0x10020UL
  1058. #define SCHIZO_ECCCTRL_EE 0x8000000000000000UL /* Enable ECC Checking */
  1059. #define SCHIZO_ECCCTRL_UE 0x4000000000000000UL /* Enable UE Interrupts */
  1060. #define SCHIZO_ECCCTRL_CE 0x2000000000000000UL /* Enable CE INterrupts */
  1061. #define SCHIZO_SAFARI_ERRCTRL 0x10008UL
  1062. #define SCHIZO_SAFERRCTRL_EN 0x8000000000000000UL
  1063. #define SCHIZO_SAFARI_IRQCTRL 0x10010UL
  1064. #define SCHIZO_SAFIRQCTRL_EN 0x8000000000000000UL
  1065. /* How the Tomatillo IRQs are routed around is pure guesswork here.
  1066. *
  1067. * All the Tomatillo devices I see in prtconf dumps seem to have only
  1068. * a single PCI bus unit attached to it. It would seem they are seperate
  1069. * devices because their PortID (ie. JBUS ID) values are all different
  1070. * and thus the registers are mapped to totally different locations.
  1071. *
  1072. * However, two Tomatillo's look "similar" in that the only difference
  1073. * in their PortID is the lowest bit.
  1074. *
  1075. * So if we were to ignore this lower bit, it certainly looks like two
  1076. * PCI bus units of the same Tomatillo. I still have not really
  1077. * figured this out...
  1078. */
  1079. static void tomatillo_register_error_handlers(struct pci_controller_info *p)
  1080. {
  1081. struct pci_pbm_info *pbm;
  1082. unsigned int irq;
  1083. struct ino_bucket *bucket;
  1084. u64 tmp, err_mask, err_no_mask;
  1085. /* Build IRQs and register handlers. */
  1086. pbm = pbm_for_ino(p, SCHIZO_UE_INO);
  1087. irq = schizo_irq_build(pbm, NULL, (pbm->portid << 6) | SCHIZO_UE_INO);
  1088. if (request_irq(irq, schizo_ue_intr,
  1089. SA_SHIRQ, "TOMATILLO UE", p) < 0) {
  1090. prom_printf("%s: Cannot register UE interrupt.\n",
  1091. pbm->name);
  1092. prom_halt();
  1093. }
  1094. bucket = __bucket(irq);
  1095. tmp = upa_readl(bucket->imap);
  1096. upa_writel(tmp, (pbm->pbm_regs +
  1097. schizo_imap_offset(SCHIZO_UE_INO) + 4));
  1098. pbm = pbm_for_ino(p, SCHIZO_CE_INO);
  1099. irq = schizo_irq_build(pbm, NULL, (pbm->portid << 6) | SCHIZO_CE_INO);
  1100. if (request_irq(irq, schizo_ce_intr,
  1101. SA_SHIRQ, "TOMATILLO CE", p) < 0) {
  1102. prom_printf("%s: Cannot register CE interrupt.\n",
  1103. pbm->name);
  1104. prom_halt();
  1105. }
  1106. bucket = __bucket(irq);
  1107. tmp = upa_readl(bucket->imap);
  1108. upa_writel(tmp, (pbm->pbm_regs +
  1109. schizo_imap_offset(SCHIZO_CE_INO) + 4));
  1110. pbm = pbm_for_ino(p, SCHIZO_PCIERR_A_INO);
  1111. irq = schizo_irq_build(pbm, NULL, ((pbm->portid << 6) |
  1112. SCHIZO_PCIERR_A_INO));
  1113. if (request_irq(irq, schizo_pcierr_intr,
  1114. SA_SHIRQ, "TOMATILLO PCIERR", pbm) < 0) {
  1115. prom_printf("%s: Cannot register PBM A PciERR interrupt.\n",
  1116. pbm->name);
  1117. prom_halt();
  1118. }
  1119. bucket = __bucket(irq);
  1120. tmp = upa_readl(bucket->imap);
  1121. upa_writel(tmp, (pbm->pbm_regs +
  1122. schizo_imap_offset(SCHIZO_PCIERR_A_INO) + 4));
  1123. pbm = pbm_for_ino(p, SCHIZO_PCIERR_B_INO);
  1124. irq = schizo_irq_build(pbm, NULL, ((pbm->portid << 6) |
  1125. SCHIZO_PCIERR_B_INO));
  1126. if (request_irq(irq, schizo_pcierr_intr,
  1127. SA_SHIRQ, "TOMATILLO PCIERR", pbm) < 0) {
  1128. prom_printf("%s: Cannot register PBM B PciERR interrupt.\n",
  1129. pbm->name);
  1130. prom_halt();
  1131. }
  1132. bucket = __bucket(irq);
  1133. tmp = upa_readl(bucket->imap);
  1134. upa_writel(tmp, (pbm->pbm_regs +
  1135. schizo_imap_offset(SCHIZO_PCIERR_B_INO) + 4));
  1136. pbm = pbm_for_ino(p, SCHIZO_SERR_INO);
  1137. irq = schizo_irq_build(pbm, NULL, (pbm->portid << 6) | SCHIZO_SERR_INO);
  1138. if (request_irq(irq, schizo_safarierr_intr,
  1139. SA_SHIRQ, "TOMATILLO SERR", p) < 0) {
  1140. prom_printf("%s: Cannot register SafariERR interrupt.\n",
  1141. pbm->name);
  1142. prom_halt();
  1143. }
  1144. bucket = __bucket(irq);
  1145. tmp = upa_readl(bucket->imap);
  1146. upa_writel(tmp, (pbm->pbm_regs +
  1147. schizo_imap_offset(SCHIZO_SERR_INO) + 4));
  1148. /* Enable UE and CE interrupts for controller. */
  1149. schizo_write(p->pbm_A.controller_regs + SCHIZO_ECC_CTRL,
  1150. (SCHIZO_ECCCTRL_EE |
  1151. SCHIZO_ECCCTRL_UE |
  1152. SCHIZO_ECCCTRL_CE));
  1153. schizo_write(p->pbm_B.controller_regs + SCHIZO_ECC_CTRL,
  1154. (SCHIZO_ECCCTRL_EE |
  1155. SCHIZO_ECCCTRL_UE |
  1156. SCHIZO_ECCCTRL_CE));
  1157. /* Enable PCI Error interrupts and clear error
  1158. * bits.
  1159. */
  1160. err_mask = (SCHIZO_PCICTRL_BUS_UNUS |
  1161. SCHIZO_PCICTRL_TTO_ERR |
  1162. SCHIZO_PCICTRL_RTRY_ERR |
  1163. SCHIZO_PCICTRL_SERR |
  1164. SCHIZO_PCICTRL_EEN);
  1165. err_no_mask = SCHIZO_PCICTRL_DTO_ERR;
  1166. tmp = schizo_read(p->pbm_A.pbm_regs + SCHIZO_PCI_CTRL);
  1167. tmp |= err_mask;
  1168. tmp &= ~err_no_mask;
  1169. schizo_write(p->pbm_A.pbm_regs + SCHIZO_PCI_CTRL, tmp);
  1170. tmp = schizo_read(p->pbm_B.pbm_regs + SCHIZO_PCI_CTRL);
  1171. tmp |= err_mask;
  1172. tmp &= ~err_no_mask;
  1173. schizo_write(p->pbm_B.pbm_regs + SCHIZO_PCI_CTRL, tmp);
  1174. err_mask = (SCHIZO_PCIAFSR_PMA | SCHIZO_PCIAFSR_PTA |
  1175. SCHIZO_PCIAFSR_PRTRY | SCHIZO_PCIAFSR_PPERR |
  1176. SCHIZO_PCIAFSR_PTTO |
  1177. SCHIZO_PCIAFSR_SMA | SCHIZO_PCIAFSR_STA |
  1178. SCHIZO_PCIAFSR_SRTRY | SCHIZO_PCIAFSR_SPERR |
  1179. SCHIZO_PCIAFSR_STTO);
  1180. schizo_write(p->pbm_A.pbm_regs + SCHIZO_PCI_AFSR, err_mask);
  1181. schizo_write(p->pbm_B.pbm_regs + SCHIZO_PCI_AFSR, err_mask);
  1182. err_mask = (BUS_ERROR_BADCMD | BUS_ERROR_SNOOP_GR |
  1183. BUS_ERROR_SNOOP_PCI | BUS_ERROR_SNOOP_RD |
  1184. BUS_ERROR_SNOOP_RDS | BUS_ERROR_SNOOP_RDSA |
  1185. BUS_ERROR_SNOOP_OWN | BUS_ERROR_SNOOP_RDO |
  1186. BUS_ERROR_WDATA_PERR | BUS_ERROR_CTRL_PERR |
  1187. BUS_ERROR_SNOOP_ERR | BUS_ERROR_JBUS_ILL_B |
  1188. BUS_ERROR_JBUS_ILL_C | BUS_ERROR_RD_PERR |
  1189. BUS_ERROR_APERR | BUS_ERROR_UNMAP |
  1190. BUS_ERROR_BUSERR | BUS_ERROR_TIMEOUT);
  1191. schizo_write(p->pbm_A.controller_regs + SCHIZO_SAFARI_ERRCTRL,
  1192. (SCHIZO_SAFERRCTRL_EN | err_mask));
  1193. schizo_write(p->pbm_B.controller_regs + SCHIZO_SAFARI_ERRCTRL,
  1194. (SCHIZO_SAFERRCTRL_EN | err_mask));
  1195. schizo_write(p->pbm_A.controller_regs + SCHIZO_SAFARI_IRQCTRL,
  1196. (SCHIZO_SAFIRQCTRL_EN | (BUS_ERROR_UNMAP)));
  1197. schizo_write(p->pbm_B.controller_regs + SCHIZO_SAFARI_IRQCTRL,
  1198. (SCHIZO_SAFIRQCTRL_EN | (BUS_ERROR_UNMAP)));
  1199. }
  1200. static void schizo_register_error_handlers(struct pci_controller_info *p)
  1201. {
  1202. struct pci_pbm_info *pbm;
  1203. unsigned int irq;
  1204. struct ino_bucket *bucket;
  1205. u64 tmp, err_mask, err_no_mask;
  1206. /* Build IRQs and register handlers. */
  1207. pbm = pbm_for_ino(p, SCHIZO_UE_INO);
  1208. irq = schizo_irq_build(pbm, NULL, (pbm->portid << 6) | SCHIZO_UE_INO);
  1209. if (request_irq(irq, schizo_ue_intr,
  1210. SA_SHIRQ, "SCHIZO UE", p) < 0) {
  1211. prom_printf("%s: Cannot register UE interrupt.\n",
  1212. pbm->name);
  1213. prom_halt();
  1214. }
  1215. bucket = __bucket(irq);
  1216. tmp = upa_readl(bucket->imap);
  1217. upa_writel(tmp, (pbm->pbm_regs + schizo_imap_offset(SCHIZO_UE_INO) + 4));
  1218. pbm = pbm_for_ino(p, SCHIZO_CE_INO);
  1219. irq = schizo_irq_build(pbm, NULL, (pbm->portid << 6) | SCHIZO_CE_INO);
  1220. if (request_irq(irq, schizo_ce_intr,
  1221. SA_SHIRQ, "SCHIZO CE", p) < 0) {
  1222. prom_printf("%s: Cannot register CE interrupt.\n",
  1223. pbm->name);
  1224. prom_halt();
  1225. }
  1226. bucket = __bucket(irq);
  1227. tmp = upa_readl(bucket->imap);
  1228. upa_writel(tmp, (pbm->pbm_regs + schizo_imap_offset(SCHIZO_CE_INO) + 4));
  1229. pbm = pbm_for_ino(p, SCHIZO_PCIERR_A_INO);
  1230. irq = schizo_irq_build(pbm, NULL, (pbm->portid << 6) | SCHIZO_PCIERR_A_INO);
  1231. if (request_irq(irq, schizo_pcierr_intr,
  1232. SA_SHIRQ, "SCHIZO PCIERR", pbm) < 0) {
  1233. prom_printf("%s: Cannot register PBM A PciERR interrupt.\n",
  1234. pbm->name);
  1235. prom_halt();
  1236. }
  1237. bucket = __bucket(irq);
  1238. tmp = upa_readl(bucket->imap);
  1239. upa_writel(tmp, (pbm->pbm_regs + schizo_imap_offset(SCHIZO_PCIERR_A_INO) + 4));
  1240. pbm = pbm_for_ino(p, SCHIZO_PCIERR_B_INO);
  1241. irq = schizo_irq_build(pbm, NULL, (pbm->portid << 6) | SCHIZO_PCIERR_B_INO);
  1242. if (request_irq(irq, schizo_pcierr_intr,
  1243. SA_SHIRQ, "SCHIZO PCIERR", &p->pbm_B) < 0) {
  1244. prom_printf("%s: Cannot register PBM B PciERR interrupt.\n",
  1245. pbm->name);
  1246. prom_halt();
  1247. }
  1248. bucket = __bucket(irq);
  1249. tmp = upa_readl(bucket->imap);
  1250. upa_writel(tmp, (pbm->pbm_regs + schizo_imap_offset(SCHIZO_PCIERR_B_INO) + 4));
  1251. pbm = pbm_for_ino(p, SCHIZO_SERR_INO);
  1252. irq = schizo_irq_build(pbm, NULL, (pbm->portid << 6) | SCHIZO_SERR_INO);
  1253. if (request_irq(irq, schizo_safarierr_intr,
  1254. SA_SHIRQ, "SCHIZO SERR", p) < 0) {
  1255. prom_printf("%s: Cannot register SafariERR interrupt.\n",
  1256. pbm->name);
  1257. prom_halt();
  1258. }
  1259. bucket = __bucket(irq);
  1260. tmp = upa_readl(bucket->imap);
  1261. upa_writel(tmp, (pbm->pbm_regs + schizo_imap_offset(SCHIZO_SERR_INO) + 4));
  1262. /* Enable UE and CE interrupts for controller. */
  1263. schizo_write(p->pbm_A.controller_regs + SCHIZO_ECC_CTRL,
  1264. (SCHIZO_ECCCTRL_EE |
  1265. SCHIZO_ECCCTRL_UE |
  1266. SCHIZO_ECCCTRL_CE));
  1267. err_mask = (SCHIZO_PCICTRL_BUS_UNUS |
  1268. SCHIZO_PCICTRL_ESLCK |
  1269. SCHIZO_PCICTRL_TTO_ERR |
  1270. SCHIZO_PCICTRL_RTRY_ERR |
  1271. SCHIZO_PCICTRL_SBH_ERR |
  1272. SCHIZO_PCICTRL_SERR |
  1273. SCHIZO_PCICTRL_EEN);
  1274. err_no_mask = (SCHIZO_PCICTRL_DTO_ERR |
  1275. SCHIZO_PCICTRL_SBH_INT);
  1276. /* Enable PCI Error interrupts and clear error
  1277. * bits for each PBM.
  1278. */
  1279. tmp = schizo_read(p->pbm_A.pbm_regs + SCHIZO_PCI_CTRL);
  1280. tmp |= err_mask;
  1281. tmp &= ~err_no_mask;
  1282. schizo_write(p->pbm_A.pbm_regs + SCHIZO_PCI_CTRL, tmp);
  1283. schizo_write(p->pbm_A.pbm_regs + SCHIZO_PCI_AFSR,
  1284. (SCHIZO_PCIAFSR_PMA | SCHIZO_PCIAFSR_PTA |
  1285. SCHIZO_PCIAFSR_PRTRY | SCHIZO_PCIAFSR_PPERR |
  1286. SCHIZO_PCIAFSR_PTTO | SCHIZO_PCIAFSR_PUNUS |
  1287. SCHIZO_PCIAFSR_SMA | SCHIZO_PCIAFSR_STA |
  1288. SCHIZO_PCIAFSR_SRTRY | SCHIZO_PCIAFSR_SPERR |
  1289. SCHIZO_PCIAFSR_STTO | SCHIZO_PCIAFSR_SUNUS));
  1290. tmp = schizo_read(p->pbm_B.pbm_regs + SCHIZO_PCI_CTRL);
  1291. tmp |= err_mask;
  1292. tmp &= ~err_no_mask;
  1293. schizo_write(p->pbm_B.pbm_regs + SCHIZO_PCI_CTRL, tmp);
  1294. schizo_write(p->pbm_B.pbm_regs + SCHIZO_PCI_AFSR,
  1295. (SCHIZO_PCIAFSR_PMA | SCHIZO_PCIAFSR_PTA |
  1296. SCHIZO_PCIAFSR_PRTRY | SCHIZO_PCIAFSR_PPERR |
  1297. SCHIZO_PCIAFSR_PTTO | SCHIZO_PCIAFSR_PUNUS |
  1298. SCHIZO_PCIAFSR_SMA | SCHIZO_PCIAFSR_STA |
  1299. SCHIZO_PCIAFSR_SRTRY | SCHIZO_PCIAFSR_SPERR |
  1300. SCHIZO_PCIAFSR_STTO | SCHIZO_PCIAFSR_SUNUS));
  1301. /* Make all Safari error conditions fatal except unmapped
  1302. * errors which we make generate interrupts.
  1303. */
  1304. err_mask = (BUS_ERROR_BADCMD | BUS_ERROR_SSMDIS |
  1305. BUS_ERROR_BADMA | BUS_ERROR_BADMB |
  1306. BUS_ERROR_BADMC |
  1307. BUS_ERROR_CPU1PS | BUS_ERROR_CPU1PB |
  1308. BUS_ERROR_CPU0PS | BUS_ERROR_CPU0PB |
  1309. BUS_ERROR_CIQTO |
  1310. BUS_ERROR_LPQTO | BUS_ERROR_SFPQTO |
  1311. BUS_ERROR_UFPQTO | BUS_ERROR_APERR |
  1312. BUS_ERROR_BUSERR | BUS_ERROR_TIMEOUT |
  1313. BUS_ERROR_ILL);
  1314. #if 1
  1315. /* XXX Something wrong with some Excalibur systems
  1316. * XXX Sun is shipping. The behavior on a 2-cpu
  1317. * XXX machine is that both CPU1 parity error bits
  1318. * XXX are set and are immediately set again when
  1319. * XXX their error status bits are cleared. Just
  1320. * XXX ignore them for now. -DaveM
  1321. */
  1322. err_mask &= ~(BUS_ERROR_CPU1PS | BUS_ERROR_CPU1PB |
  1323. BUS_ERROR_CPU0PS | BUS_ERROR_CPU0PB);
  1324. #endif
  1325. schizo_write(p->pbm_A.controller_regs + SCHIZO_SAFARI_ERRCTRL,
  1326. (SCHIZO_SAFERRCTRL_EN | err_mask));
  1327. schizo_write(p->pbm_A.controller_regs + SCHIZO_SAFARI_IRQCTRL,
  1328. (SCHIZO_SAFIRQCTRL_EN | (BUS_ERROR_UNMAP)));
  1329. }
  1330. static void pbm_config_busmastering(struct pci_pbm_info *pbm)
  1331. {
  1332. u8 *addr;
  1333. /* Set cache-line size to 64 bytes, this is actually
  1334. * a nop but I do it for completeness.
  1335. */
  1336. addr = schizo_pci_config_mkaddr(pbm, pbm->pci_first_busno,
  1337. 0, PCI_CACHE_LINE_SIZE);
  1338. pci_config_write8(addr, 64 / sizeof(u32));
  1339. /* Set PBM latency timer to 64 PCI clocks. */
  1340. addr = schizo_pci_config_mkaddr(pbm, pbm->pci_first_busno,
  1341. 0, PCI_LATENCY_TIMER);
  1342. pci_config_write8(addr, 64);
  1343. }
  1344. static void pbm_scan_bus(struct pci_controller_info *p,
  1345. struct pci_pbm_info *pbm)
  1346. {
  1347. struct pcidev_cookie *cookie = kzalloc(sizeof(*cookie), GFP_KERNEL);
  1348. if (!cookie) {
  1349. prom_printf("%s: Critical allocation failure.\n", pbm->name);
  1350. prom_halt();
  1351. }
  1352. /* All we care about is the PBM. */
  1353. cookie->pbm = pbm;
  1354. pbm->pci_bus = pci_scan_bus(pbm->pci_first_busno,
  1355. p->pci_ops,
  1356. pbm);
  1357. pci_fixup_host_bridge_self(pbm->pci_bus);
  1358. pbm->pci_bus->self->sysdata = cookie;
  1359. pci_fill_in_pbm_cookies(pbm->pci_bus, pbm, pbm->prom_node);
  1360. pci_record_assignments(pbm, pbm->pci_bus);
  1361. pci_assign_unassigned(pbm, pbm->pci_bus);
  1362. pci_fixup_irq(pbm, pbm->pci_bus);
  1363. pci_determine_66mhz_disposition(pbm, pbm->pci_bus);
  1364. pci_setup_busmastering(pbm, pbm->pci_bus);
  1365. }
  1366. static void __schizo_scan_bus(struct pci_controller_info *p,
  1367. int chip_type)
  1368. {
  1369. if (!p->pbm_B.prom_node || !p->pbm_A.prom_node) {
  1370. printk("PCI: Only one PCI bus module of controller found.\n");
  1371. printk("PCI: Ignoring entire controller.\n");
  1372. return;
  1373. }
  1374. pbm_config_busmastering(&p->pbm_B);
  1375. p->pbm_B.is_66mhz_capable =
  1376. prom_getbool(p->pbm_B.prom_node, "66mhz-capable");
  1377. pbm_config_busmastering(&p->pbm_A);
  1378. p->pbm_A.is_66mhz_capable =
  1379. prom_getbool(p->pbm_A.prom_node, "66mhz-capable");
  1380. pbm_scan_bus(p, &p->pbm_B);
  1381. pbm_scan_bus(p, &p->pbm_A);
  1382. /* After the PCI bus scan is complete, we can register
  1383. * the error interrupt handlers.
  1384. */
  1385. if (chip_type == PBM_CHIP_TYPE_TOMATILLO)
  1386. tomatillo_register_error_handlers(p);
  1387. else
  1388. schizo_register_error_handlers(p);
  1389. }
  1390. static void schizo_scan_bus(struct pci_controller_info *p)
  1391. {
  1392. __schizo_scan_bus(p, PBM_CHIP_TYPE_SCHIZO);
  1393. }
  1394. static void tomatillo_scan_bus(struct pci_controller_info *p)
  1395. {
  1396. __schizo_scan_bus(p, PBM_CHIP_TYPE_TOMATILLO);
  1397. }
  1398. static void schizo_base_address_update(struct pci_dev *pdev, int resource)
  1399. {
  1400. struct pcidev_cookie *pcp = pdev->sysdata;
  1401. struct pci_pbm_info *pbm = pcp->pbm;
  1402. struct resource *res, *root;
  1403. u32 reg;
  1404. int where, size, is_64bit;
  1405. res = &pdev->resource[resource];
  1406. if (resource < 6) {
  1407. where = PCI_BASE_ADDRESS_0 + (resource * 4);
  1408. } else if (resource == PCI_ROM_RESOURCE) {
  1409. where = pdev->rom_base_reg;
  1410. } else {
  1411. /* Somebody might have asked allocation of a non-standard resource */
  1412. return;
  1413. }
  1414. is_64bit = 0;
  1415. if (res->flags & IORESOURCE_IO)
  1416. root = &pbm->io_space;
  1417. else {
  1418. root = &pbm->mem_space;
  1419. if ((res->flags & PCI_BASE_ADDRESS_MEM_TYPE_MASK)
  1420. == PCI_BASE_ADDRESS_MEM_TYPE_64)
  1421. is_64bit = 1;
  1422. }
  1423. size = res->end - res->start;
  1424. pci_read_config_dword(pdev, where, &reg);
  1425. reg = ((reg & size) |
  1426. (((u32)(res->start - root->start)) & ~size));
  1427. if (resource == PCI_ROM_RESOURCE) {
  1428. reg |= PCI_ROM_ADDRESS_ENABLE;
  1429. res->flags |= IORESOURCE_ROM_ENABLE;
  1430. }
  1431. pci_write_config_dword(pdev, where, reg);
  1432. /* This knows that the upper 32-bits of the address
  1433. * must be zero. Our PCI common layer enforces this.
  1434. */
  1435. if (is_64bit)
  1436. pci_write_config_dword(pdev, where + 4, 0);
  1437. }
  1438. static void schizo_resource_adjust(struct pci_dev *pdev,
  1439. struct resource *res,
  1440. struct resource *root)
  1441. {
  1442. res->start += root->start;
  1443. res->end += root->start;
  1444. }
  1445. /* Use ranges property to determine where PCI MEM, I/O, and Config
  1446. * space are for this PCI bus module.
  1447. */
  1448. static void schizo_determine_mem_io_space(struct pci_pbm_info *pbm)
  1449. {
  1450. int i, saw_cfg, saw_mem, saw_io;
  1451. saw_cfg = saw_mem = saw_io = 0;
  1452. for (i = 0; i < pbm->num_pbm_ranges; i++) {
  1453. struct linux_prom_pci_ranges *pr = &pbm->pbm_ranges[i];
  1454. unsigned long a;
  1455. int type;
  1456. type = (pr->child_phys_hi >> 24) & 0x3;
  1457. a = (((unsigned long)pr->parent_phys_hi << 32UL) |
  1458. ((unsigned long)pr->parent_phys_lo << 0UL));
  1459. switch (type) {
  1460. case 0:
  1461. /* PCI config space, 16MB */
  1462. pbm->config_space = a;
  1463. saw_cfg = 1;
  1464. break;
  1465. case 1:
  1466. /* 16-bit IO space, 16MB */
  1467. pbm->io_space.start = a;
  1468. pbm->io_space.end = a + ((16UL*1024UL*1024UL) - 1UL);
  1469. pbm->io_space.flags = IORESOURCE_IO;
  1470. saw_io = 1;
  1471. break;
  1472. case 2:
  1473. /* 32-bit MEM space, 2GB */
  1474. pbm->mem_space.start = a;
  1475. pbm->mem_space.end = a + (0x80000000UL - 1UL);
  1476. pbm->mem_space.flags = IORESOURCE_MEM;
  1477. saw_mem = 1;
  1478. break;
  1479. default:
  1480. break;
  1481. };
  1482. }
  1483. if (!saw_cfg || !saw_io || !saw_mem) {
  1484. prom_printf("%s: Fatal error, missing %s PBM range.\n",
  1485. pbm->name,
  1486. ((!saw_cfg ?
  1487. "CFG" :
  1488. (!saw_io ?
  1489. "IO" : "MEM"))));
  1490. prom_halt();
  1491. }
  1492. printk("%s: PCI CFG[%lx] IO[%lx] MEM[%lx]\n",
  1493. pbm->name,
  1494. pbm->config_space,
  1495. pbm->io_space.start,
  1496. pbm->mem_space.start);
  1497. }
  1498. static void pbm_register_toplevel_resources(struct pci_controller_info *p,
  1499. struct pci_pbm_info *pbm)
  1500. {
  1501. pbm->io_space.name = pbm->mem_space.name = pbm->name;
  1502. request_resource(&ioport_resource, &pbm->io_space);
  1503. request_resource(&iomem_resource, &pbm->mem_space);
  1504. pci_register_legacy_regions(&pbm->io_space,
  1505. &pbm->mem_space);
  1506. }
  1507. #define SCHIZO_STRBUF_CONTROL (0x02800UL)
  1508. #define SCHIZO_STRBUF_FLUSH (0x02808UL)
  1509. #define SCHIZO_STRBUF_FSYNC (0x02810UL)
  1510. #define SCHIZO_STRBUF_CTXFLUSH (0x02818UL)
  1511. #define SCHIZO_STRBUF_CTXMATCH (0x10000UL)
  1512. static void schizo_pbm_strbuf_init(struct pci_pbm_info *pbm)
  1513. {
  1514. unsigned long base = pbm->pbm_regs;
  1515. u64 control;
  1516. if (pbm->chip_type == PBM_CHIP_TYPE_TOMATILLO) {
  1517. /* TOMATILLO lacks streaming cache. */
  1518. return;
  1519. }
  1520. /* SCHIZO has context flushing. */
  1521. pbm->stc.strbuf_control = base + SCHIZO_STRBUF_CONTROL;
  1522. pbm->stc.strbuf_pflush = base + SCHIZO_STRBUF_FLUSH;
  1523. pbm->stc.strbuf_fsync = base + SCHIZO_STRBUF_FSYNC;
  1524. pbm->stc.strbuf_ctxflush = base + SCHIZO_STRBUF_CTXFLUSH;
  1525. pbm->stc.strbuf_ctxmatch_base = base + SCHIZO_STRBUF_CTXMATCH;
  1526. pbm->stc.strbuf_flushflag = (volatile unsigned long *)
  1527. ((((unsigned long)&pbm->stc.__flushflag_buf[0])
  1528. + 63UL)
  1529. & ~63UL);
  1530. pbm->stc.strbuf_flushflag_pa = (unsigned long)
  1531. __pa(pbm->stc.strbuf_flushflag);
  1532. /* Turn off LRU locking and diag mode, enable the
  1533. * streaming buffer and leave the rerun-disable
  1534. * setting however OBP set it.
  1535. */
  1536. control = schizo_read(pbm->stc.strbuf_control);
  1537. control &= ~(SCHIZO_STRBUF_CTRL_LPTR |
  1538. SCHIZO_STRBUF_CTRL_LENAB |
  1539. SCHIZO_STRBUF_CTRL_DENAB);
  1540. control |= SCHIZO_STRBUF_CTRL_ENAB;
  1541. schizo_write(pbm->stc.strbuf_control, control);
  1542. pbm->stc.strbuf_enabled = 1;
  1543. }
  1544. #define SCHIZO_IOMMU_CONTROL (0x00200UL)
  1545. #define SCHIZO_IOMMU_TSBBASE (0x00208UL)
  1546. #define SCHIZO_IOMMU_FLUSH (0x00210UL)
  1547. #define SCHIZO_IOMMU_CTXFLUSH (0x00218UL)
  1548. static void schizo_pbm_iommu_init(struct pci_pbm_info *pbm)
  1549. {
  1550. struct pci_iommu *iommu = pbm->iommu;
  1551. unsigned long i, tagbase, database;
  1552. u32 vdma[2], dma_mask;
  1553. u64 control;
  1554. int err, tsbsize;
  1555. err = prom_getproperty(pbm->prom_node, "virtual-dma",
  1556. (char *)&vdma[0], sizeof(vdma));
  1557. if (err == 0 || err == -1) {
  1558. /* No property, use default values. */
  1559. vdma[0] = 0xc0000000;
  1560. vdma[1] = 0x40000000;
  1561. }
  1562. dma_mask = vdma[0];
  1563. switch (vdma[1]) {
  1564. case 0x20000000:
  1565. dma_mask |= 0x1fffffff;
  1566. tsbsize = 64;
  1567. break;
  1568. case 0x40000000:
  1569. dma_mask |= 0x3fffffff;
  1570. tsbsize = 128;
  1571. break;
  1572. case 0x80000000:
  1573. dma_mask |= 0x7fffffff;
  1574. tsbsize = 128;
  1575. break;
  1576. default:
  1577. prom_printf("SCHIZO: strange virtual-dma size.\n");
  1578. prom_halt();
  1579. };
  1580. /* Register addresses, SCHIZO has iommu ctx flushing. */
  1581. iommu->iommu_control = pbm->pbm_regs + SCHIZO_IOMMU_CONTROL;
  1582. iommu->iommu_tsbbase = pbm->pbm_regs + SCHIZO_IOMMU_TSBBASE;
  1583. iommu->iommu_flush = pbm->pbm_regs + SCHIZO_IOMMU_FLUSH;
  1584. iommu->iommu_ctxflush = pbm->pbm_regs + SCHIZO_IOMMU_CTXFLUSH;
  1585. /* We use the main control/status register of SCHIZO as the write
  1586. * completion register.
  1587. */
  1588. iommu->write_complete_reg = pbm->controller_regs + 0x10000UL;
  1589. /*
  1590. * Invalidate TLB Entries.
  1591. */
  1592. control = schizo_read(iommu->iommu_control);
  1593. control |= SCHIZO_IOMMU_CTRL_DENAB;
  1594. schizo_write(iommu->iommu_control, control);
  1595. tagbase = SCHIZO_IOMMU_TAG, database = SCHIZO_IOMMU_DATA;
  1596. for(i = 0; i < 16; i++) {
  1597. schizo_write(pbm->pbm_regs + tagbase + (i * 8UL), 0);
  1598. schizo_write(pbm->pbm_regs + database + (i * 8UL), 0);
  1599. }
  1600. /* Leave diag mode enabled for full-flushing done
  1601. * in pci_iommu.c
  1602. */
  1603. pci_iommu_table_init(iommu, tsbsize * 8 * 1024, vdma[0], dma_mask);
  1604. schizo_write(iommu->iommu_tsbbase, __pa(iommu->page_table));
  1605. control = schizo_read(iommu->iommu_control);
  1606. control &= ~(SCHIZO_IOMMU_CTRL_TSBSZ | SCHIZO_IOMMU_CTRL_TBWSZ);
  1607. switch (tsbsize) {
  1608. case 64:
  1609. control |= SCHIZO_IOMMU_TSBSZ_64K;
  1610. break;
  1611. case 128:
  1612. control |= SCHIZO_IOMMU_TSBSZ_128K;
  1613. break;
  1614. };
  1615. control |= SCHIZO_IOMMU_CTRL_ENAB;
  1616. schizo_write(iommu->iommu_control, control);
  1617. }
  1618. #define SCHIZO_PCI_IRQ_RETRY (0x1a00UL)
  1619. #define SCHIZO_IRQ_RETRY_INF 0xffUL
  1620. #define SCHIZO_PCI_DIAG (0x2020UL)
  1621. #define SCHIZO_PCIDIAG_D_BADECC (1UL << 10UL) /* Disable BAD ECC errors (Schizo) */
  1622. #define SCHIZO_PCIDIAG_D_BYPASS (1UL << 9UL) /* Disable MMU bypass mode (Schizo/Tomatillo) */
  1623. #define SCHIZO_PCIDIAG_D_TTO (1UL << 8UL) /* Disable TTO errors (Schizo/Tomatillo) */
  1624. #define SCHIZO_PCIDIAG_D_RTRYARB (1UL << 7UL) /* Disable retry arbitration (Schizo) */
  1625. #define SCHIZO_PCIDIAG_D_RETRY (1UL << 6UL) /* Disable retry limit (Schizo/Tomatillo) */
  1626. #define SCHIZO_PCIDIAG_D_INTSYNC (1UL << 5UL) /* Disable interrupt/DMA synch (Schizo/Tomatillo) */
  1627. #define SCHIZO_PCIDIAG_I_DMA_PARITY (1UL << 3UL) /* Invert DMA parity (Schizo/Tomatillo) */
  1628. #define SCHIZO_PCIDIAG_I_PIOD_PARITY (1UL << 2UL) /* Invert PIO data parity (Schizo/Tomatillo) */
  1629. #define SCHIZO_PCIDIAG_I_PIOA_PARITY (1UL << 1UL) /* Invert PIO address parity (Schizo/Tomatillo) */
  1630. #define TOMATILLO_PCI_IOC_CSR (0x2248UL)
  1631. #define TOMATILLO_IOC_PART_WPENAB 0x0000000000080000UL
  1632. #define TOMATILLO_IOC_RDMULT_PENAB 0x0000000000040000UL
  1633. #define TOMATILLO_IOC_RDONE_PENAB 0x0000000000020000UL
  1634. #define TOMATILLO_IOC_RDLINE_PENAB 0x0000000000010000UL
  1635. #define TOMATILLO_IOC_RDMULT_PLEN 0x000000000000c000UL
  1636. #define TOMATILLO_IOC_RDMULT_PLEN_SHIFT 14UL
  1637. #define TOMATILLO_IOC_RDONE_PLEN 0x0000000000003000UL
  1638. #define TOMATILLO_IOC_RDONE_PLEN_SHIFT 12UL
  1639. #define TOMATILLO_IOC_RDLINE_PLEN 0x0000000000000c00UL
  1640. #define TOMATILLO_IOC_RDLINE_PLEN_SHIFT 10UL
  1641. #define TOMATILLO_IOC_PREF_OFF 0x00000000000003f8UL
  1642. #define TOMATILLO_IOC_PREF_OFF_SHIFT 3UL
  1643. #define TOMATILLO_IOC_RDMULT_CPENAB 0x0000000000000004UL
  1644. #define TOMATILLO_IOC_RDONE_CPENAB 0x0000000000000002UL
  1645. #define TOMATILLO_IOC_RDLINE_CPENAB 0x0000000000000001UL
  1646. #define TOMATILLO_PCI_IOC_TDIAG (0x2250UL)
  1647. #define TOMATILLO_PCI_IOC_DDIAG (0x2290UL)
  1648. static void schizo_pbm_hw_init(struct pci_pbm_info *pbm)
  1649. {
  1650. u64 tmp;
  1651. schizo_write(pbm->pbm_regs + SCHIZO_PCI_IRQ_RETRY, 5);
  1652. tmp = schizo_read(pbm->pbm_regs + SCHIZO_PCI_CTRL);
  1653. /* Enable arbiter for all PCI slots. */
  1654. tmp |= 0xff;
  1655. if (pbm->chip_type == PBM_CHIP_TYPE_TOMATILLO &&
  1656. pbm->chip_version >= 0x2)
  1657. tmp |= 0x3UL << SCHIZO_PCICTRL_PTO_SHIFT;
  1658. if (!prom_getbool(pbm->prom_node, "no-bus-parking"))
  1659. tmp |= SCHIZO_PCICTRL_PARK;
  1660. else
  1661. tmp &= ~SCHIZO_PCICTRL_PARK;
  1662. if (pbm->chip_type == PBM_CHIP_TYPE_TOMATILLO &&
  1663. pbm->chip_version <= 0x1)
  1664. tmp |= SCHIZO_PCICTRL_DTO_INT;
  1665. else
  1666. tmp &= ~SCHIZO_PCICTRL_DTO_INT;
  1667. if (pbm->chip_type == PBM_CHIP_TYPE_TOMATILLO)
  1668. tmp |= (SCHIZO_PCICTRL_MRM_PREF |
  1669. SCHIZO_PCICTRL_RDO_PREF |
  1670. SCHIZO_PCICTRL_RDL_PREF);
  1671. schizo_write(pbm->pbm_regs + SCHIZO_PCI_CTRL, tmp);
  1672. tmp = schizo_read(pbm->pbm_regs + SCHIZO_PCI_DIAG);
  1673. tmp &= ~(SCHIZO_PCIDIAG_D_RTRYARB |
  1674. SCHIZO_PCIDIAG_D_RETRY |
  1675. SCHIZO_PCIDIAG_D_INTSYNC);
  1676. schizo_write(pbm->pbm_regs + SCHIZO_PCI_DIAG, tmp);
  1677. if (pbm->chip_type == PBM_CHIP_TYPE_TOMATILLO) {
  1678. /* Clear prefetch lengths to workaround a bug in
  1679. * Jalapeno...
  1680. */
  1681. tmp = (TOMATILLO_IOC_PART_WPENAB |
  1682. (1 << TOMATILLO_IOC_PREF_OFF_SHIFT) |
  1683. TOMATILLO_IOC_RDMULT_CPENAB |
  1684. TOMATILLO_IOC_RDONE_CPENAB |
  1685. TOMATILLO_IOC_RDLINE_CPENAB);
  1686. schizo_write(pbm->pbm_regs + TOMATILLO_PCI_IOC_CSR,
  1687. tmp);
  1688. }
  1689. }
  1690. static void schizo_pbm_init(struct pci_controller_info *p,
  1691. int prom_node, u32 portid,
  1692. int chip_type)
  1693. {
  1694. struct linux_prom64_registers pr_regs[4];
  1695. unsigned int busrange[2];
  1696. struct pci_pbm_info *pbm;
  1697. const char *chipset_name;
  1698. u32 ino_bitmap[2];
  1699. int is_pbm_a;
  1700. int err;
  1701. switch (chip_type) {
  1702. case PBM_CHIP_TYPE_TOMATILLO:
  1703. chipset_name = "TOMATILLO";
  1704. break;
  1705. case PBM_CHIP_TYPE_SCHIZO_PLUS:
  1706. chipset_name = "SCHIZO+";
  1707. break;
  1708. case PBM_CHIP_TYPE_SCHIZO:
  1709. default:
  1710. chipset_name = "SCHIZO";
  1711. break;
  1712. };
  1713. /* For SCHIZO, three OBP regs:
  1714. * 1) PBM controller regs
  1715. * 2) Schizo front-end controller regs (same for both PBMs)
  1716. * 3) PBM PCI config space
  1717. *
  1718. * For TOMATILLO, four OBP regs:
  1719. * 1) PBM controller regs
  1720. * 2) Tomatillo front-end controller regs
  1721. * 3) PBM PCI config space
  1722. * 4) Ichip regs
  1723. */
  1724. err = prom_getproperty(prom_node, "reg",
  1725. (char *)&pr_regs[0],
  1726. sizeof(pr_regs));
  1727. if (err == 0 || err == -1) {
  1728. prom_printf("%s: Fatal error, no reg property.\n",
  1729. chipset_name);
  1730. prom_halt();
  1731. }
  1732. is_pbm_a = ((pr_regs[0].phys_addr & 0x00700000) == 0x00600000);
  1733. if (is_pbm_a)
  1734. pbm = &p->pbm_A;
  1735. else
  1736. pbm = &p->pbm_B;
  1737. pbm->portid = portid;
  1738. pbm->parent = p;
  1739. pbm->prom_node = prom_node;
  1740. pbm->pci_first_slot = 1;
  1741. pbm->chip_type = chip_type;
  1742. pbm->chip_version =
  1743. prom_getintdefault(prom_node, "version#", 0);
  1744. pbm->chip_revision =
  1745. prom_getintdefault(prom_node, "module-revision#", 0);
  1746. pbm->pbm_regs = pr_regs[0].phys_addr;
  1747. pbm->controller_regs = pr_regs[1].phys_addr - 0x10000UL;
  1748. if (chip_type == PBM_CHIP_TYPE_TOMATILLO)
  1749. pbm->sync_reg = pr_regs[3].phys_addr + 0x1a18UL;
  1750. sprintf(pbm->name,
  1751. (chip_type == PBM_CHIP_TYPE_TOMATILLO ?
  1752. "TOMATILLO%d PBM%c" :
  1753. "SCHIZO%d PBM%c"),
  1754. p->index,
  1755. (pbm == &p->pbm_A ? 'A' : 'B'));
  1756. printk("%s: ver[%x:%x], portid %x, "
  1757. "cregs[%lx] pregs[%lx]\n",
  1758. pbm->name,
  1759. pbm->chip_version, pbm->chip_revision,
  1760. pbm->portid,
  1761. pbm->controller_regs,
  1762. pbm->pbm_regs);
  1763. schizo_pbm_hw_init(pbm);
  1764. prom_getstring(prom_node, "name",
  1765. pbm->prom_name,
  1766. sizeof(pbm->prom_name));
  1767. err = prom_getproperty(prom_node, "ranges",
  1768. (char *) pbm->pbm_ranges,
  1769. sizeof(pbm->pbm_ranges));
  1770. if (err == 0 || err == -1) {
  1771. prom_printf("%s: Fatal error, no ranges property.\n",
  1772. pbm->name);
  1773. prom_halt();
  1774. }
  1775. pbm->num_pbm_ranges =
  1776. (err / sizeof(struct linux_prom_pci_ranges));
  1777. schizo_determine_mem_io_space(pbm);
  1778. pbm_register_toplevel_resources(p, pbm);
  1779. err = prom_getproperty(prom_node, "interrupt-map",
  1780. (char *)pbm->pbm_intmap,
  1781. sizeof(pbm->pbm_intmap));
  1782. if (err != -1) {
  1783. pbm->num_pbm_intmap = (err / sizeof(struct linux_prom_pci_intmap));
  1784. err = prom_getproperty(prom_node, "interrupt-map-mask",
  1785. (char *)&pbm->pbm_intmask,
  1786. sizeof(pbm->pbm_intmask));
  1787. if (err == -1) {
  1788. prom_printf("%s: Fatal error, no "
  1789. "interrupt-map-mask.\n", pbm->name);
  1790. prom_halt();
  1791. }
  1792. } else {
  1793. pbm->num_pbm_intmap = 0;
  1794. memset(&pbm->pbm_intmask, 0, sizeof(pbm->pbm_intmask));
  1795. }
  1796. err = prom_getproperty(prom_node, "ino-bitmap",
  1797. (char *) &ino_bitmap[0],
  1798. sizeof(ino_bitmap));
  1799. if (err == 0 || err == -1) {
  1800. prom_printf("%s: Fatal error, no ino-bitmap.\n", pbm->name);
  1801. prom_halt();
  1802. }
  1803. pbm->ino_bitmap = (((u64)ino_bitmap[1] << 32UL) |
  1804. ((u64)ino_bitmap[0] << 0UL));
  1805. err = prom_getproperty(prom_node, "bus-range",
  1806. (char *)&busrange[0],
  1807. sizeof(busrange));
  1808. if (err == 0 || err == -1) {
  1809. prom_printf("%s: Fatal error, no bus-range.\n", pbm->name);
  1810. prom_halt();
  1811. }
  1812. pbm->pci_first_busno = busrange[0];
  1813. pbm->pci_last_busno = busrange[1];
  1814. schizo_pbm_iommu_init(pbm);
  1815. schizo_pbm_strbuf_init(pbm);
  1816. }
  1817. static inline int portid_compare(u32 x, u32 y, int chip_type)
  1818. {
  1819. if (chip_type == PBM_CHIP_TYPE_TOMATILLO) {
  1820. if (x == (y ^ 1))
  1821. return 1;
  1822. return 0;
  1823. }
  1824. return (x == y);
  1825. }
  1826. static void __schizo_init(int node, char *model_name, int chip_type)
  1827. {
  1828. struct pci_controller_info *p;
  1829. struct pci_iommu *iommu;
  1830. int is_pbm_a;
  1831. u32 portid;
  1832. portid = prom_getintdefault(node, "portid", 0xff);
  1833. for(p = pci_controller_root; p; p = p->next) {
  1834. struct pci_pbm_info *pbm;
  1835. if (p->pbm_A.prom_node && p->pbm_B.prom_node)
  1836. continue;
  1837. pbm = (p->pbm_A.prom_node ?
  1838. &p->pbm_A :
  1839. &p->pbm_B);
  1840. if (portid_compare(pbm->portid, portid, chip_type)) {
  1841. is_pbm_a = (p->pbm_A.prom_node == 0);
  1842. schizo_pbm_init(p, node, portid, chip_type);
  1843. return;
  1844. }
  1845. }
  1846. p = kzalloc(sizeof(struct pci_controller_info), GFP_ATOMIC);
  1847. if (!p) {
  1848. prom_printf("SCHIZO: Fatal memory allocation error.\n");
  1849. prom_halt();
  1850. }
  1851. iommu = kzalloc(sizeof(struct pci_iommu), GFP_ATOMIC);
  1852. if (!iommu) {
  1853. prom_printf("SCHIZO: Fatal memory allocation error.\n");
  1854. prom_halt();
  1855. }
  1856. p->pbm_A.iommu = iommu;
  1857. iommu = kzalloc(sizeof(struct pci_iommu), GFP_ATOMIC);
  1858. if (!iommu) {
  1859. prom_printf("SCHIZO: Fatal memory allocation error.\n");
  1860. prom_halt();
  1861. }
  1862. p->pbm_B.iommu = iommu;
  1863. p->next = pci_controller_root;
  1864. pci_controller_root = p;
  1865. p->index = pci_num_controllers++;
  1866. p->pbms_same_domain = 0;
  1867. p->scan_bus = (chip_type == PBM_CHIP_TYPE_TOMATILLO ?
  1868. tomatillo_scan_bus :
  1869. schizo_scan_bus);
  1870. p->irq_build = schizo_irq_build;
  1871. p->base_address_update = schizo_base_address_update;
  1872. p->resource_adjust = schizo_resource_adjust;
  1873. p->pci_ops = &schizo_ops;
  1874. /* Like PSYCHO we have a 2GB aligned area for memory space. */
  1875. pci_memspace_mask = 0x7fffffffUL;
  1876. schizo_pbm_init(p, node, portid, chip_type);
  1877. }
  1878. void schizo_init(int node, char *model_name)
  1879. {
  1880. __schizo_init(node, model_name, PBM_CHIP_TYPE_SCHIZO);
  1881. }
  1882. void schizo_plus_init(int node, char *model_name)
  1883. {
  1884. __schizo_init(node, model_name, PBM_CHIP_TYPE_SCHIZO_PLUS);
  1885. }
  1886. void tomatillo_init(int node, char *model_name)
  1887. {
  1888. __schizo_init(node, model_name, PBM_CHIP_TYPE_TOMATILLO);
  1889. }