etrap.S 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232
  1. /* $Id: etrap.S,v 1.46 2002/02/09 19:49:30 davem Exp $
  2. * etrap.S: Preparing for entry into the kernel on Sparc V9.
  3. *
  4. * Copyright (C) 1996, 1997 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright (C) 1997, 1998, 1999 Jakub Jelinek (jj@ultra.linux.cz)
  6. */
  7. #include <linux/config.h>
  8. #include <asm/asi.h>
  9. #include <asm/pstate.h>
  10. #include <asm/ptrace.h>
  11. #include <asm/page.h>
  12. #include <asm/spitfire.h>
  13. #include <asm/head.h>
  14. #include <asm/processor.h>
  15. #include <asm/mmu.h>
  16. #define TASK_REGOFF (THREAD_SIZE-TRACEREG_SZ-STACKFRAME_SZ)
  17. #define ETRAP_PSTATE1 (PSTATE_RMO | PSTATE_PRIV)
  18. #define ETRAP_PSTATE2 \
  19. (PSTATE_RMO | PSTATE_PEF | PSTATE_PRIV | PSTATE_IE)
  20. /*
  21. * On entry, %g7 is return address - 0x4.
  22. * %g4 and %g5 will be preserved %l4 and %l5 respectively.
  23. */
  24. .text
  25. .align 64
  26. .globl etrap, etrap_irq, etraptl1
  27. etrap: rdpr %pil, %g2
  28. etrap_irq:
  29. TRAP_LOAD_THREAD_REG(%g6, %g1)
  30. rdpr %tstate, %g1
  31. sllx %g2, 20, %g3
  32. andcc %g1, TSTATE_PRIV, %g0
  33. or %g1, %g3, %g1
  34. bne,pn %xcc, 1f
  35. sub %sp, STACKFRAME_SZ+TRACEREG_SZ-STACK_BIAS, %g2
  36. wrpr %g0, 7, %cleanwin
  37. sethi %hi(TASK_REGOFF), %g2
  38. sethi %hi(TSTATE_PEF), %g3
  39. or %g2, %lo(TASK_REGOFF), %g2
  40. and %g1, %g3, %g3
  41. brnz,pn %g3, 1f
  42. add %g6, %g2, %g2
  43. wr %g0, 0, %fprs
  44. 1: rdpr %tpc, %g3
  45. stx %g1, [%g2 + STACKFRAME_SZ + PT_V9_TSTATE]
  46. rdpr %tnpc, %g1
  47. stx %g3, [%g2 + STACKFRAME_SZ + PT_V9_TPC]
  48. rd %y, %g3
  49. stx %g1, [%g2 + STACKFRAME_SZ + PT_V9_TNPC]
  50. st %g3, [%g2 + STACKFRAME_SZ + PT_V9_Y]
  51. rdpr %cansave, %g1
  52. brnz,pt %g1, etrap_save
  53. nop
  54. rdpr %cwp, %g1
  55. add %g1, 2, %g1
  56. wrpr %g1, %cwp
  57. be,pt %xcc, etrap_user_spill
  58. mov ASI_AIUP, %g3
  59. rdpr %otherwin, %g3
  60. brz %g3, etrap_kernel_spill
  61. mov ASI_AIUS, %g3
  62. etrap_user_spill:
  63. wr %g3, 0x0, %asi
  64. ldx [%g6 + TI_FLAGS], %g3
  65. and %g3, _TIF_32BIT, %g3
  66. brnz,pt %g3, etrap_user_spill_32bit
  67. nop
  68. ba,a,pt %xcc, etrap_user_spill_64bit
  69. etrap_save: save %g2, -STACK_BIAS, %sp
  70. mov %g6, %l6
  71. bne,pn %xcc, 3f
  72. mov PRIMARY_CONTEXT, %l4
  73. rdpr %canrestore, %g3
  74. rdpr %wstate, %g2
  75. wrpr %g0, 0, %canrestore
  76. sll %g2, 3, %g2
  77. mov 1, %l5
  78. stb %l5, [%l6 + TI_FPDEPTH]
  79. wrpr %g3, 0, %otherwin
  80. wrpr %g2, 0, %wstate
  81. sethi %hi(sparc64_kern_pri_context), %g2
  82. ldx [%g2 + %lo(sparc64_kern_pri_context)], %g3
  83. 661: stxa %g3, [%l4] ASI_DMMU
  84. .section .sun4v_1insn_patch, "ax"
  85. .word 661b
  86. stxa %g3, [%l4] ASI_MMU
  87. .previous
  88. sethi %hi(KERNBASE), %l4
  89. flush %l4
  90. mov ASI_AIUS, %l7
  91. 2: mov %g4, %l4
  92. mov %g5, %l5
  93. add %g7, 4, %l2
  94. /* Go to trap time globals so we can save them. */
  95. 661: wrpr %g0, ETRAP_PSTATE1, %pstate
  96. .section .sun4v_1insn_patch, "ax"
  97. .word 661b
  98. SET_GL(0)
  99. .previous
  100. stx %g1, [%sp + PTREGS_OFF + PT_V9_G1]
  101. stx %g2, [%sp + PTREGS_OFF + PT_V9_G2]
  102. sllx %l7, 24, %l7
  103. stx %g3, [%sp + PTREGS_OFF + PT_V9_G3]
  104. rdpr %cwp, %l0
  105. stx %g4, [%sp + PTREGS_OFF + PT_V9_G4]
  106. stx %g5, [%sp + PTREGS_OFF + PT_V9_G5]
  107. stx %g6, [%sp + PTREGS_OFF + PT_V9_G6]
  108. stx %g7, [%sp + PTREGS_OFF + PT_V9_G7]
  109. or %l7, %l0, %l7
  110. sethi %hi(TSTATE_RMO | TSTATE_PEF), %l0
  111. or %l7, %l0, %l7
  112. wrpr %l2, %tnpc
  113. wrpr %l7, (TSTATE_PRIV | TSTATE_IE), %tstate
  114. stx %i0, [%sp + PTREGS_OFF + PT_V9_I0]
  115. stx %i1, [%sp + PTREGS_OFF + PT_V9_I1]
  116. stx %i2, [%sp + PTREGS_OFF + PT_V9_I2]
  117. stx %i3, [%sp + PTREGS_OFF + PT_V9_I3]
  118. stx %i4, [%sp + PTREGS_OFF + PT_V9_I4]
  119. stx %i5, [%sp + PTREGS_OFF + PT_V9_I5]
  120. stx %i6, [%sp + PTREGS_OFF + PT_V9_I6]
  121. mov %l6, %g6
  122. stx %i7, [%sp + PTREGS_OFF + PT_V9_I7]
  123. LOAD_PER_CPU_BASE(%g5, %g6, %g4, %g3, %l1)
  124. ldx [%g6 + TI_TASK], %g4
  125. done
  126. 3: mov ASI_P, %l7
  127. ldub [%l6 + TI_FPDEPTH], %l5
  128. add %l6, TI_FPSAVED + 1, %l4
  129. srl %l5, 1, %l3
  130. add %l5, 2, %l5
  131. stb %l5, [%l6 + TI_FPDEPTH]
  132. ba,pt %xcc, 2b
  133. stb %g0, [%l4 + %l3]
  134. nop
  135. etraptl1: /* Save tstate/tpc/tnpc of TL 1-->4 and the tl register itself.
  136. * We place this right after pt_regs on the trap stack.
  137. * The layout is:
  138. * 0x00 TL1's TSTATE
  139. * 0x08 TL1's TPC
  140. * 0x10 TL1's TNPC
  141. * 0x18 TL1's TT
  142. * ...
  143. * 0x58 TL4's TT
  144. * 0x60 TL
  145. */
  146. TRAP_LOAD_THREAD_REG(%g6, %g1)
  147. sub %sp, ((4 * 8) * 4) + 8, %g2
  148. rdpr %tl, %g1
  149. wrpr %g0, 1, %tl
  150. rdpr %tstate, %g3
  151. stx %g3, [%g2 + STACK_BIAS + 0x00]
  152. rdpr %tpc, %g3
  153. stx %g3, [%g2 + STACK_BIAS + 0x08]
  154. rdpr %tnpc, %g3
  155. stx %g3, [%g2 + STACK_BIAS + 0x10]
  156. rdpr %tt, %g3
  157. stx %g3, [%g2 + STACK_BIAS + 0x18]
  158. wrpr %g0, 2, %tl
  159. rdpr %tstate, %g3
  160. stx %g3, [%g2 + STACK_BIAS + 0x20]
  161. rdpr %tpc, %g3
  162. stx %g3, [%g2 + STACK_BIAS + 0x28]
  163. rdpr %tnpc, %g3
  164. stx %g3, [%g2 + STACK_BIAS + 0x30]
  165. rdpr %tt, %g3
  166. stx %g3, [%g2 + STACK_BIAS + 0x38]
  167. sethi %hi(is_sun4v), %g3
  168. lduw [%g3 + %lo(is_sun4v)], %g3
  169. brnz,pn %g3, finish_tl1_capture
  170. nop
  171. wrpr %g0, 3, %tl
  172. rdpr %tstate, %g3
  173. stx %g3, [%g2 + STACK_BIAS + 0x40]
  174. rdpr %tpc, %g3
  175. stx %g3, [%g2 + STACK_BIAS + 0x48]
  176. rdpr %tnpc, %g3
  177. stx %g3, [%g2 + STACK_BIAS + 0x50]
  178. rdpr %tt, %g3
  179. stx %g3, [%g2 + STACK_BIAS + 0x58]
  180. wrpr %g0, 4, %tl
  181. rdpr %tstate, %g3
  182. stx %g3, [%g2 + STACK_BIAS + 0x60]
  183. rdpr %tpc, %g3
  184. stx %g3, [%g2 + STACK_BIAS + 0x68]
  185. rdpr %tnpc, %g3
  186. stx %g3, [%g2 + STACK_BIAS + 0x70]
  187. rdpr %tt, %g3
  188. stx %g3, [%g2 + STACK_BIAS + 0x78]
  189. stx %g1, [%g2 + STACK_BIAS + 0x80]
  190. finish_tl1_capture:
  191. wrpr %g0, 1, %tl
  192. 661: nop
  193. .section .sun4v_1insn_patch, "ax"
  194. .word 661b
  195. SET_GL(1)
  196. .previous
  197. rdpr %tstate, %g1
  198. sub %g2, STACKFRAME_SZ + TRACEREG_SZ - STACK_BIAS, %g2
  199. ba,pt %xcc, 1b
  200. andcc %g1, TSTATE_PRIV, %g0
  201. #undef TASK_REGOFF
  202. #undef ETRAP_PSTATE1