mpc85xx_devices.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743
  1. /*
  2. * MPC85xx Device descriptions
  3. *
  4. * Maintainer: Kumar Gala <galak@kernel.crashing.org>
  5. *
  6. * Copyright 2005 Freescale Semiconductor Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/device.h>
  16. #include <linux/serial_8250.h>
  17. #include <linux/fsl_devices.h>
  18. #include <asm/mpc85xx.h>
  19. #include <asm/irq.h>
  20. #include <asm/ppc_sys.h>
  21. /* We use offsets for IORESOURCE_MEM since we do not know at compile time
  22. * what CCSRBAR is, will get fixed up by mach_mpc85xx_fixup
  23. */
  24. struct gianfar_mdio_data mpc85xx_mdio_pdata = {
  25. };
  26. static struct gianfar_platform_data mpc85xx_tsec1_pdata = {
  27. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  28. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  29. FSL_GIANFAR_DEV_HAS_MULTI_INTR,
  30. };
  31. static struct gianfar_platform_data mpc85xx_tsec2_pdata = {
  32. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  33. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  34. FSL_GIANFAR_DEV_HAS_MULTI_INTR,
  35. };
  36. static struct gianfar_platform_data mpc85xx_etsec1_pdata = {
  37. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  38. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  39. FSL_GIANFAR_DEV_HAS_MULTI_INTR |
  40. FSL_GIANFAR_DEV_HAS_CSUM | FSL_GIANFAR_DEV_HAS_VLAN |
  41. FSL_GIANFAR_DEV_HAS_EXTENDED_HASH,
  42. };
  43. static struct gianfar_platform_data mpc85xx_etsec2_pdata = {
  44. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  45. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  46. FSL_GIANFAR_DEV_HAS_MULTI_INTR |
  47. FSL_GIANFAR_DEV_HAS_CSUM | FSL_GIANFAR_DEV_HAS_VLAN |
  48. FSL_GIANFAR_DEV_HAS_EXTENDED_HASH,
  49. };
  50. static struct gianfar_platform_data mpc85xx_etsec3_pdata = {
  51. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  52. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  53. FSL_GIANFAR_DEV_HAS_MULTI_INTR |
  54. FSL_GIANFAR_DEV_HAS_CSUM | FSL_GIANFAR_DEV_HAS_VLAN |
  55. FSL_GIANFAR_DEV_HAS_EXTENDED_HASH,
  56. };
  57. static struct gianfar_platform_data mpc85xx_etsec4_pdata = {
  58. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  59. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  60. FSL_GIANFAR_DEV_HAS_MULTI_INTR |
  61. FSL_GIANFAR_DEV_HAS_CSUM | FSL_GIANFAR_DEV_HAS_VLAN |
  62. FSL_GIANFAR_DEV_HAS_EXTENDED_HASH,
  63. };
  64. static struct gianfar_platform_data mpc85xx_fec_pdata = {
  65. .device_flags = 0,
  66. };
  67. static struct fsl_i2c_platform_data mpc85xx_fsl_i2c_pdata = {
  68. .device_flags = FSL_I2C_DEV_SEPARATE_DFSRR,
  69. };
  70. static struct fsl_i2c_platform_data mpc85xx_fsl_i2c2_pdata = {
  71. .device_flags = FSL_I2C_DEV_SEPARATE_DFSRR,
  72. };
  73. static struct plat_serial8250_port serial_platform_data[] = {
  74. [0] = {
  75. .mapbase = 0x4500,
  76. .irq = MPC85xx_IRQ_DUART,
  77. .iotype = UPIO_MEM,
  78. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ,
  79. },
  80. [1] = {
  81. .mapbase = 0x4600,
  82. .irq = MPC85xx_IRQ_DUART,
  83. .iotype = UPIO_MEM,
  84. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ,
  85. },
  86. { },
  87. };
  88. struct platform_device ppc_sys_platform_devices[] = {
  89. [MPC85xx_TSEC1] = {
  90. .name = "fsl-gianfar",
  91. .id = 1,
  92. .dev.platform_data = &mpc85xx_tsec1_pdata,
  93. .num_resources = 4,
  94. .resource = (struct resource[]) {
  95. {
  96. .start = MPC85xx_ENET1_OFFSET,
  97. .end = MPC85xx_ENET1_OFFSET +
  98. MPC85xx_ENET1_SIZE - 1,
  99. .flags = IORESOURCE_MEM,
  100. },
  101. {
  102. .name = "tx",
  103. .start = MPC85xx_IRQ_TSEC1_TX,
  104. .end = MPC85xx_IRQ_TSEC1_TX,
  105. .flags = IORESOURCE_IRQ,
  106. },
  107. {
  108. .name = "rx",
  109. .start = MPC85xx_IRQ_TSEC1_RX,
  110. .end = MPC85xx_IRQ_TSEC1_RX,
  111. .flags = IORESOURCE_IRQ,
  112. },
  113. {
  114. .name = "error",
  115. .start = MPC85xx_IRQ_TSEC1_ERROR,
  116. .end = MPC85xx_IRQ_TSEC1_ERROR,
  117. .flags = IORESOURCE_IRQ,
  118. },
  119. },
  120. },
  121. [MPC85xx_TSEC2] = {
  122. .name = "fsl-gianfar",
  123. .id = 2,
  124. .dev.platform_data = &mpc85xx_tsec2_pdata,
  125. .num_resources = 4,
  126. .resource = (struct resource[]) {
  127. {
  128. .start = MPC85xx_ENET2_OFFSET,
  129. .end = MPC85xx_ENET2_OFFSET +
  130. MPC85xx_ENET2_SIZE - 1,
  131. .flags = IORESOURCE_MEM,
  132. },
  133. {
  134. .name = "tx",
  135. .start = MPC85xx_IRQ_TSEC2_TX,
  136. .end = MPC85xx_IRQ_TSEC2_TX,
  137. .flags = IORESOURCE_IRQ,
  138. },
  139. {
  140. .name = "rx",
  141. .start = MPC85xx_IRQ_TSEC2_RX,
  142. .end = MPC85xx_IRQ_TSEC2_RX,
  143. .flags = IORESOURCE_IRQ,
  144. },
  145. {
  146. .name = "error",
  147. .start = MPC85xx_IRQ_TSEC2_ERROR,
  148. .end = MPC85xx_IRQ_TSEC2_ERROR,
  149. .flags = IORESOURCE_IRQ,
  150. },
  151. },
  152. },
  153. [MPC85xx_FEC] = {
  154. .name = "fsl-gianfar",
  155. .id = 3,
  156. .dev.platform_data = &mpc85xx_fec_pdata,
  157. .num_resources = 2,
  158. .resource = (struct resource[]) {
  159. {
  160. .start = MPC85xx_ENET3_OFFSET,
  161. .end = MPC85xx_ENET3_OFFSET +
  162. MPC85xx_ENET3_SIZE - 1,
  163. .flags = IORESOURCE_MEM,
  164. },
  165. {
  166. .start = MPC85xx_IRQ_FEC,
  167. .end = MPC85xx_IRQ_FEC,
  168. .flags = IORESOURCE_IRQ,
  169. },
  170. },
  171. },
  172. [MPC85xx_IIC1] = {
  173. .name = "fsl-i2c",
  174. .id = 1,
  175. .dev.platform_data = &mpc85xx_fsl_i2c_pdata,
  176. .num_resources = 2,
  177. .resource = (struct resource[]) {
  178. {
  179. .start = MPC85xx_IIC1_OFFSET,
  180. .end = MPC85xx_IIC1_OFFSET +
  181. MPC85xx_IIC1_SIZE - 1,
  182. .flags = IORESOURCE_MEM,
  183. },
  184. {
  185. .start = MPC85xx_IRQ_IIC1,
  186. .end = MPC85xx_IRQ_IIC1,
  187. .flags = IORESOURCE_IRQ,
  188. },
  189. },
  190. },
  191. [MPC85xx_DMA0] = {
  192. .name = "fsl-dma",
  193. .id = 0,
  194. .num_resources = 2,
  195. .resource = (struct resource[]) {
  196. {
  197. .start = MPC85xx_DMA0_OFFSET,
  198. .end = MPC85xx_DMA0_OFFSET +
  199. MPC85xx_DMA0_SIZE - 1,
  200. .flags = IORESOURCE_MEM,
  201. },
  202. {
  203. .start = MPC85xx_IRQ_DMA0,
  204. .end = MPC85xx_IRQ_DMA0,
  205. .flags = IORESOURCE_IRQ,
  206. },
  207. },
  208. },
  209. [MPC85xx_DMA1] = {
  210. .name = "fsl-dma",
  211. .id = 1,
  212. .num_resources = 2,
  213. .resource = (struct resource[]) {
  214. {
  215. .start = MPC85xx_DMA1_OFFSET,
  216. .end = MPC85xx_DMA1_OFFSET +
  217. MPC85xx_DMA1_SIZE - 1,
  218. .flags = IORESOURCE_MEM,
  219. },
  220. {
  221. .start = MPC85xx_IRQ_DMA1,
  222. .end = MPC85xx_IRQ_DMA1,
  223. .flags = IORESOURCE_IRQ,
  224. },
  225. },
  226. },
  227. [MPC85xx_DMA2] = {
  228. .name = "fsl-dma",
  229. .id = 2,
  230. .num_resources = 2,
  231. .resource = (struct resource[]) {
  232. {
  233. .start = MPC85xx_DMA2_OFFSET,
  234. .end = MPC85xx_DMA2_OFFSET +
  235. MPC85xx_DMA2_SIZE - 1,
  236. .flags = IORESOURCE_MEM,
  237. },
  238. {
  239. .start = MPC85xx_IRQ_DMA2,
  240. .end = MPC85xx_IRQ_DMA2,
  241. .flags = IORESOURCE_IRQ,
  242. },
  243. },
  244. },
  245. [MPC85xx_DMA3] = {
  246. .name = "fsl-dma",
  247. .id = 3,
  248. .num_resources = 2,
  249. .resource = (struct resource[]) {
  250. {
  251. .start = MPC85xx_DMA3_OFFSET,
  252. .end = MPC85xx_DMA3_OFFSET +
  253. MPC85xx_DMA3_SIZE - 1,
  254. .flags = IORESOURCE_MEM,
  255. },
  256. {
  257. .start = MPC85xx_IRQ_DMA3,
  258. .end = MPC85xx_IRQ_DMA3,
  259. .flags = IORESOURCE_IRQ,
  260. },
  261. },
  262. },
  263. [MPC85xx_DUART] = {
  264. .name = "serial8250",
  265. .id = PLAT8250_DEV_PLATFORM,
  266. .dev.platform_data = serial_platform_data,
  267. },
  268. [MPC85xx_PERFMON] = {
  269. .name = "fsl-perfmon",
  270. .id = 1,
  271. .num_resources = 2,
  272. .resource = (struct resource[]) {
  273. {
  274. .start = MPC85xx_PERFMON_OFFSET,
  275. .end = MPC85xx_PERFMON_OFFSET +
  276. MPC85xx_PERFMON_SIZE - 1,
  277. .flags = IORESOURCE_MEM,
  278. },
  279. {
  280. .start = MPC85xx_IRQ_PERFMON,
  281. .end = MPC85xx_IRQ_PERFMON,
  282. .flags = IORESOURCE_IRQ,
  283. },
  284. },
  285. },
  286. [MPC85xx_SEC2] = {
  287. .name = "fsl-sec2",
  288. .id = 1,
  289. .num_resources = 2,
  290. .resource = (struct resource[]) {
  291. {
  292. .start = MPC85xx_SEC2_OFFSET,
  293. .end = MPC85xx_SEC2_OFFSET +
  294. MPC85xx_SEC2_SIZE - 1,
  295. .flags = IORESOURCE_MEM,
  296. },
  297. {
  298. .start = MPC85xx_IRQ_SEC2,
  299. .end = MPC85xx_IRQ_SEC2,
  300. .flags = IORESOURCE_IRQ,
  301. },
  302. },
  303. },
  304. [MPC85xx_CPM_FCC1] = {
  305. .name = "fsl-cpm-fcc",
  306. .id = 1,
  307. .num_resources = 3,
  308. .resource = (struct resource[]) {
  309. {
  310. .start = 0x91300,
  311. .end = 0x9131F,
  312. .flags = IORESOURCE_MEM,
  313. },
  314. {
  315. .start = 0x91380,
  316. .end = 0x9139F,
  317. .flags = IORESOURCE_MEM,
  318. },
  319. {
  320. .start = SIU_INT_FCC1,
  321. .end = SIU_INT_FCC1,
  322. .flags = IORESOURCE_IRQ,
  323. },
  324. },
  325. },
  326. [MPC85xx_CPM_FCC2] = {
  327. .name = "fsl-cpm-fcc",
  328. .id = 2,
  329. .num_resources = 3,
  330. .resource = (struct resource[]) {
  331. {
  332. .start = 0x91320,
  333. .end = 0x9133F,
  334. .flags = IORESOURCE_MEM,
  335. },
  336. {
  337. .start = 0x913A0,
  338. .end = 0x913CF,
  339. .flags = IORESOURCE_MEM,
  340. },
  341. {
  342. .start = SIU_INT_FCC2,
  343. .end = SIU_INT_FCC2,
  344. .flags = IORESOURCE_IRQ,
  345. },
  346. },
  347. },
  348. [MPC85xx_CPM_FCC3] = {
  349. .name = "fsl-cpm-fcc",
  350. .id = 3,
  351. .num_resources = 3,
  352. .resource = (struct resource[]) {
  353. {
  354. .start = 0x91340,
  355. .end = 0x9135F,
  356. .flags = IORESOURCE_MEM,
  357. },
  358. {
  359. .start = 0x913D0,
  360. .end = 0x913FF,
  361. .flags = IORESOURCE_MEM,
  362. },
  363. {
  364. .start = SIU_INT_FCC3,
  365. .end = SIU_INT_FCC3,
  366. .flags = IORESOURCE_IRQ,
  367. },
  368. },
  369. },
  370. [MPC85xx_CPM_I2C] = {
  371. .name = "fsl-cpm-i2c",
  372. .id = 1,
  373. .num_resources = 2,
  374. .resource = (struct resource[]) {
  375. {
  376. .start = 0x91860,
  377. .end = 0x918BF,
  378. .flags = IORESOURCE_MEM,
  379. },
  380. {
  381. .start = SIU_INT_I2C,
  382. .end = SIU_INT_I2C,
  383. .flags = IORESOURCE_IRQ,
  384. },
  385. },
  386. },
  387. [MPC85xx_CPM_SCC1] = {
  388. .name = "fsl-cpm-scc",
  389. .id = 1,
  390. .num_resources = 2,
  391. .resource = (struct resource[]) {
  392. {
  393. .start = 0x91A00,
  394. .end = 0x91A1F,
  395. .flags = IORESOURCE_MEM,
  396. },
  397. {
  398. .start = SIU_INT_SCC1,
  399. .end = SIU_INT_SCC1,
  400. .flags = IORESOURCE_IRQ,
  401. },
  402. },
  403. },
  404. [MPC85xx_CPM_SCC2] = {
  405. .name = "fsl-cpm-scc",
  406. .id = 2,
  407. .num_resources = 2,
  408. .resource = (struct resource[]) {
  409. {
  410. .start = 0x91A20,
  411. .end = 0x91A3F,
  412. .flags = IORESOURCE_MEM,
  413. },
  414. {
  415. .start = SIU_INT_SCC2,
  416. .end = SIU_INT_SCC2,
  417. .flags = IORESOURCE_IRQ,
  418. },
  419. },
  420. },
  421. [MPC85xx_CPM_SCC3] = {
  422. .name = "fsl-cpm-scc",
  423. .id = 3,
  424. .num_resources = 2,
  425. .resource = (struct resource[]) {
  426. {
  427. .start = 0x91A40,
  428. .end = 0x91A5F,
  429. .flags = IORESOURCE_MEM,
  430. },
  431. {
  432. .start = SIU_INT_SCC3,
  433. .end = SIU_INT_SCC3,
  434. .flags = IORESOURCE_IRQ,
  435. },
  436. },
  437. },
  438. [MPC85xx_CPM_SCC4] = {
  439. .name = "fsl-cpm-scc",
  440. .id = 4,
  441. .num_resources = 2,
  442. .resource = (struct resource[]) {
  443. {
  444. .start = 0x91A60,
  445. .end = 0x91A7F,
  446. .flags = IORESOURCE_MEM,
  447. },
  448. {
  449. .start = SIU_INT_SCC4,
  450. .end = SIU_INT_SCC4,
  451. .flags = IORESOURCE_IRQ,
  452. },
  453. },
  454. },
  455. [MPC85xx_CPM_SPI] = {
  456. .name = "fsl-cpm-spi",
  457. .id = 1,
  458. .num_resources = 2,
  459. .resource = (struct resource[]) {
  460. {
  461. .start = 0x91AA0,
  462. .end = 0x91AFF,
  463. .flags = IORESOURCE_MEM,
  464. },
  465. {
  466. .start = SIU_INT_SPI,
  467. .end = SIU_INT_SPI,
  468. .flags = IORESOURCE_IRQ,
  469. },
  470. },
  471. },
  472. [MPC85xx_CPM_MCC1] = {
  473. .name = "fsl-cpm-mcc",
  474. .id = 1,
  475. .num_resources = 2,
  476. .resource = (struct resource[]) {
  477. {
  478. .start = 0x91B30,
  479. .end = 0x91B3F,
  480. .flags = IORESOURCE_MEM,
  481. },
  482. {
  483. .start = SIU_INT_MCC1,
  484. .end = SIU_INT_MCC1,
  485. .flags = IORESOURCE_IRQ,
  486. },
  487. },
  488. },
  489. [MPC85xx_CPM_MCC2] = {
  490. .name = "fsl-cpm-mcc",
  491. .id = 2,
  492. .num_resources = 2,
  493. .resource = (struct resource[]) {
  494. {
  495. .start = 0x91B50,
  496. .end = 0x91B5F,
  497. .flags = IORESOURCE_MEM,
  498. },
  499. {
  500. .start = SIU_INT_MCC2,
  501. .end = SIU_INT_MCC2,
  502. .flags = IORESOURCE_IRQ,
  503. },
  504. },
  505. },
  506. [MPC85xx_CPM_SMC1] = {
  507. .name = "fsl-cpm-smc",
  508. .id = 1,
  509. .num_resources = 2,
  510. .resource = (struct resource[]) {
  511. {
  512. .start = 0x91A80,
  513. .end = 0x91A8F,
  514. .flags = IORESOURCE_MEM,
  515. },
  516. {
  517. .start = SIU_INT_SMC1,
  518. .end = SIU_INT_SMC1,
  519. .flags = IORESOURCE_IRQ,
  520. },
  521. },
  522. },
  523. [MPC85xx_CPM_SMC2] = {
  524. .name = "fsl-cpm-smc",
  525. .id = 2,
  526. .num_resources = 2,
  527. .resource = (struct resource[]) {
  528. {
  529. .start = 0x91A90,
  530. .end = 0x91A9F,
  531. .flags = IORESOURCE_MEM,
  532. },
  533. {
  534. .start = SIU_INT_SMC2,
  535. .end = SIU_INT_SMC2,
  536. .flags = IORESOURCE_IRQ,
  537. },
  538. },
  539. },
  540. [MPC85xx_CPM_USB] = {
  541. .name = "fsl-cpm-usb",
  542. .id = 2,
  543. .num_resources = 2,
  544. .resource = (struct resource[]) {
  545. {
  546. .start = 0x91B60,
  547. .end = 0x91B7F,
  548. .flags = IORESOURCE_MEM,
  549. },
  550. {
  551. .start = SIU_INT_USB,
  552. .end = SIU_INT_USB,
  553. .flags = IORESOURCE_IRQ,
  554. },
  555. },
  556. },
  557. [MPC85xx_eTSEC1] = {
  558. .name = "fsl-gianfar",
  559. .id = 1,
  560. .dev.platform_data = &mpc85xx_etsec1_pdata,
  561. .num_resources = 4,
  562. .resource = (struct resource[]) {
  563. {
  564. .start = MPC85xx_ENET1_OFFSET,
  565. .end = MPC85xx_ENET1_OFFSET +
  566. MPC85xx_ENET1_SIZE - 1,
  567. .flags = IORESOURCE_MEM,
  568. },
  569. {
  570. .name = "tx",
  571. .start = MPC85xx_IRQ_TSEC1_TX,
  572. .end = MPC85xx_IRQ_TSEC1_TX,
  573. .flags = IORESOURCE_IRQ,
  574. },
  575. {
  576. .name = "rx",
  577. .start = MPC85xx_IRQ_TSEC1_RX,
  578. .end = MPC85xx_IRQ_TSEC1_RX,
  579. .flags = IORESOURCE_IRQ,
  580. },
  581. {
  582. .name = "error",
  583. .start = MPC85xx_IRQ_TSEC1_ERROR,
  584. .end = MPC85xx_IRQ_TSEC1_ERROR,
  585. .flags = IORESOURCE_IRQ,
  586. },
  587. },
  588. },
  589. [MPC85xx_eTSEC2] = {
  590. .name = "fsl-gianfar",
  591. .id = 2,
  592. .dev.platform_data = &mpc85xx_etsec2_pdata,
  593. .num_resources = 4,
  594. .resource = (struct resource[]) {
  595. {
  596. .start = MPC85xx_ENET2_OFFSET,
  597. .end = MPC85xx_ENET2_OFFSET +
  598. MPC85xx_ENET2_SIZE - 1,
  599. .flags = IORESOURCE_MEM,
  600. },
  601. {
  602. .name = "tx",
  603. .start = MPC85xx_IRQ_TSEC2_TX,
  604. .end = MPC85xx_IRQ_TSEC2_TX,
  605. .flags = IORESOURCE_IRQ,
  606. },
  607. {
  608. .name = "rx",
  609. .start = MPC85xx_IRQ_TSEC2_RX,
  610. .end = MPC85xx_IRQ_TSEC2_RX,
  611. .flags = IORESOURCE_IRQ,
  612. },
  613. {
  614. .name = "error",
  615. .start = MPC85xx_IRQ_TSEC2_ERROR,
  616. .end = MPC85xx_IRQ_TSEC2_ERROR,
  617. .flags = IORESOURCE_IRQ,
  618. },
  619. },
  620. },
  621. [MPC85xx_eTSEC3] = {
  622. .name = "fsl-gianfar",
  623. .id = 3,
  624. .dev.platform_data = &mpc85xx_etsec3_pdata,
  625. .num_resources = 4,
  626. .resource = (struct resource[]) {
  627. {
  628. .start = MPC85xx_ENET3_OFFSET,
  629. .end = MPC85xx_ENET3_OFFSET +
  630. MPC85xx_ENET3_SIZE - 1,
  631. .flags = IORESOURCE_MEM,
  632. },
  633. {
  634. .name = "tx",
  635. .start = MPC85xx_IRQ_TSEC3_TX,
  636. .end = MPC85xx_IRQ_TSEC3_TX,
  637. .flags = IORESOURCE_IRQ,
  638. },
  639. {
  640. .name = "rx",
  641. .start = MPC85xx_IRQ_TSEC3_RX,
  642. .end = MPC85xx_IRQ_TSEC3_RX,
  643. .flags = IORESOURCE_IRQ,
  644. },
  645. {
  646. .name = "error",
  647. .start = MPC85xx_IRQ_TSEC3_ERROR,
  648. .end = MPC85xx_IRQ_TSEC3_ERROR,
  649. .flags = IORESOURCE_IRQ,
  650. },
  651. },
  652. },
  653. [MPC85xx_eTSEC4] = {
  654. .name = "fsl-gianfar",
  655. .id = 4,
  656. .dev.platform_data = &mpc85xx_etsec4_pdata,
  657. .num_resources = 4,
  658. .resource = (struct resource[]) {
  659. {
  660. .start = 0x27000,
  661. .end = 0x27fff,
  662. .flags = IORESOURCE_MEM,
  663. },
  664. {
  665. .name = "tx",
  666. .start = MPC85xx_IRQ_TSEC4_TX,
  667. .end = MPC85xx_IRQ_TSEC4_TX,
  668. .flags = IORESOURCE_IRQ,
  669. },
  670. {
  671. .name = "rx",
  672. .start = MPC85xx_IRQ_TSEC4_RX,
  673. .end = MPC85xx_IRQ_TSEC4_RX,
  674. .flags = IORESOURCE_IRQ,
  675. },
  676. {
  677. .name = "error",
  678. .start = MPC85xx_IRQ_TSEC4_ERROR,
  679. .end = MPC85xx_IRQ_TSEC4_ERROR,
  680. .flags = IORESOURCE_IRQ,
  681. },
  682. },
  683. },
  684. [MPC85xx_IIC2] = {
  685. .name = "fsl-i2c",
  686. .id = 2,
  687. .dev.platform_data = &mpc85xx_fsl_i2c2_pdata,
  688. .num_resources = 2,
  689. .resource = (struct resource[]) {
  690. {
  691. .start = 0x03100,
  692. .end = 0x031ff,
  693. .flags = IORESOURCE_MEM,
  694. },
  695. {
  696. .start = MPC85xx_IRQ_IIC1,
  697. .end = MPC85xx_IRQ_IIC1,
  698. .flags = IORESOURCE_IRQ,
  699. },
  700. },
  701. },
  702. [MPC85xx_MDIO] = {
  703. .name = "fsl-gianfar_mdio",
  704. .id = 0,
  705. .dev.platform_data = &mpc85xx_mdio_pdata,
  706. .num_resources = 1,
  707. .resource = (struct resource[]) {
  708. {
  709. .start = 0x24520,
  710. .end = 0x2453f,
  711. .flags = IORESOURCE_MEM,
  712. },
  713. },
  714. },
  715. };
  716. static int __init mach_mpc85xx_fixup(struct platform_device *pdev)
  717. {
  718. ppc_sys_fixup_mem_resource(pdev, CCSRBAR);
  719. return 0;
  720. }
  721. static int __init mach_mpc85xx_init(void)
  722. {
  723. ppc_sys_device_fixup = mach_mpc85xx_fixup;
  724. return 0;
  725. }
  726. postcore_initcall(mach_mpc85xx_init);