mpc8272ads_setup.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236
  1. /*
  2. * arch/ppc/platforms/82xx/pq2ads_pd.c
  3. *
  4. * MPC82xx Board-specific PlatformDevice descriptions
  5. *
  6. * 2005 (c) MontaVista Software, Inc.
  7. * Vitaly Bordug <vbordug@ru.mvista.com>
  8. *
  9. * This file is licensed under the terms of the GNU General Public License
  10. * version 2. This program is licensed "as is" without any warranty of any
  11. * kind, whether express or implied.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/device.h>
  16. #include <linux/ioport.h>
  17. #include <linux/fs_enet_pd.h>
  18. #include <linux/platform_device.h>
  19. #include <asm/io.h>
  20. #include <asm/mpc8260.h>
  21. #include <asm/cpm2.h>
  22. #include <asm/immap_cpm2.h>
  23. #include <asm/irq.h>
  24. #include <asm/ppc_sys.h>
  25. #include <asm/ppcboot.h>
  26. #include "pq2ads_pd.h"
  27. static void init_fcc1_ioports(void);
  28. static void init_fcc2_ioports(void);
  29. static struct fs_mii_bus_info mii_bus_info = {
  30. .method = fsmii_bitbang,
  31. .id = 0,
  32. .i.bitbang = {
  33. .mdio_port = fsiop_portc,
  34. .mdio_bit = 18,
  35. .mdc_port = fsiop_portc,
  36. .mdc_bit = 19,
  37. .delay = 1,
  38. },
  39. };
  40. static struct fs_platform_info mpc82xx_fcc1_pdata = {
  41. .fs_no = fsid_fcc1,
  42. .cp_page = CPM_CR_FCC1_PAGE,
  43. .cp_block = CPM_CR_FCC1_SBLOCK,
  44. .clk_trx = (PC_F1RXCLK | PC_F1TXCLK),
  45. .clk_route = CMX1_CLK_ROUTE,
  46. .clk_mask = CMX1_CLK_MASK,
  47. .init_ioports = init_fcc1_ioports,
  48. .phy_addr = 0,
  49. #ifdef PHY_INTERRUPT
  50. .phy_irq = PHY_INTERRUPT,
  51. #else
  52. .phy_irq = -1;
  53. #endif
  54. .mem_offset = FCC1_MEM_OFFSET,
  55. .bus_info = &mii_bus_info,
  56. .rx_ring = 32,
  57. .tx_ring = 32,
  58. .rx_copybreak = 240,
  59. .use_napi = 0,
  60. .napi_weight = 17,
  61. };
  62. static struct fs_platform_info mpc82xx_fcc2_pdata = {
  63. .fs_no = fsid_fcc2,
  64. .cp_page = CPM_CR_FCC2_PAGE,
  65. .cp_block = CPM_CR_FCC2_SBLOCK,
  66. .clk_trx = (PC_F2RXCLK | PC_F2TXCLK),
  67. .clk_route = CMX2_CLK_ROUTE,
  68. .clk_mask = CMX2_CLK_MASK,
  69. .init_ioports = init_fcc2_ioports,
  70. .phy_addr = 3,
  71. #ifdef PHY_INTERRUPT
  72. .phy_irq = PHY_INTERRUPT,
  73. #else
  74. .phy_irq = -1;
  75. #endif
  76. .mem_offset = FCC2_MEM_OFFSET,
  77. .bus_info = &mii_bus_info,
  78. .rx_ring = 32,
  79. .tx_ring = 32,
  80. .rx_copybreak = 240,
  81. .use_napi = 0,
  82. .napi_weight = 17,
  83. };
  84. static void init_fcc1_ioports(void)
  85. {
  86. struct io_port *io;
  87. u32 tempval;
  88. cpm2_map_t* immap = ioremap(CPM_MAP_ADDR, sizeof(cpm2_map_t));
  89. u32 *bcsr = ioremap(BCSR_ADDR+4, sizeof(u32));
  90. io = &immap->im_ioport;
  91. /* Enable the PHY */
  92. clrbits32(bcsr, BCSR1_FETHIEN);
  93. setbits32(bcsr, BCSR1_FETH_RST);
  94. /* FCC1 pins are on port A/C. */
  95. /* Configure port A and C pins for FCC1 Ethernet. */
  96. tempval = in_be32(&io->iop_pdira);
  97. tempval &= ~PA1_DIRA0;
  98. tempval |= PA1_DIRA1;
  99. out_be32(&io->iop_pdira, tempval);
  100. tempval = in_be32(&io->iop_psora);
  101. tempval &= ~PA1_PSORA0;
  102. tempval |= PA1_PSORA1;
  103. out_be32(&io->iop_psora, tempval);
  104. setbits32(&io->iop_ppara,PA1_DIRA0 | PA1_DIRA1);
  105. /* Alter clocks */
  106. tempval = PC_F1TXCLK|PC_F1RXCLK;
  107. clrbits32(&io->iop_psorc, tempval);
  108. clrbits32(&io->iop_pdirc, tempval);
  109. setbits32(&io->iop_pparc, tempval);
  110. clrbits32(&immap->im_cpmux.cmx_fcr, CMX1_CLK_MASK);
  111. setbits32(&immap->im_cpmux.cmx_fcr, CMX1_CLK_ROUTE);
  112. iounmap(bcsr);
  113. iounmap(immap);
  114. }
  115. static void init_fcc2_ioports(void)
  116. {
  117. cpm2_map_t* immap = ioremap(CPM_MAP_ADDR, sizeof(cpm2_map_t));
  118. u32 *bcsr = ioremap(BCSR_ADDR+12, sizeof(u32));
  119. struct io_port *io;
  120. u32 tempval;
  121. immap = cpm2_immr;
  122. io = &immap->im_ioport;
  123. /* Enable the PHY */
  124. clrbits32(bcsr, BCSR3_FETHIEN2);
  125. setbits32(bcsr, BCSR3_FETH2_RST);
  126. /* FCC2 are port B/C. */
  127. /* Configure port A and C pins for FCC2 Ethernet. */
  128. tempval = in_be32(&io->iop_pdirb);
  129. tempval &= ~PB2_DIRB0;
  130. tempval |= PB2_DIRB1;
  131. out_be32(&io->iop_pdirb, tempval);
  132. tempval = in_be32(&io->iop_psorb);
  133. tempval &= ~PB2_PSORB0;
  134. tempval |= PB2_PSORB1;
  135. out_be32(&io->iop_psorb, tempval);
  136. setbits32(&io->iop_pparb,PB2_DIRB0 | PB2_DIRB1);
  137. tempval = PC_F2RXCLK|PC_F2TXCLK;
  138. /* Alter clocks */
  139. clrbits32(&io->iop_psorc,tempval);
  140. clrbits32(&io->iop_pdirc,tempval);
  141. setbits32(&io->iop_pparc,tempval);
  142. clrbits32(&immap->im_cpmux.cmx_fcr, CMX2_CLK_MASK);
  143. setbits32(&immap->im_cpmux.cmx_fcr, CMX2_CLK_ROUTE);
  144. iounmap(bcsr);
  145. iounmap(immap);
  146. }
  147. static void __init mpc8272ads_fixup_enet_pdata(struct platform_device *pdev,
  148. int idx)
  149. {
  150. bd_t* bi = (void*)__res;
  151. int fs_no = fsid_fcc1+pdev->id-1;
  152. mpc82xx_fcc1_pdata.dpram_offset = mpc82xx_fcc2_pdata.dpram_offset = (u32)cpm2_immr->im_dprambase;
  153. mpc82xx_fcc1_pdata.fcc_regs_c = mpc82xx_fcc2_pdata.fcc_regs_c = (u32)cpm2_immr->im_fcc_c;
  154. switch(fs_no) {
  155. case fsid_fcc1:
  156. memcpy(&mpc82xx_fcc1_pdata.macaddr,bi->bi_enetaddr,6);
  157. pdev->dev.platform_data = &mpc82xx_fcc1_pdata;
  158. break;
  159. case fsid_fcc2:
  160. memcpy(&mpc82xx_fcc2_pdata.macaddr,bi->bi_enetaddr,6);
  161. mpc82xx_fcc2_pdata.macaddr[5] ^= 1;
  162. pdev->dev.platform_data = &mpc82xx_fcc2_pdata;
  163. break;
  164. }
  165. }
  166. static int mpc8272ads_platform_notify(struct device *dev)
  167. {
  168. static const struct platform_notify_dev_map dev_map[] = {
  169. {
  170. .bus_id = "fsl-cpm-fcc",
  171. .rtn = mpc8272ads_fixup_enet_pdata
  172. },
  173. {
  174. .bus_id = NULL
  175. }
  176. };
  177. platform_notify_map(dev_map,dev);
  178. return 0;
  179. }
  180. int __init mpc8272ads_init(void)
  181. {
  182. printk(KERN_NOTICE "mpc8272ads: Init\n");
  183. platform_notify = mpc8272ads_platform_notify;
  184. ppc_sys_device_initfunc();
  185. ppc_sys_device_disable_all();
  186. ppc_sys_device_enable(MPC82xx_CPM_FCC1);
  187. ppc_sys_device_enable(MPC82xx_CPM_FCC2);
  188. return 0;
  189. }
  190. arch_initcall(mpc8272ads_init);