mpc834x_sys.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347
  1. /*
  2. * MPC834x SYS board specific routines
  3. *
  4. * Maintainer: Kumar Gala <galak@kernel.crashing.org>
  5. *
  6. * Copyright 2005 Freescale Semiconductor Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/config.h>
  14. #include <linux/stddef.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/errno.h>
  18. #include <linux/reboot.h>
  19. #include <linux/pci.h>
  20. #include <linux/kdev_t.h>
  21. #include <linux/major.h>
  22. #include <linux/console.h>
  23. #include <linux/delay.h>
  24. #include <linux/seq_file.h>
  25. #include <linux/root_dev.h>
  26. #include <linux/serial.h>
  27. #include <linux/tty.h> /* for linux/serial_core.h */
  28. #include <linux/serial_core.h>
  29. #include <linux/initrd.h>
  30. #include <linux/module.h>
  31. #include <linux/fsl_devices.h>
  32. #include <asm/system.h>
  33. #include <asm/pgtable.h>
  34. #include <asm/page.h>
  35. #include <asm/atomic.h>
  36. #include <asm/time.h>
  37. #include <asm/io.h>
  38. #include <asm/machdep.h>
  39. #include <asm/ipic.h>
  40. #include <asm/bootinfo.h>
  41. #include <asm/pci-bridge.h>
  42. #include <asm/mpc83xx.h>
  43. #include <asm/irq.h>
  44. #include <asm/kgdb.h>
  45. #include <asm/ppc_sys.h>
  46. #include <mm/mmu_decl.h>
  47. #include <syslib/ppc83xx_setup.h>
  48. #ifndef CONFIG_PCI
  49. unsigned long isa_io_base = 0;
  50. unsigned long isa_mem_base = 0;
  51. #endif
  52. extern unsigned long total_memory; /* in mm/init */
  53. unsigned char __res[sizeof (bd_t)];
  54. #ifdef CONFIG_PCI
  55. int
  56. mpc83xx_map_irq(struct pci_dev *dev, unsigned char idsel, unsigned char pin)
  57. {
  58. static char pci_irq_table[][4] =
  59. /*
  60. * PCI IDSEL/INTPIN->INTLINE
  61. * A B C D
  62. */
  63. {
  64. {PIRQA, PIRQB, PIRQC, PIRQD}, /* idsel 0x11 */
  65. {PIRQC, PIRQD, PIRQA, PIRQB}, /* idsel 0x12 */
  66. {PIRQD, PIRQA, PIRQB, PIRQC}, /* idsel 0x13 */
  67. {0, 0, 0, 0},
  68. {PIRQA, PIRQB, PIRQC, PIRQD}, /* idsel 0x15 */
  69. {PIRQD, PIRQA, PIRQB, PIRQC}, /* idsel 0x16 */
  70. {PIRQC, PIRQD, PIRQA, PIRQB}, /* idsel 0x17 */
  71. {PIRQB, PIRQC, PIRQD, PIRQA}, /* idsel 0x18 */
  72. {0, 0, 0, 0}, /* idsel 0x19 */
  73. {0, 0, 0, 0}, /* idsel 0x20 */
  74. };
  75. const long min_idsel = 0x11, max_idsel = 0x20, irqs_per_slot = 4;
  76. return PCI_IRQ_TABLE_LOOKUP;
  77. }
  78. int
  79. mpc83xx_exclude_device(u_char bus, u_char devfn)
  80. {
  81. return PCIBIOS_SUCCESSFUL;
  82. }
  83. #endif /* CONFIG_PCI */
  84. /* ************************************************************************
  85. *
  86. * Setup the architecture
  87. *
  88. */
  89. static void __init
  90. mpc834x_sys_setup_arch(void)
  91. {
  92. bd_t *binfo = (bd_t *) __res;
  93. unsigned int freq;
  94. struct gianfar_platform_data *pdata;
  95. struct gianfar_mdio_data *mdata;
  96. /* get the core frequency */
  97. freq = binfo->bi_intfreq;
  98. /* Set loops_per_jiffy to a half-way reasonable value,
  99. for use until calibrate_delay gets called. */
  100. loops_per_jiffy = freq / HZ;
  101. #ifdef CONFIG_PCI
  102. /* setup PCI host bridges */
  103. mpc83xx_setup_hose();
  104. #endif
  105. mpc83xx_early_serial_map();
  106. /* setup the board related info for the MDIO bus */
  107. mdata = (struct gianfar_mdio_data *) ppc_sys_get_pdata(MPC83xx_MDIO);
  108. mdata->irq[0] = MPC83xx_IRQ_EXT1;
  109. mdata->irq[1] = MPC83xx_IRQ_EXT2;
  110. mdata->irq[2] = -1;
  111. mdata->irq[31] = -1;
  112. /* setup the board related information for the enet controllers */
  113. pdata = (struct gianfar_platform_data *) ppc_sys_get_pdata(MPC83xx_TSEC1);
  114. if (pdata) {
  115. pdata->board_flags = FSL_GIANFAR_BRD_HAS_PHY_INTR;
  116. pdata->bus_id = 0;
  117. pdata->phy_id = 0;
  118. memcpy(pdata->mac_addr, binfo->bi_enetaddr, 6);
  119. }
  120. pdata = (struct gianfar_platform_data *) ppc_sys_get_pdata(MPC83xx_TSEC2);
  121. if (pdata) {
  122. pdata->board_flags = FSL_GIANFAR_BRD_HAS_PHY_INTR;
  123. pdata->bus_id = 0;
  124. pdata->phy_id = 1;
  125. memcpy(pdata->mac_addr, binfo->bi_enet1addr, 6);
  126. }
  127. #ifdef CONFIG_BLK_DEV_INITRD
  128. if (initrd_start)
  129. ROOT_DEV = Root_RAM0;
  130. else
  131. #endif
  132. #ifdef CONFIG_ROOT_NFS
  133. ROOT_DEV = Root_NFS;
  134. #else
  135. ROOT_DEV = Root_HDA1;
  136. #endif
  137. }
  138. static void __init
  139. mpc834x_sys_map_io(void)
  140. {
  141. /* we steal the lowest ioremap addr for virt space */
  142. io_block_mapping(VIRT_IMMRBAR, immrbar, 1024*1024, _PAGE_IO);
  143. }
  144. int
  145. mpc834x_sys_show_cpuinfo(struct seq_file *m)
  146. {
  147. uint pvid, svid, phid1;
  148. bd_t *binfo = (bd_t *) __res;
  149. unsigned int freq;
  150. /* get the core frequency */
  151. freq = binfo->bi_intfreq;
  152. pvid = mfspr(SPRN_PVR);
  153. svid = mfspr(SPRN_SVR);
  154. seq_printf(m, "Vendor\t\t: Freescale Inc.\n");
  155. seq_printf(m, "Machine\t\t: mpc%s sys\n", cur_ppc_sys_spec->ppc_sys_name);
  156. seq_printf(m, "core clock\t: %d MHz\n"
  157. "bus clock\t: %d MHz\n",
  158. (int)(binfo->bi_intfreq / 1000000),
  159. (int)(binfo->bi_busfreq / 1000000));
  160. seq_printf(m, "PVR\t\t: 0x%x\n", pvid);
  161. seq_printf(m, "SVR\t\t: 0x%x\n", svid);
  162. /* Display cpu Pll setting */
  163. phid1 = mfspr(SPRN_HID1);
  164. seq_printf(m, "PLL setting\t: 0x%x\n", ((phid1 >> 24) & 0x3f));
  165. /* Display the amount of memory */
  166. seq_printf(m, "Memory\t\t: %d MB\n", (int)(binfo->bi_memsize / (1024 * 1024)));
  167. return 0;
  168. }
  169. void __init
  170. mpc834x_sys_init_IRQ(void)
  171. {
  172. bd_t *binfo = (bd_t *) __res;
  173. u8 senses[8] = {
  174. 0, /* EXT 0 */
  175. IRQ_SENSE_LEVEL, /* EXT 1 */
  176. IRQ_SENSE_LEVEL, /* EXT 2 */
  177. 0, /* EXT 3 */
  178. #ifdef CONFIG_PCI
  179. IRQ_SENSE_LEVEL, /* EXT 4 */
  180. IRQ_SENSE_LEVEL, /* EXT 5 */
  181. IRQ_SENSE_LEVEL, /* EXT 6 */
  182. IRQ_SENSE_LEVEL, /* EXT 7 */
  183. #else
  184. 0, /* EXT 4 */
  185. 0, /* EXT 5 */
  186. 0, /* EXT 6 */
  187. 0, /* EXT 7 */
  188. #endif
  189. };
  190. ipic_init(binfo->bi_immr_base + 0x00700, 0, MPC83xx_IPIC_IRQ_OFFSET, senses, 8);
  191. /* Initialize the default interrupt mapping priorities,
  192. * in case the boot rom changed something on us.
  193. */
  194. ipic_set_default_priority();
  195. }
  196. #if defined(CONFIG_I2C_MPC) && defined(CONFIG_SENSORS_DS1374)
  197. extern ulong ds1374_get_rtc_time(void);
  198. extern int ds1374_set_rtc_time(ulong);
  199. static int __init
  200. mpc834x_rtc_hookup(void)
  201. {
  202. struct timespec tv;
  203. ppc_md.get_rtc_time = ds1374_get_rtc_time;
  204. ppc_md.set_rtc_time = ds1374_set_rtc_time;
  205. tv.tv_nsec = 0;
  206. tv.tv_sec = (ppc_md.get_rtc_time)();
  207. do_settimeofday(&tv);
  208. return 0;
  209. }
  210. late_initcall(mpc834x_rtc_hookup);
  211. #endif
  212. static __inline__ void
  213. mpc834x_sys_set_bat(void)
  214. {
  215. /* we steal the lowest ioremap addr for virt space */
  216. mb();
  217. mtspr(SPRN_DBAT1U, VIRT_IMMRBAR | 0x1e);
  218. mtspr(SPRN_DBAT1L, immrbar | 0x2a);
  219. mb();
  220. }
  221. void __init
  222. platform_init(unsigned long r3, unsigned long r4, unsigned long r5,
  223. unsigned long r6, unsigned long r7)
  224. {
  225. bd_t *binfo = (bd_t *) __res;
  226. /* parse_bootinfo must always be called first */
  227. parse_bootinfo(find_bootinfo());
  228. /*
  229. * If we were passed in a board information, copy it into the
  230. * residual data area.
  231. */
  232. if (r3) {
  233. memcpy((void *) __res, (void *) (r3 + KERNELBASE),
  234. sizeof (bd_t));
  235. }
  236. #if defined(CONFIG_BLK_DEV_INITRD)
  237. /*
  238. * If the init RAM disk has been configured in, and there's a valid
  239. * starting address for it, set it up.
  240. */
  241. if (r4) {
  242. initrd_start = r4 + KERNELBASE;
  243. initrd_end = r5 + KERNELBASE;
  244. }
  245. #endif /* CONFIG_BLK_DEV_INITRD */
  246. /* Copy the kernel command line arguments to a safe place. */
  247. if (r6) {
  248. *(char *) (r7 + KERNELBASE) = 0;
  249. strcpy(cmd_line, (char *) (r6 + KERNELBASE));
  250. }
  251. immrbar = binfo->bi_immr_base;
  252. mpc834x_sys_set_bat();
  253. #if defined(CONFIG_SERIAL_8250) && defined(CONFIG_SERIAL_TEXT_DEBUG)
  254. {
  255. struct uart_port p;
  256. memset(&p, 0, sizeof (p));
  257. p.iotype = UPIO_MEM;
  258. p.membase = (unsigned char __iomem *)(VIRT_IMMRBAR + 0x4500);
  259. p.uartclk = binfo->bi_busfreq;
  260. gen550_init(0, &p);
  261. memset(&p, 0, sizeof (p));
  262. p.iotype = UPIO_MEM;
  263. p.membase = (unsigned char __iomem *)(VIRT_IMMRBAR + 0x4600);
  264. p.uartclk = binfo->bi_busfreq;
  265. gen550_init(1, &p);
  266. }
  267. #endif
  268. identify_ppc_sys_by_id(mfspr(SPRN_SVR));
  269. /* setup the PowerPC module struct */
  270. ppc_md.setup_arch = mpc834x_sys_setup_arch;
  271. ppc_md.show_cpuinfo = mpc834x_sys_show_cpuinfo;
  272. ppc_md.init_IRQ = mpc834x_sys_init_IRQ;
  273. ppc_md.get_irq = ipic_get_irq;
  274. ppc_md.restart = mpc83xx_restart;
  275. ppc_md.power_off = mpc83xx_power_off;
  276. ppc_md.halt = mpc83xx_halt;
  277. ppc_md.find_end_of_memory = mpc83xx_find_end_of_memory;
  278. ppc_md.setup_io_mappings = mpc834x_sys_map_io;
  279. ppc_md.time_init = mpc83xx_time_init;
  280. ppc_md.set_rtc_time = NULL;
  281. ppc_md.get_rtc_time = NULL;
  282. ppc_md.calibrate_decr = mpc83xx_calibrate_decr;
  283. ppc_md.early_serial_map = mpc83xx_early_serial_map;
  284. #if defined(CONFIG_SERIAL_8250) && defined(CONFIG_SERIAL_TEXT_DEBUG)
  285. ppc_md.progress = gen550_progress;
  286. #endif /* CONFIG_SERIAL_8250 && CONFIG_SERIAL_TEXT_DEBUG */
  287. if (ppc_md.progress)
  288. ppc_md.progress("mpc834x_sys_init(): exit", 0);
  289. return;
  290. }