ebony.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /*
  2. * Ebony board specific routines
  3. *
  4. * Matt Porter <mporter@kernel.crashing.org>
  5. * Copyright 2002-2005 MontaVista Software Inc.
  6. *
  7. * Eugene Surovegin <eugene.surovegin@zultys.com> or <ebs@ebshome.net>
  8. * Copyright (c) 2003-2005 Zultys Technologies
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <linux/config.h>
  16. #include <linux/stddef.h>
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/errno.h>
  20. #include <linux/reboot.h>
  21. #include <linux/pci.h>
  22. #include <linux/kdev_t.h>
  23. #include <linux/types.h>
  24. #include <linux/major.h>
  25. #include <linux/blkdev.h>
  26. #include <linux/console.h>
  27. #include <linux/delay.h>
  28. #include <linux/ide.h>
  29. #include <linux/initrd.h>
  30. #include <linux/seq_file.h>
  31. #include <linux/root_dev.h>
  32. #include <linux/tty.h>
  33. #include <linux/serial.h>
  34. #include <linux/serial_core.h>
  35. #include <asm/system.h>
  36. #include <asm/pgtable.h>
  37. #include <asm/page.h>
  38. #include <asm/dma.h>
  39. #include <asm/io.h>
  40. #include <asm/machdep.h>
  41. #include <asm/ocp.h>
  42. #include <asm/pci-bridge.h>
  43. #include <asm/time.h>
  44. #include <asm/todc.h>
  45. #include <asm/bootinfo.h>
  46. #include <asm/ppc4xx_pic.h>
  47. #include <asm/ppcboot.h>
  48. #include <asm/tlbflush.h>
  49. #include <syslib/gen550.h>
  50. #include <syslib/ibm440gp_common.h>
  51. extern bd_t __res;
  52. static struct ibm44x_clocks clocks __initdata;
  53. /*
  54. * Ebony external IRQ triggering/polarity settings
  55. */
  56. unsigned char ppc4xx_uic_ext_irq_cfg[] __initdata = {
  57. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ0: PCI slot 0 */
  58. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ1: PCI slot 1 */
  59. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ2: PCI slot 2 */
  60. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ3: PCI slot 3 */
  61. (IRQ_SENSE_LEVEL | IRQ_POLARITY_POSITIVE), /* IRQ4: IRDA */
  62. (IRQ_SENSE_EDGE | IRQ_POLARITY_NEGATIVE), /* IRQ5: SMI pushbutton */
  63. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ6: PHYs */
  64. (IRQ_SENSE_LEVEL | IRQ_POLARITY_POSITIVE), /* IRQ7: AUX */
  65. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ8: EXT */
  66. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ9: EXT */
  67. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ10: EXT */
  68. (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE), /* IRQ11: EXT */
  69. (IRQ_SENSE_LEVEL | IRQ_POLARITY_POSITIVE), /* IRQ12: EXT */
  70. };
  71. static void __init
  72. ebony_calibrate_decr(void)
  73. {
  74. unsigned int freq;
  75. /*
  76. * Determine system clock speed
  77. *
  78. * If we are on Rev. B silicon, then use
  79. * default external system clock. If we are
  80. * on Rev. C silicon then errata forces us to
  81. * use the internal clock.
  82. */
  83. if (strcmp(cur_cpu_spec->cpu_name, "440GP Rev. B") == 0)
  84. freq = EBONY_440GP_RB_SYSCLK;
  85. else
  86. freq = EBONY_440GP_RC_SYSCLK;
  87. ibm44x_calibrate_decr(freq);
  88. }
  89. static int
  90. ebony_show_cpuinfo(struct seq_file *m)
  91. {
  92. seq_printf(m, "vendor\t\t: IBM\n");
  93. seq_printf(m, "machine\t\t: Ebony\n");
  94. return 0;
  95. }
  96. static inline int
  97. ebony_map_irq(struct pci_dev *dev, unsigned char idsel, unsigned char pin)
  98. {
  99. static char pci_irq_table[][4] =
  100. /*
  101. * PCI IDSEL/INTPIN->INTLINE
  102. * A B C D
  103. */
  104. {
  105. { 23, 23, 23, 23 }, /* IDSEL 1 - PCI Slot 0 */
  106. { 24, 24, 24, 24 }, /* IDSEL 2 - PCI Slot 1 */
  107. { 25, 25, 25, 25 }, /* IDSEL 3 - PCI Slot 2 */
  108. { 26, 26, 26, 26 }, /* IDSEL 4 - PCI Slot 3 */
  109. };
  110. const long min_idsel = 1, max_idsel = 4, irqs_per_slot = 4;
  111. return PCI_IRQ_TABLE_LOOKUP;
  112. }
  113. #define PCIX_WRITEL(value, offset) \
  114. (writel(value, pcix_reg_base + offset))
  115. /*
  116. * FIXME: This is only here to "make it work". This will move
  117. * to a ibm_pcix.c which will contain a generic IBM PCIX bridge
  118. * configuration library. -Matt
  119. */
  120. static void __init
  121. ebony_setup_pcix(void)
  122. {
  123. void __iomem *pcix_reg_base;
  124. pcix_reg_base = ioremap64(PCIX0_REG_BASE, PCIX_REG_SIZE);
  125. /* Disable all windows */
  126. PCIX_WRITEL(0, PCIX0_POM0SA);
  127. PCIX_WRITEL(0, PCIX0_POM1SA);
  128. PCIX_WRITEL(0, PCIX0_POM2SA);
  129. PCIX_WRITEL(0, PCIX0_PIM0SA);
  130. PCIX_WRITEL(0, PCIX0_PIM1SA);
  131. PCIX_WRITEL(0, PCIX0_PIM2SA);
  132. /* Setup 2GB PLB->PCI outbound mem window (3_8000_0000->0_8000_0000) */
  133. PCIX_WRITEL(0x00000003, PCIX0_POM0LAH);
  134. PCIX_WRITEL(0x80000000, PCIX0_POM0LAL);
  135. PCIX_WRITEL(0x00000000, PCIX0_POM0PCIAH);
  136. PCIX_WRITEL(0x80000000, PCIX0_POM0PCIAL);
  137. PCIX_WRITEL(0x80000001, PCIX0_POM0SA);
  138. /* Setup 2GB PCI->PLB inbound memory window at 0, enable MSIs */
  139. PCIX_WRITEL(0x00000000, PCIX0_PIM0LAH);
  140. PCIX_WRITEL(0x00000000, PCIX0_PIM0LAL);
  141. PCIX_WRITEL(0x80000007, PCIX0_PIM0SA);
  142. eieio();
  143. }
  144. static void __init
  145. ebony_setup_hose(void)
  146. {
  147. struct pci_controller *hose;
  148. /* Configure windows on the PCI-X host bridge */
  149. ebony_setup_pcix();
  150. hose = pcibios_alloc_controller();
  151. if (!hose)
  152. return;
  153. hose->first_busno = 0;
  154. hose->last_busno = 0xff;
  155. hose->pci_mem_offset = EBONY_PCI_MEM_OFFSET;
  156. pci_init_resource(&hose->io_resource,
  157. EBONY_PCI_LOWER_IO,
  158. EBONY_PCI_UPPER_IO,
  159. IORESOURCE_IO,
  160. "PCI host bridge");
  161. pci_init_resource(&hose->mem_resources[0],
  162. EBONY_PCI_LOWER_MEM,
  163. EBONY_PCI_UPPER_MEM,
  164. IORESOURCE_MEM,
  165. "PCI host bridge");
  166. hose->io_space.start = EBONY_PCI_LOWER_IO;
  167. hose->io_space.end = EBONY_PCI_UPPER_IO;
  168. hose->mem_space.start = EBONY_PCI_LOWER_MEM;
  169. hose->mem_space.end = EBONY_PCI_UPPER_MEM;
  170. hose->io_base_virt = ioremap64(EBONY_PCI_IO_BASE, EBONY_PCI_IO_SIZE);
  171. isa_io_base = (unsigned long)hose->io_base_virt;
  172. setup_indirect_pci(hose,
  173. EBONY_PCI_CFGA_PLB32,
  174. EBONY_PCI_CFGD_PLB32);
  175. hose->set_cfg_type = 1;
  176. hose->last_busno = pciauto_bus_scan(hose, hose->first_busno);
  177. ppc_md.pci_swizzle = common_swizzle;
  178. ppc_md.pci_map_irq = ebony_map_irq;
  179. }
  180. TODC_ALLOC();
  181. static void __init
  182. ebony_early_serial_map(void)
  183. {
  184. struct uart_port port;
  185. /* Setup ioremapped serial port access */
  186. memset(&port, 0, sizeof(port));
  187. port.membase = ioremap64(PPC440GP_UART0_ADDR, 8);
  188. port.irq = 0;
  189. port.uartclk = clocks.uart0;
  190. port.regshift = 0;
  191. port.iotype = UPIO_MEM;
  192. port.flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST;
  193. port.line = 0;
  194. if (early_serial_setup(&port) != 0) {
  195. printk("Early serial init of port 0 failed\n");
  196. }
  197. #if defined(CONFIG_SERIAL_TEXT_DEBUG) || defined(CONFIG_KGDB)
  198. /* Configure debug serial access */
  199. gen550_init(0, &port);
  200. /* Purge TLB entry added in head_44x.S for early serial access */
  201. _tlbie(UART0_IO_BASE);
  202. #endif
  203. port.membase = ioremap64(PPC440GP_UART1_ADDR, 8);
  204. port.irq = 1;
  205. port.uartclk = clocks.uart1;
  206. port.line = 1;
  207. if (early_serial_setup(&port) != 0) {
  208. printk("Early serial init of port 1 failed\n");
  209. }
  210. #if defined(CONFIG_SERIAL_TEXT_DEBUG) || defined(CONFIG_KGDB)
  211. /* Configure debug serial access */
  212. gen550_init(1, &port);
  213. #endif
  214. }
  215. static void __init
  216. ebony_setup_arch(void)
  217. {
  218. struct ocp_def *def;
  219. struct ocp_func_emac_data *emacdata;
  220. /* Set mac_addr for each EMAC */
  221. def = ocp_get_one_device(OCP_VENDOR_IBM, OCP_FUNC_EMAC, 0);
  222. emacdata = def->additions;
  223. emacdata->phy_map = 0x00000001; /* Skip 0x00 */
  224. emacdata->phy_mode = PHY_MODE_RMII;
  225. memcpy(emacdata->mac_addr, __res.bi_enetaddr, 6);
  226. def = ocp_get_one_device(OCP_VENDOR_IBM, OCP_FUNC_EMAC, 1);
  227. emacdata = def->additions;
  228. emacdata->phy_map = 0x00000001; /* Skip 0x00 */
  229. emacdata->phy_mode = PHY_MODE_RMII;
  230. memcpy(emacdata->mac_addr, __res.bi_enet1addr, 6);
  231. /*
  232. * Determine various clocks.
  233. * To be completely correct we should get SysClk
  234. * from FPGA, because it can be changed by on-board switches
  235. * --ebs
  236. */
  237. ibm440gp_get_clocks(&clocks, 33333333, 6 * 1843200);
  238. ocp_sys_info.opb_bus_freq = clocks.opb;
  239. /* Setup TODC access */
  240. TODC_INIT(TODC_TYPE_DS1743,
  241. 0,
  242. 0,
  243. ioremap64(EBONY_RTC_ADDR, EBONY_RTC_SIZE),
  244. 8);
  245. /* init to some ~sane value until calibrate_delay() runs */
  246. loops_per_jiffy = 50000000/HZ;
  247. /* Setup PCI host bridge */
  248. ebony_setup_hose();
  249. #ifdef CONFIG_BLK_DEV_INITRD
  250. if (initrd_start)
  251. ROOT_DEV = Root_RAM0;
  252. else
  253. #endif
  254. #ifdef CONFIG_ROOT_NFS
  255. ROOT_DEV = Root_NFS;
  256. #else
  257. ROOT_DEV = Root_HDA1;
  258. #endif
  259. ebony_early_serial_map();
  260. /* Identify the system */
  261. printk("IBM Ebony port (MontaVista Software, Inc. (source@mvista.com))\n");
  262. }
  263. void __init platform_init(unsigned long r3, unsigned long r4,
  264. unsigned long r5, unsigned long r6, unsigned long r7)
  265. {
  266. ibm44x_platform_init(r3, r4, r5, r6, r7);
  267. ppc_md.setup_arch = ebony_setup_arch;
  268. ppc_md.show_cpuinfo = ebony_show_cpuinfo;
  269. ppc_md.get_irq = NULL; /* Set in ppc4xx_pic_init() */
  270. ppc_md.calibrate_decr = ebony_calibrate_decr;
  271. ppc_md.time_init = todc_time_init;
  272. ppc_md.set_rtc_time = todc_set_rtc_time;
  273. ppc_md.get_rtc_time = todc_get_rtc_time;
  274. ppc_md.nvram_read_val = todc_direct_read_val;
  275. ppc_md.nvram_write_val = todc_direct_write_val;
  276. #ifdef CONFIG_KGDB
  277. ppc_md.early_serial_map = ebony_early_serial_map;
  278. #endif
  279. }