mpic.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044
  1. /*
  2. * arch/powerpc/kernel/mpic.c
  3. *
  4. * Driver for interrupt controllers following the OpenPIC standard, the
  5. * common implementation beeing IBM's MPIC. This driver also can deal
  6. * with various broken implementations of this HW.
  7. *
  8. * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
  9. *
  10. * This file is subject to the terms and conditions of the GNU General Public
  11. * License. See the file COPYING in the main directory of this archive
  12. * for more details.
  13. */
  14. #undef DEBUG
  15. #undef DEBUG_IPI
  16. #undef DEBUG_IRQ
  17. #undef DEBUG_LOW
  18. #include <linux/config.h>
  19. #include <linux/types.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/irq.h>
  23. #include <linux/smp.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/bootmem.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/pci.h>
  28. #include <asm/ptrace.h>
  29. #include <asm/signal.h>
  30. #include <asm/io.h>
  31. #include <asm/pgtable.h>
  32. #include <asm/irq.h>
  33. #include <asm/machdep.h>
  34. #include <asm/mpic.h>
  35. #include <asm/smp.h>
  36. #ifdef DEBUG
  37. #define DBG(fmt...) printk(fmt)
  38. #else
  39. #define DBG(fmt...)
  40. #endif
  41. static struct mpic *mpics;
  42. static struct mpic *mpic_primary;
  43. static DEFINE_SPINLOCK(mpic_lock);
  44. #ifdef CONFIG_PPC32 /* XXX for now */
  45. #ifdef CONFIG_IRQ_ALL_CPUS
  46. #define distribute_irqs (1)
  47. #else
  48. #define distribute_irqs (0)
  49. #endif
  50. #endif
  51. /*
  52. * Register accessor functions
  53. */
  54. static inline u32 _mpic_read(unsigned int be, volatile u32 __iomem *base,
  55. unsigned int reg)
  56. {
  57. if (be)
  58. return in_be32(base + (reg >> 2));
  59. else
  60. return in_le32(base + (reg >> 2));
  61. }
  62. static inline void _mpic_write(unsigned int be, volatile u32 __iomem *base,
  63. unsigned int reg, u32 value)
  64. {
  65. if (be)
  66. out_be32(base + (reg >> 2), value);
  67. else
  68. out_le32(base + (reg >> 2), value);
  69. }
  70. static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
  71. {
  72. unsigned int be = (mpic->flags & MPIC_BIG_ENDIAN) != 0;
  73. unsigned int offset = MPIC_GREG_IPI_VECTOR_PRI_0 + (ipi * 0x10);
  74. if (mpic->flags & MPIC_BROKEN_IPI)
  75. be = !be;
  76. return _mpic_read(be, mpic->gregs, offset);
  77. }
  78. static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
  79. {
  80. unsigned int offset = MPIC_GREG_IPI_VECTOR_PRI_0 + (ipi * 0x10);
  81. _mpic_write(mpic->flags & MPIC_BIG_ENDIAN, mpic->gregs, offset, value);
  82. }
  83. static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
  84. {
  85. unsigned int cpu = 0;
  86. if (mpic->flags & MPIC_PRIMARY)
  87. cpu = hard_smp_processor_id();
  88. return _mpic_read(mpic->flags & MPIC_BIG_ENDIAN, mpic->cpuregs[cpu], reg);
  89. }
  90. static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
  91. {
  92. unsigned int cpu = 0;
  93. if (mpic->flags & MPIC_PRIMARY)
  94. cpu = hard_smp_processor_id();
  95. _mpic_write(mpic->flags & MPIC_BIG_ENDIAN, mpic->cpuregs[cpu], reg, value);
  96. }
  97. static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
  98. {
  99. unsigned int isu = src_no >> mpic->isu_shift;
  100. unsigned int idx = src_no & mpic->isu_mask;
  101. return _mpic_read(mpic->flags & MPIC_BIG_ENDIAN, mpic->isus[isu],
  102. reg + (idx * MPIC_IRQ_STRIDE));
  103. }
  104. static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
  105. unsigned int reg, u32 value)
  106. {
  107. unsigned int isu = src_no >> mpic->isu_shift;
  108. unsigned int idx = src_no & mpic->isu_mask;
  109. _mpic_write(mpic->flags & MPIC_BIG_ENDIAN, mpic->isus[isu],
  110. reg + (idx * MPIC_IRQ_STRIDE), value);
  111. }
  112. #define mpic_read(b,r) _mpic_read(mpic->flags & MPIC_BIG_ENDIAN,(b),(r))
  113. #define mpic_write(b,r,v) _mpic_write(mpic->flags & MPIC_BIG_ENDIAN,(b),(r),(v))
  114. #define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
  115. #define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
  116. #define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
  117. #define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
  118. #define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
  119. #define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
  120. /*
  121. * Low level utility functions
  122. */
  123. /* Check if we have one of those nice broken MPICs with a flipped endian on
  124. * reads from IPI registers
  125. */
  126. static void __init mpic_test_broken_ipi(struct mpic *mpic)
  127. {
  128. u32 r;
  129. mpic_write(mpic->gregs, MPIC_GREG_IPI_VECTOR_PRI_0, MPIC_VECPRI_MASK);
  130. r = mpic_read(mpic->gregs, MPIC_GREG_IPI_VECTOR_PRI_0);
  131. if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
  132. printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
  133. mpic->flags |= MPIC_BROKEN_IPI;
  134. }
  135. }
  136. #ifdef CONFIG_MPIC_BROKEN_U3
  137. /* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
  138. * to force the edge setting on the MPIC and do the ack workaround.
  139. */
  140. static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
  141. {
  142. if (source >= 128 || !mpic->fixups)
  143. return 0;
  144. return mpic->fixups[source].base != NULL;
  145. }
  146. static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
  147. {
  148. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  149. if (fixup->applebase) {
  150. unsigned int soff = (fixup->index >> 3) & ~3;
  151. unsigned int mask = 1U << (fixup->index & 0x1f);
  152. writel(mask, fixup->applebase + soff);
  153. } else {
  154. spin_lock(&mpic->fixup_lock);
  155. writeb(0x11 + 2 * fixup->index, fixup->base + 2);
  156. writel(fixup->data, fixup->base + 4);
  157. spin_unlock(&mpic->fixup_lock);
  158. }
  159. }
  160. static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
  161. unsigned int irqflags)
  162. {
  163. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  164. unsigned long flags;
  165. u32 tmp;
  166. if (fixup->base == NULL)
  167. return;
  168. DBG("startup_ht_interrupt(%u, %u) index: %d\n",
  169. source, irqflags, fixup->index);
  170. spin_lock_irqsave(&mpic->fixup_lock, flags);
  171. /* Enable and configure */
  172. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  173. tmp = readl(fixup->base + 4);
  174. tmp &= ~(0x23U);
  175. if (irqflags & IRQ_LEVEL)
  176. tmp |= 0x22;
  177. writel(tmp, fixup->base + 4);
  178. spin_unlock_irqrestore(&mpic->fixup_lock, flags);
  179. }
  180. static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source,
  181. unsigned int irqflags)
  182. {
  183. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  184. unsigned long flags;
  185. u32 tmp;
  186. if (fixup->base == NULL)
  187. return;
  188. DBG("shutdown_ht_interrupt(%u, %u)\n", source, irqflags);
  189. /* Disable */
  190. spin_lock_irqsave(&mpic->fixup_lock, flags);
  191. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  192. tmp = readl(fixup->base + 4);
  193. tmp |= 1;
  194. writel(tmp, fixup->base + 4);
  195. spin_unlock_irqrestore(&mpic->fixup_lock, flags);
  196. }
  197. static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
  198. unsigned int devfn, u32 vdid)
  199. {
  200. int i, irq, n;
  201. u8 __iomem *base;
  202. u32 tmp;
  203. u8 pos;
  204. for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
  205. pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
  206. u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
  207. if (id == PCI_CAP_ID_HT_IRQCONF) {
  208. id = readb(devbase + pos + 3);
  209. if (id == 0x80)
  210. break;
  211. }
  212. }
  213. if (pos == 0)
  214. return;
  215. base = devbase + pos;
  216. writeb(0x01, base + 2);
  217. n = (readl(base + 4) >> 16) & 0xff;
  218. printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
  219. " has %d irqs\n",
  220. devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
  221. for (i = 0; i <= n; i++) {
  222. writeb(0x10 + 2 * i, base + 2);
  223. tmp = readl(base + 4);
  224. irq = (tmp >> 16) & 0xff;
  225. DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
  226. /* mask it , will be unmasked later */
  227. tmp |= 0x1;
  228. writel(tmp, base + 4);
  229. mpic->fixups[irq].index = i;
  230. mpic->fixups[irq].base = base;
  231. /* Apple HT PIC has a non-standard way of doing EOIs */
  232. if ((vdid & 0xffff) == 0x106b)
  233. mpic->fixups[irq].applebase = devbase + 0x60;
  234. else
  235. mpic->fixups[irq].applebase = NULL;
  236. writeb(0x11 + 2 * i, base + 2);
  237. mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
  238. }
  239. }
  240. static void __init mpic_scan_ht_pics(struct mpic *mpic)
  241. {
  242. unsigned int devfn;
  243. u8 __iomem *cfgspace;
  244. printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
  245. /* Allocate fixups array */
  246. mpic->fixups = alloc_bootmem(128 * sizeof(struct mpic_irq_fixup));
  247. BUG_ON(mpic->fixups == NULL);
  248. memset(mpic->fixups, 0, 128 * sizeof(struct mpic_irq_fixup));
  249. /* Init spinlock */
  250. spin_lock_init(&mpic->fixup_lock);
  251. /* Map U3 config space. We assume all IO-APICs are on the primary bus
  252. * so we only need to map 64kB.
  253. */
  254. cfgspace = ioremap(0xf2000000, 0x10000);
  255. BUG_ON(cfgspace == NULL);
  256. /* Now we scan all slots. We do a very quick scan, we read the header
  257. * type, vendor ID and device ID only, that's plenty enough
  258. */
  259. for (devfn = 0; devfn < 0x100; devfn++) {
  260. u8 __iomem *devbase = cfgspace + (devfn << 8);
  261. u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
  262. u32 l = readl(devbase + PCI_VENDOR_ID);
  263. u16 s;
  264. DBG("devfn %x, l: %x\n", devfn, l);
  265. /* If no device, skip */
  266. if (l == 0xffffffff || l == 0x00000000 ||
  267. l == 0x0000ffff || l == 0xffff0000)
  268. goto next;
  269. /* Check if is supports capability lists */
  270. s = readw(devbase + PCI_STATUS);
  271. if (!(s & PCI_STATUS_CAP_LIST))
  272. goto next;
  273. mpic_scan_ht_pic(mpic, devbase, devfn, l);
  274. next:
  275. /* next device, if function 0 */
  276. if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
  277. devfn += 7;
  278. }
  279. }
  280. #endif /* CONFIG_MPIC_BROKEN_U3 */
  281. /* Find an mpic associated with a given linux interrupt */
  282. static struct mpic *mpic_find(unsigned int irq, unsigned int *is_ipi)
  283. {
  284. struct mpic *mpic = mpics;
  285. while(mpic) {
  286. /* search IPIs first since they may override the main interrupts */
  287. if (irq >= mpic->ipi_offset && irq < (mpic->ipi_offset + 4)) {
  288. if (is_ipi)
  289. *is_ipi = 1;
  290. return mpic;
  291. }
  292. if (irq >= mpic->irq_offset &&
  293. irq < (mpic->irq_offset + mpic->irq_count)) {
  294. if (is_ipi)
  295. *is_ipi = 0;
  296. return mpic;
  297. }
  298. mpic = mpic -> next;
  299. }
  300. return NULL;
  301. }
  302. /* Convert a cpu mask from logical to physical cpu numbers. */
  303. static inline u32 mpic_physmask(u32 cpumask)
  304. {
  305. int i;
  306. u32 mask = 0;
  307. for (i = 0; i < NR_CPUS; ++i, cpumask >>= 1)
  308. mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
  309. return mask;
  310. }
  311. #ifdef CONFIG_SMP
  312. /* Get the mpic structure from the IPI number */
  313. static inline struct mpic * mpic_from_ipi(unsigned int ipi)
  314. {
  315. return container_of(irq_desc[ipi].handler, struct mpic, hc_ipi);
  316. }
  317. #endif
  318. /* Get the mpic structure from the irq number */
  319. static inline struct mpic * mpic_from_irq(unsigned int irq)
  320. {
  321. return container_of(irq_desc[irq].handler, struct mpic, hc_irq);
  322. }
  323. /* Send an EOI */
  324. static inline void mpic_eoi(struct mpic *mpic)
  325. {
  326. mpic_cpu_write(MPIC_CPU_EOI, 0);
  327. (void)mpic_cpu_read(MPIC_CPU_WHOAMI);
  328. }
  329. #ifdef CONFIG_SMP
  330. static irqreturn_t mpic_ipi_action(int irq, void *dev_id, struct pt_regs *regs)
  331. {
  332. struct mpic *mpic = dev_id;
  333. smp_message_recv(irq - mpic->ipi_offset, regs);
  334. return IRQ_HANDLED;
  335. }
  336. #endif /* CONFIG_SMP */
  337. /*
  338. * Linux descriptor level callbacks
  339. */
  340. static void mpic_enable_irq(unsigned int irq)
  341. {
  342. unsigned int loops = 100000;
  343. struct mpic *mpic = mpic_from_irq(irq);
  344. unsigned int src = irq - mpic->irq_offset;
  345. DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, irq, src);
  346. mpic_irq_write(src, MPIC_IRQ_VECTOR_PRI,
  347. mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) &
  348. ~MPIC_VECPRI_MASK);
  349. /* make sure mask gets to controller before we return to user */
  350. do {
  351. if (!loops--) {
  352. printk(KERN_ERR "mpic_enable_irq timeout\n");
  353. break;
  354. }
  355. } while(mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) & MPIC_VECPRI_MASK);
  356. #ifdef CONFIG_MPIC_BROKEN_U3
  357. if (mpic->flags & MPIC_BROKEN_U3) {
  358. unsigned int src = irq - mpic->irq_offset;
  359. if (mpic_is_ht_interrupt(mpic, src) &&
  360. (irq_desc[irq].status & IRQ_LEVEL))
  361. mpic_ht_end_irq(mpic, src);
  362. }
  363. #endif /* CONFIG_MPIC_BROKEN_U3 */
  364. }
  365. static unsigned int mpic_startup_irq(unsigned int irq)
  366. {
  367. #ifdef CONFIG_MPIC_BROKEN_U3
  368. struct mpic *mpic = mpic_from_irq(irq);
  369. unsigned int src = irq - mpic->irq_offset;
  370. #endif /* CONFIG_MPIC_BROKEN_U3 */
  371. mpic_enable_irq(irq);
  372. #ifdef CONFIG_MPIC_BROKEN_U3
  373. if (mpic_is_ht_interrupt(mpic, src))
  374. mpic_startup_ht_interrupt(mpic, src, irq_desc[irq].status);
  375. #endif /* CONFIG_MPIC_BROKEN_U3 */
  376. return 0;
  377. }
  378. static void mpic_disable_irq(unsigned int irq)
  379. {
  380. unsigned int loops = 100000;
  381. struct mpic *mpic = mpic_from_irq(irq);
  382. unsigned int src = irq - mpic->irq_offset;
  383. DBG("%s: disable_irq: %d (src %d)\n", mpic->name, irq, src);
  384. mpic_irq_write(src, MPIC_IRQ_VECTOR_PRI,
  385. mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) |
  386. MPIC_VECPRI_MASK);
  387. /* make sure mask gets to controller before we return to user */
  388. do {
  389. if (!loops--) {
  390. printk(KERN_ERR "mpic_enable_irq timeout\n");
  391. break;
  392. }
  393. } while(!(mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) & MPIC_VECPRI_MASK));
  394. }
  395. static void mpic_shutdown_irq(unsigned int irq)
  396. {
  397. #ifdef CONFIG_MPIC_BROKEN_U3
  398. struct mpic *mpic = mpic_from_irq(irq);
  399. unsigned int src = irq - mpic->irq_offset;
  400. if (mpic_is_ht_interrupt(mpic, src))
  401. mpic_shutdown_ht_interrupt(mpic, src, irq_desc[irq].status);
  402. #endif /* CONFIG_MPIC_BROKEN_U3 */
  403. mpic_disable_irq(irq);
  404. }
  405. static void mpic_end_irq(unsigned int irq)
  406. {
  407. struct mpic *mpic = mpic_from_irq(irq);
  408. #ifdef DEBUG_IRQ
  409. DBG("%s: end_irq: %d\n", mpic->name, irq);
  410. #endif
  411. /* We always EOI on end_irq() even for edge interrupts since that
  412. * should only lower the priority, the MPIC should have properly
  413. * latched another edge interrupt coming in anyway
  414. */
  415. #ifdef CONFIG_MPIC_BROKEN_U3
  416. if (mpic->flags & MPIC_BROKEN_U3) {
  417. unsigned int src = irq - mpic->irq_offset;
  418. if (mpic_is_ht_interrupt(mpic, src) &&
  419. (irq_desc[irq].status & IRQ_LEVEL))
  420. mpic_ht_end_irq(mpic, src);
  421. }
  422. #endif /* CONFIG_MPIC_BROKEN_U3 */
  423. mpic_eoi(mpic);
  424. }
  425. #ifdef CONFIG_SMP
  426. static void mpic_enable_ipi(unsigned int irq)
  427. {
  428. struct mpic *mpic = mpic_from_ipi(irq);
  429. unsigned int src = irq - mpic->ipi_offset;
  430. DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, irq, src);
  431. mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
  432. }
  433. static void mpic_disable_ipi(unsigned int irq)
  434. {
  435. /* NEVER disable an IPI... that's just plain wrong! */
  436. }
  437. static void mpic_end_ipi(unsigned int irq)
  438. {
  439. struct mpic *mpic = mpic_from_ipi(irq);
  440. /*
  441. * IPIs are marked IRQ_PER_CPU. This has the side effect of
  442. * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
  443. * applying to them. We EOI them late to avoid re-entering.
  444. * We mark IPI's with SA_INTERRUPT as they must run with
  445. * irqs disabled.
  446. */
  447. mpic_eoi(mpic);
  448. }
  449. #endif /* CONFIG_SMP */
  450. static void mpic_set_affinity(unsigned int irq, cpumask_t cpumask)
  451. {
  452. struct mpic *mpic = mpic_from_irq(irq);
  453. cpumask_t tmp;
  454. cpus_and(tmp, cpumask, cpu_online_map);
  455. mpic_irq_write(irq - mpic->irq_offset, MPIC_IRQ_DESTINATION,
  456. mpic_physmask(cpus_addr(tmp)[0]));
  457. }
  458. /*
  459. * Exported functions
  460. */
  461. struct mpic * __init mpic_alloc(unsigned long phys_addr,
  462. unsigned int flags,
  463. unsigned int isu_size,
  464. unsigned int irq_offset,
  465. unsigned int irq_count,
  466. unsigned int ipi_offset,
  467. unsigned char *senses,
  468. unsigned int senses_count,
  469. const char *name)
  470. {
  471. struct mpic *mpic;
  472. u32 reg;
  473. const char *vers;
  474. int i;
  475. mpic = alloc_bootmem(sizeof(struct mpic));
  476. if (mpic == NULL)
  477. return NULL;
  478. memset(mpic, 0, sizeof(struct mpic));
  479. mpic->name = name;
  480. mpic->hc_irq.typename = name;
  481. mpic->hc_irq.startup = mpic_startup_irq;
  482. mpic->hc_irq.shutdown = mpic_shutdown_irq;
  483. mpic->hc_irq.enable = mpic_enable_irq;
  484. mpic->hc_irq.disable = mpic_disable_irq;
  485. mpic->hc_irq.end = mpic_end_irq;
  486. if (flags & MPIC_PRIMARY)
  487. mpic->hc_irq.set_affinity = mpic_set_affinity;
  488. #ifdef CONFIG_SMP
  489. mpic->hc_ipi.typename = name;
  490. mpic->hc_ipi.enable = mpic_enable_ipi;
  491. mpic->hc_ipi.disable = mpic_disable_ipi;
  492. mpic->hc_ipi.end = mpic_end_ipi;
  493. #endif /* CONFIG_SMP */
  494. mpic->flags = flags;
  495. mpic->isu_size = isu_size;
  496. mpic->irq_offset = irq_offset;
  497. mpic->irq_count = irq_count;
  498. mpic->ipi_offset = ipi_offset;
  499. mpic->num_sources = 0; /* so far */
  500. mpic->senses = senses;
  501. mpic->senses_count = senses_count;
  502. /* Map the global registers */
  503. mpic->gregs = ioremap(phys_addr + MPIC_GREG_BASE, 0x1000);
  504. mpic->tmregs = mpic->gregs + ((MPIC_TIMER_BASE - MPIC_GREG_BASE) >> 2);
  505. BUG_ON(mpic->gregs == NULL);
  506. /* Reset */
  507. if (flags & MPIC_WANTS_RESET) {
  508. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0,
  509. mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0)
  510. | MPIC_GREG_GCONF_RESET);
  511. while( mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0)
  512. & MPIC_GREG_GCONF_RESET)
  513. mb();
  514. }
  515. /* Read feature register, calculate num CPUs and, for non-ISU
  516. * MPICs, num sources as well. On ISU MPICs, sources are counted
  517. * as ISUs are added
  518. */
  519. reg = mpic_read(mpic->gregs, MPIC_GREG_FEATURE_0);
  520. mpic->num_cpus = ((reg & MPIC_GREG_FEATURE_LAST_CPU_MASK)
  521. >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1;
  522. if (isu_size == 0)
  523. mpic->num_sources = ((reg & MPIC_GREG_FEATURE_LAST_SRC_MASK)
  524. >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
  525. /* Map the per-CPU registers */
  526. for (i = 0; i < mpic->num_cpus; i++) {
  527. mpic->cpuregs[i] = ioremap(phys_addr + MPIC_CPU_BASE +
  528. i * MPIC_CPU_STRIDE, 0x1000);
  529. BUG_ON(mpic->cpuregs[i] == NULL);
  530. }
  531. /* Initialize main ISU if none provided */
  532. if (mpic->isu_size == 0) {
  533. mpic->isu_size = mpic->num_sources;
  534. mpic->isus[0] = ioremap(phys_addr + MPIC_IRQ_BASE,
  535. MPIC_IRQ_STRIDE * mpic->isu_size);
  536. BUG_ON(mpic->isus[0] == NULL);
  537. }
  538. mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
  539. mpic->isu_mask = (1 << mpic->isu_shift) - 1;
  540. /* Display version */
  541. switch (reg & MPIC_GREG_FEATURE_VERSION_MASK) {
  542. case 1:
  543. vers = "1.0";
  544. break;
  545. case 2:
  546. vers = "1.2";
  547. break;
  548. case 3:
  549. vers = "1.3";
  550. break;
  551. default:
  552. vers = "<unknown>";
  553. break;
  554. }
  555. printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %lx, max %d CPUs\n",
  556. name, vers, phys_addr, mpic->num_cpus);
  557. printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n", mpic->isu_size,
  558. mpic->isu_shift, mpic->isu_mask);
  559. mpic->next = mpics;
  560. mpics = mpic;
  561. if (flags & MPIC_PRIMARY)
  562. mpic_primary = mpic;
  563. return mpic;
  564. }
  565. void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
  566. unsigned long phys_addr)
  567. {
  568. unsigned int isu_first = isu_num * mpic->isu_size;
  569. BUG_ON(isu_num >= MPIC_MAX_ISU);
  570. mpic->isus[isu_num] = ioremap(phys_addr, MPIC_IRQ_STRIDE * mpic->isu_size);
  571. if ((isu_first + mpic->isu_size) > mpic->num_sources)
  572. mpic->num_sources = isu_first + mpic->isu_size;
  573. }
  574. void __init mpic_setup_cascade(unsigned int irq, mpic_cascade_t handler,
  575. void *data)
  576. {
  577. struct mpic *mpic = mpic_find(irq, NULL);
  578. unsigned long flags;
  579. /* Synchronization here is a bit dodgy, so don't try to replace cascade
  580. * interrupts on the fly too often ... but normally it's set up at boot.
  581. */
  582. spin_lock_irqsave(&mpic_lock, flags);
  583. if (mpic->cascade)
  584. mpic_disable_irq(mpic->cascade_vec + mpic->irq_offset);
  585. mpic->cascade = NULL;
  586. wmb();
  587. mpic->cascade_vec = irq - mpic->irq_offset;
  588. mpic->cascade_data = data;
  589. wmb();
  590. mpic->cascade = handler;
  591. mpic_enable_irq(irq);
  592. spin_unlock_irqrestore(&mpic_lock, flags);
  593. }
  594. void __init mpic_init(struct mpic *mpic)
  595. {
  596. int i;
  597. BUG_ON(mpic->num_sources == 0);
  598. printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
  599. /* Set current processor priority to max */
  600. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0xf);
  601. /* Initialize timers: just disable them all */
  602. for (i = 0; i < 4; i++) {
  603. mpic_write(mpic->tmregs,
  604. i * MPIC_TIMER_STRIDE + MPIC_TIMER_DESTINATION, 0);
  605. mpic_write(mpic->tmregs,
  606. i * MPIC_TIMER_STRIDE + MPIC_TIMER_VECTOR_PRI,
  607. MPIC_VECPRI_MASK |
  608. (MPIC_VEC_TIMER_0 + i));
  609. }
  610. /* Initialize IPIs to our reserved vectors and mark them disabled for now */
  611. mpic_test_broken_ipi(mpic);
  612. for (i = 0; i < 4; i++) {
  613. mpic_ipi_write(i,
  614. MPIC_VECPRI_MASK |
  615. (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
  616. (MPIC_VEC_IPI_0 + i));
  617. #ifdef CONFIG_SMP
  618. if (!(mpic->flags & MPIC_PRIMARY))
  619. continue;
  620. irq_desc[mpic->ipi_offset+i].status |= IRQ_PER_CPU;
  621. irq_desc[mpic->ipi_offset+i].handler = &mpic->hc_ipi;
  622. #endif /* CONFIG_SMP */
  623. }
  624. /* Initialize interrupt sources */
  625. if (mpic->irq_count == 0)
  626. mpic->irq_count = mpic->num_sources;
  627. #ifdef CONFIG_MPIC_BROKEN_U3
  628. /* Do the HT PIC fixups on U3 broken mpic */
  629. DBG("MPIC flags: %x\n", mpic->flags);
  630. if ((mpic->flags & MPIC_BROKEN_U3) && (mpic->flags & MPIC_PRIMARY))
  631. mpic_scan_ht_pics(mpic);
  632. #endif /* CONFIG_MPIC_BROKEN_U3 */
  633. for (i = 0; i < mpic->num_sources; i++) {
  634. /* start with vector = source number, and masked */
  635. u32 vecpri = MPIC_VECPRI_MASK | i | (8 << MPIC_VECPRI_PRIORITY_SHIFT);
  636. int level = 0;
  637. /* if it's an IPI, we skip it */
  638. if ((mpic->irq_offset + i) >= (mpic->ipi_offset + i) &&
  639. (mpic->irq_offset + i) < (mpic->ipi_offset + i + 4))
  640. continue;
  641. /* do senses munging */
  642. if (mpic->senses && i < mpic->senses_count) {
  643. if (mpic->senses[i] & IRQ_SENSE_LEVEL)
  644. vecpri |= MPIC_VECPRI_SENSE_LEVEL;
  645. if (mpic->senses[i] & IRQ_POLARITY_POSITIVE)
  646. vecpri |= MPIC_VECPRI_POLARITY_POSITIVE;
  647. } else
  648. vecpri |= MPIC_VECPRI_SENSE_LEVEL;
  649. /* remember if it was a level interrupts */
  650. level = (vecpri & MPIC_VECPRI_SENSE_LEVEL);
  651. /* deal with broken U3 */
  652. if (mpic->flags & MPIC_BROKEN_U3) {
  653. #ifdef CONFIG_MPIC_BROKEN_U3
  654. if (mpic_is_ht_interrupt(mpic, i)) {
  655. vecpri &= ~(MPIC_VECPRI_SENSE_MASK |
  656. MPIC_VECPRI_POLARITY_MASK);
  657. vecpri |= MPIC_VECPRI_POLARITY_POSITIVE;
  658. }
  659. #else
  660. printk(KERN_ERR "mpic: BROKEN_U3 set, but CONFIG doesn't match\n");
  661. #endif
  662. }
  663. DBG("setup source %d, vecpri: %08x, level: %d\n", i, vecpri,
  664. (level != 0));
  665. /* init hw */
  666. mpic_irq_write(i, MPIC_IRQ_VECTOR_PRI, vecpri);
  667. mpic_irq_write(i, MPIC_IRQ_DESTINATION,
  668. 1 << hard_smp_processor_id());
  669. /* init linux descriptors */
  670. if (i < mpic->irq_count) {
  671. irq_desc[mpic->irq_offset+i].status = level ? IRQ_LEVEL : 0;
  672. irq_desc[mpic->irq_offset+i].handler = &mpic->hc_irq;
  673. }
  674. }
  675. /* Init spurrious vector */
  676. mpic_write(mpic->gregs, MPIC_GREG_SPURIOUS, MPIC_VEC_SPURRIOUS);
  677. /* Disable 8259 passthrough */
  678. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0,
  679. mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0)
  680. | MPIC_GREG_GCONF_8259_PTHROU_DIS);
  681. /* Set current processor priority to 0 */
  682. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0);
  683. }
  684. void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
  685. {
  686. int is_ipi;
  687. struct mpic *mpic = mpic_find(irq, &is_ipi);
  688. unsigned long flags;
  689. u32 reg;
  690. spin_lock_irqsave(&mpic_lock, flags);
  691. if (is_ipi) {
  692. reg = mpic_ipi_read(irq - mpic->ipi_offset) &
  693. ~MPIC_VECPRI_PRIORITY_MASK;
  694. mpic_ipi_write(irq - mpic->ipi_offset,
  695. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  696. } else {
  697. reg = mpic_irq_read(irq - mpic->irq_offset,MPIC_IRQ_VECTOR_PRI)
  698. & ~MPIC_VECPRI_PRIORITY_MASK;
  699. mpic_irq_write(irq - mpic->irq_offset, MPIC_IRQ_VECTOR_PRI,
  700. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  701. }
  702. spin_unlock_irqrestore(&mpic_lock, flags);
  703. }
  704. unsigned int mpic_irq_get_priority(unsigned int irq)
  705. {
  706. int is_ipi;
  707. struct mpic *mpic = mpic_find(irq, &is_ipi);
  708. unsigned long flags;
  709. u32 reg;
  710. spin_lock_irqsave(&mpic_lock, flags);
  711. if (is_ipi)
  712. reg = mpic_ipi_read(irq - mpic->ipi_offset);
  713. else
  714. reg = mpic_irq_read(irq - mpic->irq_offset, MPIC_IRQ_VECTOR_PRI);
  715. spin_unlock_irqrestore(&mpic_lock, flags);
  716. return (reg & MPIC_VECPRI_PRIORITY_MASK) >> MPIC_VECPRI_PRIORITY_SHIFT;
  717. }
  718. void mpic_setup_this_cpu(void)
  719. {
  720. #ifdef CONFIG_SMP
  721. struct mpic *mpic = mpic_primary;
  722. unsigned long flags;
  723. u32 msk = 1 << hard_smp_processor_id();
  724. unsigned int i;
  725. BUG_ON(mpic == NULL);
  726. DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  727. spin_lock_irqsave(&mpic_lock, flags);
  728. /* let the mpic know we want intrs. default affinity is 0xffffffff
  729. * until changed via /proc. That's how it's done on x86. If we want
  730. * it differently, then we should make sure we also change the default
  731. * values of irq_affinity in irq.c.
  732. */
  733. if (distribute_irqs) {
  734. for (i = 0; i < mpic->num_sources ; i++)
  735. mpic_irq_write(i, MPIC_IRQ_DESTINATION,
  736. mpic_irq_read(i, MPIC_IRQ_DESTINATION) | msk);
  737. }
  738. /* Set current processor priority to 0 */
  739. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0);
  740. spin_unlock_irqrestore(&mpic_lock, flags);
  741. #endif /* CONFIG_SMP */
  742. }
  743. int mpic_cpu_get_priority(void)
  744. {
  745. struct mpic *mpic = mpic_primary;
  746. return mpic_cpu_read(MPIC_CPU_CURRENT_TASK_PRI);
  747. }
  748. void mpic_cpu_set_priority(int prio)
  749. {
  750. struct mpic *mpic = mpic_primary;
  751. prio &= MPIC_CPU_TASKPRI_MASK;
  752. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, prio);
  753. }
  754. /*
  755. * XXX: someone who knows mpic should check this.
  756. * do we need to eoi the ipi including for kexec cpu here (see xics comments)?
  757. * or can we reset the mpic in the new kernel?
  758. */
  759. void mpic_teardown_this_cpu(int secondary)
  760. {
  761. struct mpic *mpic = mpic_primary;
  762. unsigned long flags;
  763. u32 msk = 1 << hard_smp_processor_id();
  764. unsigned int i;
  765. BUG_ON(mpic == NULL);
  766. DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  767. spin_lock_irqsave(&mpic_lock, flags);
  768. /* let the mpic know we don't want intrs. */
  769. for (i = 0; i < mpic->num_sources ; i++)
  770. mpic_irq_write(i, MPIC_IRQ_DESTINATION,
  771. mpic_irq_read(i, MPIC_IRQ_DESTINATION) & ~msk);
  772. /* Set current processor priority to max */
  773. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0xf);
  774. spin_unlock_irqrestore(&mpic_lock, flags);
  775. }
  776. void mpic_send_ipi(unsigned int ipi_no, unsigned int cpu_mask)
  777. {
  778. struct mpic *mpic = mpic_primary;
  779. BUG_ON(mpic == NULL);
  780. #ifdef DEBUG_IPI
  781. DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, ipi_no);
  782. #endif
  783. mpic_cpu_write(MPIC_CPU_IPI_DISPATCH_0 + ipi_no * 0x10,
  784. mpic_physmask(cpu_mask & cpus_addr(cpu_online_map)[0]));
  785. }
  786. int mpic_get_one_irq(struct mpic *mpic, struct pt_regs *regs)
  787. {
  788. u32 irq;
  789. irq = mpic_cpu_read(MPIC_CPU_INTACK) & MPIC_VECPRI_VECTOR_MASK;
  790. #ifdef DEBUG_LOW
  791. DBG("%s: get_one_irq(): %d\n", mpic->name, irq);
  792. #endif
  793. if (mpic->cascade && irq == mpic->cascade_vec) {
  794. #ifdef DEBUG_LOW
  795. DBG("%s: cascading ...\n", mpic->name);
  796. #endif
  797. irq = mpic->cascade(regs, mpic->cascade_data);
  798. mpic_eoi(mpic);
  799. return irq;
  800. }
  801. if (unlikely(irq == MPIC_VEC_SPURRIOUS))
  802. return -1;
  803. if (irq < MPIC_VEC_IPI_0) {
  804. #ifdef DEBUG_IRQ
  805. DBG("%s: irq %d\n", mpic->name, irq + mpic->irq_offset);
  806. #endif
  807. return irq + mpic->irq_offset;
  808. }
  809. #ifdef DEBUG_IPI
  810. DBG("%s: ipi %d !\n", mpic->name, irq - MPIC_VEC_IPI_0);
  811. #endif
  812. return irq - MPIC_VEC_IPI_0 + mpic->ipi_offset;
  813. }
  814. int mpic_get_irq(struct pt_regs *regs)
  815. {
  816. struct mpic *mpic = mpic_primary;
  817. BUG_ON(mpic == NULL);
  818. return mpic_get_one_irq(mpic, regs);
  819. }
  820. #ifdef CONFIG_SMP
  821. void mpic_request_ipis(void)
  822. {
  823. struct mpic *mpic = mpic_primary;
  824. BUG_ON(mpic == NULL);
  825. printk("requesting IPIs ... \n");
  826. /* IPIs are marked SA_INTERRUPT as they must run with irqs disabled */
  827. request_irq(mpic->ipi_offset+0, mpic_ipi_action, SA_INTERRUPT,
  828. "IPI0 (call function)", mpic);
  829. request_irq(mpic->ipi_offset+1, mpic_ipi_action, SA_INTERRUPT,
  830. "IPI1 (reschedule)", mpic);
  831. request_irq(mpic->ipi_offset+2, mpic_ipi_action, SA_INTERRUPT,
  832. "IPI2 (unused)", mpic);
  833. request_irq(mpic->ipi_offset+3, mpic_ipi_action, SA_INTERRUPT,
  834. "IPI3 (debugger break)", mpic);
  835. printk("IPIs requested... \n");
  836. }
  837. void smp_mpic_message_pass(int target, int msg)
  838. {
  839. /* make sure we're sending something that translates to an IPI */
  840. if ((unsigned int)msg > 3) {
  841. printk("SMP %d: smp_message_pass: unknown msg %d\n",
  842. smp_processor_id(), msg);
  843. return;
  844. }
  845. switch (target) {
  846. case MSG_ALL:
  847. mpic_send_ipi(msg, 0xffffffff);
  848. break;
  849. case MSG_ALL_BUT_SELF:
  850. mpic_send_ipi(msg, 0xffffffff & ~(1 << smp_processor_id()));
  851. break;
  852. default:
  853. mpic_send_ipi(msg, 1 << target);
  854. break;
  855. }
  856. }
  857. #endif /* CONFIG_SMP */