iommu.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605
  1. /*
  2. * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
  3. *
  4. * Rewrite, cleanup:
  5. *
  6. * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
  7. *
  8. * Dynamic DMA mapping support, pSeries-specific parts, both SMP and LPAR.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  24. */
  25. #include <linux/config.h>
  26. #include <linux/init.h>
  27. #include <linux/types.h>
  28. #include <linux/slab.h>
  29. #include <linux/mm.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/string.h>
  32. #include <linux/pci.h>
  33. #include <linux/dma-mapping.h>
  34. #include <asm/io.h>
  35. #include <asm/prom.h>
  36. #include <asm/rtas.h>
  37. #include <asm/iommu.h>
  38. #include <asm/pci-bridge.h>
  39. #include <asm/machdep.h>
  40. #include <asm/abs_addr.h>
  41. #include <asm/pSeries_reconfig.h>
  42. #include <asm/firmware.h>
  43. #include <asm/tce.h>
  44. #include <asm/ppc-pci.h>
  45. #include <asm/udbg.h>
  46. #include "plpar_wrappers.h"
  47. #define DBG(fmt...)
  48. static void tce_build_pSeries(struct iommu_table *tbl, long index,
  49. long npages, unsigned long uaddr,
  50. enum dma_data_direction direction)
  51. {
  52. union tce_entry t;
  53. union tce_entry *tp;
  54. index <<= TCE_PAGE_FACTOR;
  55. npages <<= TCE_PAGE_FACTOR;
  56. t.te_word = 0;
  57. t.te_rdwr = 1; // Read allowed
  58. if (direction != DMA_TO_DEVICE)
  59. t.te_pciwr = 1;
  60. tp = ((union tce_entry *)tbl->it_base) + index;
  61. while (npages--) {
  62. /* can't move this out since we might cross LMB boundary */
  63. t.te_rpn = (virt_to_abs(uaddr)) >> TCE_SHIFT;
  64. tp->te_word = t.te_word;
  65. uaddr += TCE_PAGE_SIZE;
  66. tp++;
  67. }
  68. }
  69. static void tce_free_pSeries(struct iommu_table *tbl, long index, long npages)
  70. {
  71. union tce_entry t;
  72. union tce_entry *tp;
  73. npages <<= TCE_PAGE_FACTOR;
  74. index <<= TCE_PAGE_FACTOR;
  75. t.te_word = 0;
  76. tp = ((union tce_entry *)tbl->it_base) + index;
  77. while (npages--) {
  78. tp->te_word = t.te_word;
  79. tp++;
  80. }
  81. }
  82. static void tce_build_pSeriesLP(struct iommu_table *tbl, long tcenum,
  83. long npages, unsigned long uaddr,
  84. enum dma_data_direction direction)
  85. {
  86. u64 rc;
  87. union tce_entry tce;
  88. tcenum <<= TCE_PAGE_FACTOR;
  89. npages <<= TCE_PAGE_FACTOR;
  90. tce.te_word = 0;
  91. tce.te_rpn = (virt_to_abs(uaddr)) >> TCE_SHIFT;
  92. tce.te_rdwr = 1;
  93. if (direction != DMA_TO_DEVICE)
  94. tce.te_pciwr = 1;
  95. while (npages--) {
  96. rc = plpar_tce_put((u64)tbl->it_index,
  97. (u64)tcenum << 12,
  98. tce.te_word );
  99. if (rc && printk_ratelimit()) {
  100. printk("tce_build_pSeriesLP: plpar_tce_put failed. rc=%ld\n", rc);
  101. printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
  102. printk("\ttcenum = 0x%lx\n", (u64)tcenum);
  103. printk("\ttce val = 0x%lx\n", tce.te_word );
  104. show_stack(current, (unsigned long *)__get_SP());
  105. }
  106. tcenum++;
  107. tce.te_rpn++;
  108. }
  109. }
  110. static DEFINE_PER_CPU(void *, tce_page) = NULL;
  111. static void tce_buildmulti_pSeriesLP(struct iommu_table *tbl, long tcenum,
  112. long npages, unsigned long uaddr,
  113. enum dma_data_direction direction)
  114. {
  115. u64 rc;
  116. union tce_entry tce, *tcep;
  117. long l, limit;
  118. if (TCE_PAGE_FACTOR == 0 && npages == 1)
  119. return tce_build_pSeriesLP(tbl, tcenum, npages, uaddr,
  120. direction);
  121. tcep = __get_cpu_var(tce_page);
  122. /* This is safe to do since interrupts are off when we're called
  123. * from iommu_alloc{,_sg}()
  124. */
  125. if (!tcep) {
  126. tcep = (void *)__get_free_page(GFP_ATOMIC);
  127. /* If allocation fails, fall back to the loop implementation */
  128. if (!tcep)
  129. return tce_build_pSeriesLP(tbl, tcenum, npages,
  130. uaddr, direction);
  131. __get_cpu_var(tce_page) = tcep;
  132. }
  133. tcenum <<= TCE_PAGE_FACTOR;
  134. npages <<= TCE_PAGE_FACTOR;
  135. tce.te_word = 0;
  136. tce.te_rpn = (virt_to_abs(uaddr)) >> TCE_SHIFT;
  137. tce.te_rdwr = 1;
  138. if (direction != DMA_TO_DEVICE)
  139. tce.te_pciwr = 1;
  140. /* We can map max one pageful of TCEs at a time */
  141. do {
  142. /*
  143. * Set up the page with TCE data, looping through and setting
  144. * the values.
  145. */
  146. limit = min_t(long, npages, 4096/sizeof(union tce_entry));
  147. for (l = 0; l < limit; l++) {
  148. tcep[l] = tce;
  149. tce.te_rpn++;
  150. }
  151. rc = plpar_tce_put_indirect((u64)tbl->it_index,
  152. (u64)tcenum << 12,
  153. (u64)virt_to_abs(tcep),
  154. limit);
  155. npages -= limit;
  156. tcenum += limit;
  157. } while (npages > 0 && !rc);
  158. if (rc && printk_ratelimit()) {
  159. printk("tce_buildmulti_pSeriesLP: plpar_tce_put failed. rc=%ld\n", rc);
  160. printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
  161. printk("\tnpages = 0x%lx\n", (u64)npages);
  162. printk("\ttce[0] val = 0x%lx\n", tcep[0].te_word);
  163. show_stack(current, (unsigned long *)__get_SP());
  164. }
  165. }
  166. static void tce_free_pSeriesLP(struct iommu_table *tbl, long tcenum, long npages)
  167. {
  168. u64 rc;
  169. union tce_entry tce;
  170. tcenum <<= TCE_PAGE_FACTOR;
  171. npages <<= TCE_PAGE_FACTOR;
  172. tce.te_word = 0;
  173. while (npages--) {
  174. rc = plpar_tce_put((u64)tbl->it_index,
  175. (u64)tcenum << 12,
  176. tce.te_word);
  177. if (rc && printk_ratelimit()) {
  178. printk("tce_free_pSeriesLP: plpar_tce_put failed. rc=%ld\n", rc);
  179. printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
  180. printk("\ttcenum = 0x%lx\n", (u64)tcenum);
  181. printk("\ttce val = 0x%lx\n", tce.te_word );
  182. show_stack(current, (unsigned long *)__get_SP());
  183. }
  184. tcenum++;
  185. }
  186. }
  187. static void tce_freemulti_pSeriesLP(struct iommu_table *tbl, long tcenum, long npages)
  188. {
  189. u64 rc;
  190. union tce_entry tce;
  191. tcenum <<= TCE_PAGE_FACTOR;
  192. npages <<= TCE_PAGE_FACTOR;
  193. tce.te_word = 0;
  194. rc = plpar_tce_stuff((u64)tbl->it_index,
  195. (u64)tcenum << 12,
  196. tce.te_word,
  197. npages);
  198. if (rc && printk_ratelimit()) {
  199. printk("tce_freemulti_pSeriesLP: plpar_tce_stuff failed\n");
  200. printk("\trc = %ld\n", rc);
  201. printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
  202. printk("\tnpages = 0x%lx\n", (u64)npages);
  203. printk("\ttce val = 0x%lx\n", tce.te_word );
  204. show_stack(current, (unsigned long *)__get_SP());
  205. }
  206. }
  207. static void iommu_table_setparms(struct pci_controller *phb,
  208. struct device_node *dn,
  209. struct iommu_table *tbl)
  210. {
  211. struct device_node *node;
  212. unsigned long *basep;
  213. unsigned int *sizep;
  214. node = (struct device_node *)phb->arch_data;
  215. basep = (unsigned long *)get_property(node, "linux,tce-base", NULL);
  216. sizep = (unsigned int *)get_property(node, "linux,tce-size", NULL);
  217. if (basep == NULL || sizep == NULL) {
  218. printk(KERN_ERR "PCI_DMA: iommu_table_setparms: %s has "
  219. "missing tce entries !\n", dn->full_name);
  220. return;
  221. }
  222. tbl->it_base = (unsigned long)__va(*basep);
  223. memset((void *)tbl->it_base, 0, *sizep);
  224. tbl->it_busno = phb->bus->number;
  225. /* Units of tce entries */
  226. tbl->it_offset = phb->dma_window_base_cur >> PAGE_SHIFT;
  227. /* Test if we are going over 2GB of DMA space */
  228. if (phb->dma_window_base_cur + phb->dma_window_size > 0x80000000ul) {
  229. udbg_printf("PCI_DMA: Unexpected number of IOAs under this PHB.\n");
  230. panic("PCI_DMA: Unexpected number of IOAs under this PHB.\n");
  231. }
  232. phb->dma_window_base_cur += phb->dma_window_size;
  233. /* Set the tce table size - measured in entries */
  234. tbl->it_size = phb->dma_window_size >> PAGE_SHIFT;
  235. tbl->it_index = 0;
  236. tbl->it_blocksize = 16;
  237. tbl->it_type = TCE_PCI;
  238. }
  239. /*
  240. * iommu_table_setparms_lpar
  241. *
  242. * Function: On pSeries LPAR systems, return TCE table info, given a pci bus.
  243. *
  244. * ToDo: properly interpret the ibm,dma-window property. The definition is:
  245. * logical-bus-number (1 word)
  246. * phys-address (#address-cells words)
  247. * size (#cell-size words)
  248. *
  249. * Currently we hard code these sizes (more or less).
  250. */
  251. static void iommu_table_setparms_lpar(struct pci_controller *phb,
  252. struct device_node *dn,
  253. struct iommu_table *tbl,
  254. unsigned int *dma_window)
  255. {
  256. tbl->it_busno = PCI_DN(dn)->bussubno;
  257. /* TODO: Parse field size properties properly. */
  258. tbl->it_size = (((unsigned long)dma_window[4] << 32) |
  259. (unsigned long)dma_window[5]) >> PAGE_SHIFT;
  260. tbl->it_offset = (((unsigned long)dma_window[2] << 32) |
  261. (unsigned long)dma_window[3]) >> PAGE_SHIFT;
  262. tbl->it_base = 0;
  263. tbl->it_index = dma_window[0];
  264. tbl->it_blocksize = 16;
  265. tbl->it_type = TCE_PCI;
  266. }
  267. static void iommu_bus_setup_pSeries(struct pci_bus *bus)
  268. {
  269. struct device_node *dn;
  270. struct iommu_table *tbl;
  271. struct device_node *isa_dn, *isa_dn_orig;
  272. struct device_node *tmp;
  273. struct pci_dn *pci;
  274. int children;
  275. DBG("iommu_bus_setup_pSeries, bus %p, bus->self %p\n", bus, bus->self);
  276. dn = pci_bus_to_OF_node(bus);
  277. pci = PCI_DN(dn);
  278. if (bus->self) {
  279. /* This is not a root bus, any setup will be done for the
  280. * device-side of the bridge in iommu_dev_setup_pSeries().
  281. */
  282. return;
  283. }
  284. /* Check if the ISA bus on the system is under
  285. * this PHB.
  286. */
  287. isa_dn = isa_dn_orig = of_find_node_by_type(NULL, "isa");
  288. while (isa_dn && isa_dn != dn)
  289. isa_dn = isa_dn->parent;
  290. if (isa_dn_orig)
  291. of_node_put(isa_dn_orig);
  292. /* Count number of direct PCI children of the PHB.
  293. * All PCI device nodes have class-code property, so it's
  294. * an easy way to find them.
  295. */
  296. for (children = 0, tmp = dn->child; tmp; tmp = tmp->sibling)
  297. if (get_property(tmp, "class-code", NULL))
  298. children++;
  299. DBG("Children: %d\n", children);
  300. /* Calculate amount of DMA window per slot. Each window must be
  301. * a power of two (due to pci_alloc_consistent requirements).
  302. *
  303. * Keep 256MB aside for PHBs with ISA.
  304. */
  305. if (!isa_dn) {
  306. /* No ISA/IDE - just set window size and return */
  307. pci->phb->dma_window_size = 0x80000000ul; /* To be divided */
  308. while (pci->phb->dma_window_size * children > 0x80000000ul)
  309. pci->phb->dma_window_size >>= 1;
  310. DBG("No ISA/IDE, window size is 0x%lx\n",
  311. pci->phb->dma_window_size);
  312. pci->phb->dma_window_base_cur = 0;
  313. return;
  314. }
  315. /* If we have ISA, then we probably have an IDE
  316. * controller too. Allocate a 128MB table but
  317. * skip the first 128MB to avoid stepping on ISA
  318. * space.
  319. */
  320. pci->phb->dma_window_size = 0x8000000ul;
  321. pci->phb->dma_window_base_cur = 0x8000000ul;
  322. tbl = kmalloc(sizeof(struct iommu_table), GFP_KERNEL);
  323. iommu_table_setparms(pci->phb, dn, tbl);
  324. pci->iommu_table = iommu_init_table(tbl);
  325. /* Divide the rest (1.75GB) among the children */
  326. pci->phb->dma_window_size = 0x80000000ul;
  327. while (pci->phb->dma_window_size * children > 0x70000000ul)
  328. pci->phb->dma_window_size >>= 1;
  329. DBG("ISA/IDE, window size is 0x%lx\n", pci->phb->dma_window_size);
  330. }
  331. static void iommu_bus_setup_pSeriesLP(struct pci_bus *bus)
  332. {
  333. struct iommu_table *tbl;
  334. struct device_node *dn, *pdn;
  335. struct pci_dn *ppci;
  336. unsigned int *dma_window = NULL;
  337. DBG("iommu_bus_setup_pSeriesLP, bus %p, bus->self %p\n", bus, bus->self);
  338. dn = pci_bus_to_OF_node(bus);
  339. /* Find nearest ibm,dma-window, walking up the device tree */
  340. for (pdn = dn; pdn != NULL; pdn = pdn->parent) {
  341. dma_window = (unsigned int *)get_property(pdn, "ibm,dma-window", NULL);
  342. if (dma_window != NULL)
  343. break;
  344. }
  345. if (dma_window == NULL) {
  346. DBG("iommu_bus_setup_pSeriesLP: bus %s seems to have no ibm,dma-window property\n", dn->full_name);
  347. return;
  348. }
  349. ppci = PCI_DN(pdn);
  350. if (!ppci->iommu_table) {
  351. /* Bussubno hasn't been copied yet.
  352. * Do it now because iommu_table_setparms_lpar needs it.
  353. */
  354. ppci->bussubno = bus->number;
  355. tbl = (struct iommu_table *)kmalloc(sizeof(struct iommu_table),
  356. GFP_KERNEL);
  357. iommu_table_setparms_lpar(ppci->phb, pdn, tbl, dma_window);
  358. ppci->iommu_table = iommu_init_table(tbl);
  359. }
  360. if (pdn != dn)
  361. PCI_DN(dn)->iommu_table = ppci->iommu_table;
  362. }
  363. static void iommu_dev_setup_pSeries(struct pci_dev *dev)
  364. {
  365. struct device_node *dn, *mydn;
  366. struct iommu_table *tbl;
  367. DBG("iommu_dev_setup_pSeries, dev %p (%s)\n", dev, pci_name(dev));
  368. mydn = dn = pci_device_to_OF_node(dev);
  369. /* If we're the direct child of a root bus, then we need to allocate
  370. * an iommu table ourselves. The bus setup code should have setup
  371. * the window sizes already.
  372. */
  373. if (!dev->bus->self) {
  374. DBG(" --> first child, no bridge. Allocating iommu table.\n");
  375. tbl = kmalloc(sizeof(struct iommu_table), GFP_KERNEL);
  376. iommu_table_setparms(PCI_DN(dn)->phb, dn, tbl);
  377. PCI_DN(mydn)->iommu_table = iommu_init_table(tbl);
  378. return;
  379. }
  380. /* If this device is further down the bus tree, search upwards until
  381. * an already allocated iommu table is found and use that.
  382. */
  383. while (dn && PCI_DN(dn) && PCI_DN(dn)->iommu_table == NULL)
  384. dn = dn->parent;
  385. if (dn && PCI_DN(dn)) {
  386. PCI_DN(mydn)->iommu_table = PCI_DN(dn)->iommu_table;
  387. } else {
  388. DBG("iommu_dev_setup_pSeries, dev %p (%s) has no iommu table\n", dev, pci_name(dev));
  389. }
  390. }
  391. static int iommu_reconfig_notifier(struct notifier_block *nb, unsigned long action, void *node)
  392. {
  393. int err = NOTIFY_OK;
  394. struct device_node *np = node;
  395. struct pci_dn *pci = PCI_DN(np);
  396. switch (action) {
  397. case PSERIES_RECONFIG_REMOVE:
  398. if (pci && pci->iommu_table &&
  399. get_property(np, "ibm,dma-window", NULL))
  400. iommu_free_table(np);
  401. break;
  402. default:
  403. err = NOTIFY_DONE;
  404. break;
  405. }
  406. return err;
  407. }
  408. static struct notifier_block iommu_reconfig_nb = {
  409. .notifier_call = iommu_reconfig_notifier,
  410. };
  411. static void iommu_dev_setup_pSeriesLP(struct pci_dev *dev)
  412. {
  413. struct device_node *pdn, *dn;
  414. struct iommu_table *tbl;
  415. int *dma_window = NULL;
  416. struct pci_dn *pci;
  417. DBG("iommu_dev_setup_pSeriesLP, dev %p (%s)\n", dev, pci_name(dev));
  418. /* dev setup for LPAR is a little tricky, since the device tree might
  419. * contain the dma-window properties per-device and not neccesarily
  420. * for the bus. So we need to search upwards in the tree until we
  421. * either hit a dma-window property, OR find a parent with a table
  422. * already allocated.
  423. */
  424. dn = pci_device_to_OF_node(dev);
  425. for (pdn = dn; pdn && PCI_DN(pdn) && !PCI_DN(pdn)->iommu_table;
  426. pdn = pdn->parent) {
  427. dma_window = (unsigned int *)
  428. get_property(pdn, "ibm,dma-window", NULL);
  429. if (dma_window)
  430. break;
  431. }
  432. /* Check for parent == NULL so we don't try to setup the empty EADS
  433. * slots on POWER4 machines.
  434. */
  435. if (dma_window == NULL || pdn->parent == NULL) {
  436. DBG("No dma window for device, linking to parent\n");
  437. PCI_DN(dn)->iommu_table = PCI_DN(pdn)->iommu_table;
  438. return;
  439. } else {
  440. DBG("Found DMA window, allocating table\n");
  441. }
  442. pci = PCI_DN(pdn);
  443. if (!pci->iommu_table) {
  444. /* iommu_table_setparms_lpar needs bussubno. */
  445. pci->bussubno = pci->phb->bus->number;
  446. tbl = (struct iommu_table *)kmalloc(sizeof(struct iommu_table),
  447. GFP_KERNEL);
  448. iommu_table_setparms_lpar(pci->phb, pdn, tbl, dma_window);
  449. pci->iommu_table = iommu_init_table(tbl);
  450. }
  451. if (pdn != dn)
  452. PCI_DN(dn)->iommu_table = pci->iommu_table;
  453. }
  454. static void iommu_bus_setup_null(struct pci_bus *b) { }
  455. static void iommu_dev_setup_null(struct pci_dev *d) { }
  456. /* These are called very early. */
  457. void iommu_init_early_pSeries(void)
  458. {
  459. if (of_chosen && get_property(of_chosen, "linux,iommu-off", NULL)) {
  460. /* Direct I/O, IOMMU off */
  461. ppc_md.iommu_dev_setup = iommu_dev_setup_null;
  462. ppc_md.iommu_bus_setup = iommu_bus_setup_null;
  463. pci_direct_iommu_init();
  464. return;
  465. }
  466. if (firmware_has_feature(FW_FEATURE_LPAR)) {
  467. if (firmware_has_feature(FW_FEATURE_MULTITCE)) {
  468. ppc_md.tce_build = tce_buildmulti_pSeriesLP;
  469. ppc_md.tce_free = tce_freemulti_pSeriesLP;
  470. } else {
  471. ppc_md.tce_build = tce_build_pSeriesLP;
  472. ppc_md.tce_free = tce_free_pSeriesLP;
  473. }
  474. ppc_md.iommu_bus_setup = iommu_bus_setup_pSeriesLP;
  475. ppc_md.iommu_dev_setup = iommu_dev_setup_pSeriesLP;
  476. } else {
  477. ppc_md.tce_build = tce_build_pSeries;
  478. ppc_md.tce_free = tce_free_pSeries;
  479. ppc_md.iommu_bus_setup = iommu_bus_setup_pSeries;
  480. ppc_md.iommu_dev_setup = iommu_dev_setup_pSeries;
  481. }
  482. pSeries_reconfig_notifier_register(&iommu_reconfig_nb);
  483. pci_iommu_init();
  484. }