smp.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912
  1. /*
  2. * SMP support for power macintosh.
  3. *
  4. * We support both the old "powersurge" SMP architecture
  5. * and the current Core99 (G4 PowerMac) machines.
  6. *
  7. * Note that we don't support the very first rev. of
  8. * Apple/DayStar 2 CPUs board, the one with the funky
  9. * watchdog. Hopefully, none of these should be there except
  10. * maybe internally to Apple. I should probably still add some
  11. * code to detect this card though and disable SMP. --BenH.
  12. *
  13. * Support Macintosh G4 SMP by Troy Benjegerdes (hozer@drgw.net)
  14. * and Ben Herrenschmidt <benh@kernel.crashing.org>.
  15. *
  16. * Support for DayStar quad CPU cards
  17. * Copyright (C) XLR8, Inc. 1994-2000
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License
  21. * as published by the Free Software Foundation; either version
  22. * 2 of the License, or (at your option) any later version.
  23. */
  24. #include <linux/config.h>
  25. #include <linux/kernel.h>
  26. #include <linux/sched.h>
  27. #include <linux/smp.h>
  28. #include <linux/smp_lock.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/kernel_stat.h>
  31. #include <linux/delay.h>
  32. #include <linux/init.h>
  33. #include <linux/spinlock.h>
  34. #include <linux/errno.h>
  35. #include <linux/hardirq.h>
  36. #include <linux/cpu.h>
  37. #include <linux/compiler.h>
  38. #include <asm/ptrace.h>
  39. #include <asm/atomic.h>
  40. #include <asm/irq.h>
  41. #include <asm/page.h>
  42. #include <asm/pgtable.h>
  43. #include <asm/sections.h>
  44. #include <asm/io.h>
  45. #include <asm/prom.h>
  46. #include <asm/smp.h>
  47. #include <asm/machdep.h>
  48. #include <asm/pmac_feature.h>
  49. #include <asm/time.h>
  50. #include <asm/mpic.h>
  51. #include <asm/cacheflush.h>
  52. #include <asm/keylargo.h>
  53. #include <asm/pmac_low_i2c.h>
  54. #include <asm/pmac_pfunc.h>
  55. #define DEBUG
  56. #ifdef DEBUG
  57. #define DBG(fmt...) udbg_printf(fmt)
  58. #else
  59. #define DBG(fmt...)
  60. #endif
  61. extern void __secondary_start_pmac_0(void);
  62. extern int pmac_pfunc_base_install(void);
  63. #ifdef CONFIG_PPC32
  64. /* Sync flag for HW tb sync */
  65. static volatile int sec_tb_reset = 0;
  66. /*
  67. * Powersurge (old powermac SMP) support.
  68. */
  69. /* Addresses for powersurge registers */
  70. #define HAMMERHEAD_BASE 0xf8000000
  71. #define HHEAD_CONFIG 0x90
  72. #define HHEAD_SEC_INTR 0xc0
  73. /* register for interrupting the primary processor on the powersurge */
  74. /* N.B. this is actually the ethernet ROM! */
  75. #define PSURGE_PRI_INTR 0xf3019000
  76. /* register for storing the start address for the secondary processor */
  77. /* N.B. this is the PCI config space address register for the 1st bridge */
  78. #define PSURGE_START 0xf2800000
  79. /* Daystar/XLR8 4-CPU card */
  80. #define PSURGE_QUAD_REG_ADDR 0xf8800000
  81. #define PSURGE_QUAD_IRQ_SET 0
  82. #define PSURGE_QUAD_IRQ_CLR 1
  83. #define PSURGE_QUAD_IRQ_PRIMARY 2
  84. #define PSURGE_QUAD_CKSTOP_CTL 3
  85. #define PSURGE_QUAD_PRIMARY_ARB 4
  86. #define PSURGE_QUAD_BOARD_ID 6
  87. #define PSURGE_QUAD_WHICH_CPU 7
  88. #define PSURGE_QUAD_CKSTOP_RDBK 8
  89. #define PSURGE_QUAD_RESET_CTL 11
  90. #define PSURGE_QUAD_OUT(r, v) (out_8(quad_base + ((r) << 4) + 4, (v)))
  91. #define PSURGE_QUAD_IN(r) (in_8(quad_base + ((r) << 4) + 4) & 0x0f)
  92. #define PSURGE_QUAD_BIS(r, v) (PSURGE_QUAD_OUT((r), PSURGE_QUAD_IN(r) | (v)))
  93. #define PSURGE_QUAD_BIC(r, v) (PSURGE_QUAD_OUT((r), PSURGE_QUAD_IN(r) & ~(v)))
  94. /* virtual addresses for the above */
  95. static volatile u8 __iomem *hhead_base;
  96. static volatile u8 __iomem *quad_base;
  97. static volatile u32 __iomem *psurge_pri_intr;
  98. static volatile u8 __iomem *psurge_sec_intr;
  99. static volatile u32 __iomem *psurge_start;
  100. /* values for psurge_type */
  101. #define PSURGE_NONE -1
  102. #define PSURGE_DUAL 0
  103. #define PSURGE_QUAD_OKEE 1
  104. #define PSURGE_QUAD_COTTON 2
  105. #define PSURGE_QUAD_ICEGRASS 3
  106. /* what sort of powersurge board we have */
  107. static int psurge_type = PSURGE_NONE;
  108. /*
  109. * Set and clear IPIs for powersurge.
  110. */
  111. static inline void psurge_set_ipi(int cpu)
  112. {
  113. if (psurge_type == PSURGE_NONE)
  114. return;
  115. if (cpu == 0)
  116. in_be32(psurge_pri_intr);
  117. else if (psurge_type == PSURGE_DUAL)
  118. out_8(psurge_sec_intr, 0);
  119. else
  120. PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_SET, 1 << cpu);
  121. }
  122. static inline void psurge_clr_ipi(int cpu)
  123. {
  124. if (cpu > 0) {
  125. switch(psurge_type) {
  126. case PSURGE_DUAL:
  127. out_8(psurge_sec_intr, ~0);
  128. case PSURGE_NONE:
  129. break;
  130. default:
  131. PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_CLR, 1 << cpu);
  132. }
  133. }
  134. }
  135. /*
  136. * On powersurge (old SMP powermac architecture) we don't have
  137. * separate IPIs for separate messages like openpic does. Instead
  138. * we have a bitmap for each processor, where a 1 bit means that
  139. * the corresponding message is pending for that processor.
  140. * Ideally each cpu's entry would be in a different cache line.
  141. * -- paulus.
  142. */
  143. static unsigned long psurge_smp_message[NR_CPUS];
  144. void psurge_smp_message_recv(struct pt_regs *regs)
  145. {
  146. int cpu = smp_processor_id();
  147. int msg;
  148. /* clear interrupt */
  149. psurge_clr_ipi(cpu);
  150. if (num_online_cpus() < 2)
  151. return;
  152. /* make sure there is a message there */
  153. for (msg = 0; msg < 4; msg++)
  154. if (test_and_clear_bit(msg, &psurge_smp_message[cpu]))
  155. smp_message_recv(msg, regs);
  156. }
  157. irqreturn_t psurge_primary_intr(int irq, void *d, struct pt_regs *regs)
  158. {
  159. psurge_smp_message_recv(regs);
  160. return IRQ_HANDLED;
  161. }
  162. static void smp_psurge_message_pass(int target, int msg)
  163. {
  164. int i;
  165. if (num_online_cpus() < 2)
  166. return;
  167. for_each_online_cpu(i) {
  168. if (target == MSG_ALL
  169. || (target == MSG_ALL_BUT_SELF && i != smp_processor_id())
  170. || target == i) {
  171. set_bit(msg, &psurge_smp_message[i]);
  172. psurge_set_ipi(i);
  173. }
  174. }
  175. }
  176. /*
  177. * Determine a quad card presence. We read the board ID register, we
  178. * force the data bus to change to something else, and we read it again.
  179. * It it's stable, then the register probably exist (ugh !)
  180. */
  181. static int __init psurge_quad_probe(void)
  182. {
  183. int type;
  184. unsigned int i;
  185. type = PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID);
  186. if (type < PSURGE_QUAD_OKEE || type > PSURGE_QUAD_ICEGRASS
  187. || type != PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID))
  188. return PSURGE_DUAL;
  189. /* looks OK, try a slightly more rigorous test */
  190. /* bogus is not necessarily cacheline-aligned,
  191. though I don't suppose that really matters. -- paulus */
  192. for (i = 0; i < 100; i++) {
  193. volatile u32 bogus[8];
  194. bogus[(0+i)%8] = 0x00000000;
  195. bogus[(1+i)%8] = 0x55555555;
  196. bogus[(2+i)%8] = 0xFFFFFFFF;
  197. bogus[(3+i)%8] = 0xAAAAAAAA;
  198. bogus[(4+i)%8] = 0x33333333;
  199. bogus[(5+i)%8] = 0xCCCCCCCC;
  200. bogus[(6+i)%8] = 0xCCCCCCCC;
  201. bogus[(7+i)%8] = 0x33333333;
  202. wmb();
  203. asm volatile("dcbf 0,%0" : : "r" (bogus) : "memory");
  204. mb();
  205. if (type != PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID))
  206. return PSURGE_DUAL;
  207. }
  208. return type;
  209. }
  210. static void __init psurge_quad_init(void)
  211. {
  212. int procbits;
  213. if (ppc_md.progress) ppc_md.progress("psurge_quad_init", 0x351);
  214. procbits = ~PSURGE_QUAD_IN(PSURGE_QUAD_WHICH_CPU);
  215. if (psurge_type == PSURGE_QUAD_ICEGRASS)
  216. PSURGE_QUAD_BIS(PSURGE_QUAD_RESET_CTL, procbits);
  217. else
  218. PSURGE_QUAD_BIC(PSURGE_QUAD_CKSTOP_CTL, procbits);
  219. mdelay(33);
  220. out_8(psurge_sec_intr, ~0);
  221. PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_CLR, procbits);
  222. PSURGE_QUAD_BIS(PSURGE_QUAD_RESET_CTL, procbits);
  223. if (psurge_type != PSURGE_QUAD_ICEGRASS)
  224. PSURGE_QUAD_BIS(PSURGE_QUAD_CKSTOP_CTL, procbits);
  225. PSURGE_QUAD_BIC(PSURGE_QUAD_PRIMARY_ARB, procbits);
  226. mdelay(33);
  227. PSURGE_QUAD_BIC(PSURGE_QUAD_RESET_CTL, procbits);
  228. mdelay(33);
  229. PSURGE_QUAD_BIS(PSURGE_QUAD_PRIMARY_ARB, procbits);
  230. mdelay(33);
  231. }
  232. static int __init smp_psurge_probe(void)
  233. {
  234. int i, ncpus;
  235. /* We don't do SMP on the PPC601 -- paulus */
  236. if (PVR_VER(mfspr(SPRN_PVR)) == 1)
  237. return 1;
  238. /*
  239. * The powersurge cpu board can be used in the generation
  240. * of powermacs that have a socket for an upgradeable cpu card,
  241. * including the 7500, 8500, 9500, 9600.
  242. * The device tree doesn't tell you if you have 2 cpus because
  243. * OF doesn't know anything about the 2nd processor.
  244. * Instead we look for magic bits in magic registers,
  245. * in the hammerhead memory controller in the case of the
  246. * dual-cpu powersurge board. -- paulus.
  247. */
  248. if (find_devices("hammerhead") == NULL)
  249. return 1;
  250. hhead_base = ioremap(HAMMERHEAD_BASE, 0x800);
  251. quad_base = ioremap(PSURGE_QUAD_REG_ADDR, 1024);
  252. psurge_sec_intr = hhead_base + HHEAD_SEC_INTR;
  253. psurge_type = psurge_quad_probe();
  254. if (psurge_type != PSURGE_DUAL) {
  255. psurge_quad_init();
  256. /* All released cards using this HW design have 4 CPUs */
  257. ncpus = 4;
  258. } else {
  259. iounmap(quad_base);
  260. if ((in_8(hhead_base + HHEAD_CONFIG) & 0x02) == 0) {
  261. /* not a dual-cpu card */
  262. iounmap(hhead_base);
  263. psurge_type = PSURGE_NONE;
  264. return 1;
  265. }
  266. ncpus = 2;
  267. }
  268. psurge_start = ioremap(PSURGE_START, 4);
  269. psurge_pri_intr = ioremap(PSURGE_PRI_INTR, 4);
  270. /*
  271. * This is necessary because OF doesn't know about the
  272. * secondary cpu(s), and thus there aren't nodes in the
  273. * device tree for them, and smp_setup_cpu_maps hasn't
  274. * set their bits in cpu_possible_map and cpu_present_map.
  275. */
  276. if (ncpus > NR_CPUS)
  277. ncpus = NR_CPUS;
  278. for (i = 1; i < ncpus ; ++i) {
  279. cpu_set(i, cpu_present_map);
  280. cpu_set(i, cpu_possible_map);
  281. set_hard_smp_processor_id(i, i);
  282. }
  283. if (ppc_md.progress) ppc_md.progress("smp_psurge_probe - done", 0x352);
  284. return ncpus;
  285. }
  286. static void __init smp_psurge_kick_cpu(int nr)
  287. {
  288. unsigned long start = __pa(__secondary_start_pmac_0) + nr * 8;
  289. unsigned long a;
  290. /* may need to flush here if secondary bats aren't setup */
  291. for (a = KERNELBASE; a < KERNELBASE + 0x800000; a += 32)
  292. asm volatile("dcbf 0,%0" : : "r" (a) : "memory");
  293. asm volatile("sync");
  294. if (ppc_md.progress) ppc_md.progress("smp_psurge_kick_cpu", 0x353);
  295. out_be32(psurge_start, start);
  296. mb();
  297. psurge_set_ipi(nr);
  298. udelay(10);
  299. psurge_clr_ipi(nr);
  300. if (ppc_md.progress) ppc_md.progress("smp_psurge_kick_cpu - done", 0x354);
  301. }
  302. /*
  303. * With the dual-cpu powersurge board, the decrementers and timebases
  304. * of both cpus are frozen after the secondary cpu is started up,
  305. * until we give the secondary cpu another interrupt. This routine
  306. * uses this to get the timebases synchronized.
  307. * -- paulus.
  308. */
  309. static void __init psurge_dual_sync_tb(int cpu_nr)
  310. {
  311. int t;
  312. set_dec(tb_ticks_per_jiffy);
  313. /* XXX fixme */
  314. set_tb(0, 0);
  315. if (cpu_nr > 0) {
  316. mb();
  317. sec_tb_reset = 1;
  318. return;
  319. }
  320. /* wait for the secondary to have reset its TB before proceeding */
  321. for (t = 10000000; t > 0 && !sec_tb_reset; --t)
  322. ;
  323. /* now interrupt the secondary, starting both TBs */
  324. psurge_set_ipi(1);
  325. }
  326. static struct irqaction psurge_irqaction = {
  327. .handler = psurge_primary_intr,
  328. .flags = SA_INTERRUPT,
  329. .mask = CPU_MASK_NONE,
  330. .name = "primary IPI",
  331. };
  332. static void __init smp_psurge_setup_cpu(int cpu_nr)
  333. {
  334. if (cpu_nr == 0) {
  335. /* If we failed to start the second CPU, we should still
  336. * send it an IPI to start the timebase & DEC or we might
  337. * have them stuck.
  338. */
  339. if (num_online_cpus() < 2) {
  340. if (psurge_type == PSURGE_DUAL)
  341. psurge_set_ipi(1);
  342. return;
  343. }
  344. /* reset the entry point so if we get another intr we won't
  345. * try to startup again */
  346. out_be32(psurge_start, 0x100);
  347. if (setup_irq(30, &psurge_irqaction))
  348. printk(KERN_ERR "Couldn't get primary IPI interrupt");
  349. }
  350. if (psurge_type == PSURGE_DUAL)
  351. psurge_dual_sync_tb(cpu_nr);
  352. }
  353. void __init smp_psurge_take_timebase(void)
  354. {
  355. /* Dummy implementation */
  356. }
  357. void __init smp_psurge_give_timebase(void)
  358. {
  359. /* Dummy implementation */
  360. }
  361. /* PowerSurge-style Macs */
  362. struct smp_ops_t psurge_smp_ops = {
  363. .message_pass = smp_psurge_message_pass,
  364. .probe = smp_psurge_probe,
  365. .kick_cpu = smp_psurge_kick_cpu,
  366. .setup_cpu = smp_psurge_setup_cpu,
  367. .give_timebase = smp_psurge_give_timebase,
  368. .take_timebase = smp_psurge_take_timebase,
  369. };
  370. #endif /* CONFIG_PPC32 - actually powersurge support */
  371. /*
  372. * Core 99 and later support
  373. */
  374. static void (*pmac_tb_freeze)(int freeze);
  375. static u64 timebase;
  376. static int tb_req;
  377. static void smp_core99_give_timebase(void)
  378. {
  379. unsigned long flags;
  380. local_irq_save(flags);
  381. while(!tb_req)
  382. barrier();
  383. tb_req = 0;
  384. (*pmac_tb_freeze)(1);
  385. mb();
  386. timebase = get_tb();
  387. mb();
  388. while (timebase)
  389. barrier();
  390. mb();
  391. (*pmac_tb_freeze)(0);
  392. mb();
  393. local_irq_restore(flags);
  394. }
  395. static void __devinit smp_core99_take_timebase(void)
  396. {
  397. unsigned long flags;
  398. local_irq_save(flags);
  399. tb_req = 1;
  400. mb();
  401. while (!timebase)
  402. barrier();
  403. mb();
  404. set_tb(timebase >> 32, timebase & 0xffffffff);
  405. timebase = 0;
  406. mb();
  407. set_dec(tb_ticks_per_jiffy/2);
  408. local_irq_restore(flags);
  409. }
  410. #ifdef CONFIG_PPC64
  411. /*
  412. * G5s enable/disable the timebase via an i2c-connected clock chip.
  413. */
  414. static struct pmac_i2c_bus *pmac_tb_clock_chip_host;
  415. static u8 pmac_tb_pulsar_addr;
  416. static void smp_core99_cypress_tb_freeze(int freeze)
  417. {
  418. u8 data;
  419. int rc;
  420. /* Strangely, the device-tree says address is 0xd2, but darwin
  421. * accesses 0xd0 ...
  422. */
  423. pmac_i2c_setmode(pmac_tb_clock_chip_host,
  424. pmac_i2c_mode_combined);
  425. rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
  426. 0xd0 | pmac_i2c_read,
  427. 1, 0x81, &data, 1);
  428. if (rc != 0)
  429. goto bail;
  430. data = (data & 0xf3) | (freeze ? 0x00 : 0x0c);
  431. pmac_i2c_setmode(pmac_tb_clock_chip_host, pmac_i2c_mode_stdsub);
  432. rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
  433. 0xd0 | pmac_i2c_write,
  434. 1, 0x81, &data, 1);
  435. bail:
  436. if (rc != 0) {
  437. printk("Cypress Timebase %s rc: %d\n",
  438. freeze ? "freeze" : "unfreeze", rc);
  439. panic("Timebase freeze failed !\n");
  440. }
  441. }
  442. static void smp_core99_pulsar_tb_freeze(int freeze)
  443. {
  444. u8 data;
  445. int rc;
  446. pmac_i2c_setmode(pmac_tb_clock_chip_host,
  447. pmac_i2c_mode_combined);
  448. rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
  449. pmac_tb_pulsar_addr | pmac_i2c_read,
  450. 1, 0x2e, &data, 1);
  451. if (rc != 0)
  452. goto bail;
  453. data = (data & 0x88) | (freeze ? 0x11 : 0x22);
  454. pmac_i2c_setmode(pmac_tb_clock_chip_host, pmac_i2c_mode_stdsub);
  455. rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
  456. pmac_tb_pulsar_addr | pmac_i2c_write,
  457. 1, 0x2e, &data, 1);
  458. bail:
  459. if (rc != 0) {
  460. printk(KERN_ERR "Pulsar Timebase %s rc: %d\n",
  461. freeze ? "freeze" : "unfreeze", rc);
  462. panic("Timebase freeze failed !\n");
  463. }
  464. }
  465. static void __init smp_core99_setup_i2c_hwsync(int ncpus)
  466. {
  467. struct device_node *cc = NULL;
  468. struct device_node *p;
  469. const char *name = NULL;
  470. u32 *reg;
  471. int ok;
  472. /* Look for the clock chip */
  473. while ((cc = of_find_node_by_name(cc, "i2c-hwclock")) != NULL) {
  474. p = of_get_parent(cc);
  475. ok = p && device_is_compatible(p, "uni-n-i2c");
  476. of_node_put(p);
  477. if (!ok)
  478. continue;
  479. pmac_tb_clock_chip_host = pmac_i2c_find_bus(cc);
  480. if (pmac_tb_clock_chip_host == NULL)
  481. continue;
  482. reg = (u32 *)get_property(cc, "reg", NULL);
  483. if (reg == NULL)
  484. continue;
  485. switch (*reg) {
  486. case 0xd2:
  487. if (device_is_compatible(cc,"pulsar-legacy-slewing")) {
  488. pmac_tb_freeze = smp_core99_pulsar_tb_freeze;
  489. pmac_tb_pulsar_addr = 0xd2;
  490. name = "Pulsar";
  491. } else if (device_is_compatible(cc, "cy28508")) {
  492. pmac_tb_freeze = smp_core99_cypress_tb_freeze;
  493. name = "Cypress";
  494. }
  495. break;
  496. case 0xd4:
  497. pmac_tb_freeze = smp_core99_pulsar_tb_freeze;
  498. pmac_tb_pulsar_addr = 0xd4;
  499. name = "Pulsar";
  500. break;
  501. }
  502. if (pmac_tb_freeze != NULL)
  503. break;
  504. }
  505. if (pmac_tb_freeze != NULL) {
  506. /* Open i2c bus for synchronous access */
  507. if (pmac_i2c_open(pmac_tb_clock_chip_host, 1)) {
  508. printk(KERN_ERR "Failed top open i2c bus for clock"
  509. " sync, fallback to software sync !\n");
  510. goto no_i2c_sync;
  511. }
  512. printk(KERN_INFO "Processor timebase sync using %s i2c clock\n",
  513. name);
  514. return;
  515. }
  516. no_i2c_sync:
  517. pmac_tb_freeze = NULL;
  518. pmac_tb_clock_chip_host = NULL;
  519. }
  520. /*
  521. * Newer G5s uses a platform function
  522. */
  523. static void smp_core99_pfunc_tb_freeze(int freeze)
  524. {
  525. struct device_node *cpus;
  526. struct pmf_args args;
  527. cpus = of_find_node_by_path("/cpus");
  528. BUG_ON(cpus == NULL);
  529. args.count = 1;
  530. args.u[0].v = !freeze;
  531. pmf_call_function(cpus, "cpu-timebase", &args);
  532. of_node_put(cpus);
  533. }
  534. #else /* CONFIG_PPC64 */
  535. /*
  536. * SMP G4 use a GPIO to enable/disable the timebase.
  537. */
  538. static unsigned int core99_tb_gpio; /* Timebase freeze GPIO */
  539. static void smp_core99_gpio_tb_freeze(int freeze)
  540. {
  541. if (freeze)
  542. pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, core99_tb_gpio, 4);
  543. else
  544. pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, core99_tb_gpio, 0);
  545. pmac_call_feature(PMAC_FTR_READ_GPIO, NULL, core99_tb_gpio, 0);
  546. }
  547. #endif /* !CONFIG_PPC64 */
  548. /* L2 and L3 cache settings to pass from CPU0 to CPU1 on G4 cpus */
  549. volatile static long int core99_l2_cache;
  550. volatile static long int core99_l3_cache;
  551. static void __devinit core99_init_caches(int cpu)
  552. {
  553. #ifndef CONFIG_PPC64
  554. if (!cpu_has_feature(CPU_FTR_L2CR))
  555. return;
  556. if (cpu == 0) {
  557. core99_l2_cache = _get_L2CR();
  558. printk("CPU0: L2CR is %lx\n", core99_l2_cache);
  559. } else {
  560. printk("CPU%d: L2CR was %lx\n", cpu, _get_L2CR());
  561. _set_L2CR(0);
  562. _set_L2CR(core99_l2_cache);
  563. printk("CPU%d: L2CR set to %lx\n", cpu, core99_l2_cache);
  564. }
  565. if (!cpu_has_feature(CPU_FTR_L3CR))
  566. return;
  567. if (cpu == 0){
  568. core99_l3_cache = _get_L3CR();
  569. printk("CPU0: L3CR is %lx\n", core99_l3_cache);
  570. } else {
  571. printk("CPU%d: L3CR was %lx\n", cpu, _get_L3CR());
  572. _set_L3CR(0);
  573. _set_L3CR(core99_l3_cache);
  574. printk("CPU%d: L3CR set to %lx\n", cpu, core99_l3_cache);
  575. }
  576. #endif /* !CONFIG_PPC64 */
  577. }
  578. static void __init smp_core99_setup(int ncpus)
  579. {
  580. #ifdef CONFIG_PPC64
  581. /* i2c based HW sync on some G5s */
  582. if (machine_is_compatible("PowerMac7,2") ||
  583. machine_is_compatible("PowerMac7,3") ||
  584. machine_is_compatible("RackMac3,1"))
  585. smp_core99_setup_i2c_hwsync(ncpus);
  586. /* pfunc based HW sync on recent G5s */
  587. if (pmac_tb_freeze == NULL) {
  588. struct device_node *cpus =
  589. of_find_node_by_path("/cpus");
  590. if (cpus &&
  591. get_property(cpus, "platform-cpu-timebase", NULL)) {
  592. pmac_tb_freeze = smp_core99_pfunc_tb_freeze;
  593. printk(KERN_INFO "Processor timebase sync using"
  594. " platform function\n");
  595. }
  596. }
  597. #else /* CONFIG_PPC64 */
  598. /* GPIO based HW sync on ppc32 Core99 */
  599. if (pmac_tb_freeze == NULL && !machine_is_compatible("MacRISC4")) {
  600. struct device_node *cpu;
  601. u32 *tbprop = NULL;
  602. core99_tb_gpio = KL_GPIO_TB_ENABLE; /* default value */
  603. cpu = of_find_node_by_type(NULL, "cpu");
  604. if (cpu != NULL) {
  605. tbprop = (u32 *)get_property(cpu, "timebase-enable",
  606. NULL);
  607. if (tbprop)
  608. core99_tb_gpio = *tbprop;
  609. of_node_put(cpu);
  610. }
  611. pmac_tb_freeze = smp_core99_gpio_tb_freeze;
  612. printk(KERN_INFO "Processor timebase sync using"
  613. " GPIO 0x%02x\n", core99_tb_gpio);
  614. }
  615. #endif /* CONFIG_PPC64 */
  616. /* No timebase sync, fallback to software */
  617. if (pmac_tb_freeze == NULL) {
  618. smp_ops->give_timebase = smp_generic_give_timebase;
  619. smp_ops->take_timebase = smp_generic_take_timebase;
  620. printk(KERN_INFO "Processor timebase sync using software\n");
  621. }
  622. #ifndef CONFIG_PPC64
  623. {
  624. int i;
  625. /* XXX should get this from reg properties */
  626. for (i = 1; i < ncpus; ++i)
  627. smp_hw_index[i] = i;
  628. }
  629. #endif
  630. /* 32 bits SMP can't NAP */
  631. if (!machine_is_compatible("MacRISC4"))
  632. powersave_nap = 0;
  633. }
  634. static int __init smp_core99_probe(void)
  635. {
  636. struct device_node *cpus;
  637. int ncpus = 0;
  638. if (ppc_md.progress) ppc_md.progress("smp_core99_probe", 0x345);
  639. /* Count CPUs in the device-tree */
  640. for (cpus = NULL; (cpus = of_find_node_by_type(cpus, "cpu")) != NULL;)
  641. ++ncpus;
  642. printk(KERN_INFO "PowerMac SMP probe found %d cpus\n", ncpus);
  643. /* Nothing more to do if less than 2 of them */
  644. if (ncpus <= 1)
  645. return 1;
  646. /* We need to perform some early initialisations before we can start
  647. * setting up SMP as we are running before initcalls
  648. */
  649. pmac_pfunc_base_install();
  650. pmac_i2c_init();
  651. /* Setup various bits like timebase sync method, ability to nap, ... */
  652. smp_core99_setup(ncpus);
  653. /* Install IPIs */
  654. mpic_request_ipis();
  655. /* Collect l2cr and l3cr values from CPU 0 */
  656. core99_init_caches(0);
  657. return ncpus;
  658. }
  659. static void __devinit smp_core99_kick_cpu(int nr)
  660. {
  661. unsigned int save_vector;
  662. unsigned long target, flags;
  663. volatile unsigned int *vector
  664. = ((volatile unsigned int *)(KERNELBASE+0x100));
  665. if (nr < 0 || nr > 3)
  666. return;
  667. if (ppc_md.progress)
  668. ppc_md.progress("smp_core99_kick_cpu", 0x346);
  669. local_irq_save(flags);
  670. local_irq_disable();
  671. /* Save reset vector */
  672. save_vector = *vector;
  673. /* Setup fake reset vector that does
  674. * b __secondary_start_pmac_0 + nr*8 - KERNELBASE
  675. */
  676. target = (unsigned long) __secondary_start_pmac_0 + nr * 8;
  677. create_branch((unsigned long)vector, target, BRANCH_SET_LINK);
  678. /* Put some life in our friend */
  679. pmac_call_feature(PMAC_FTR_RESET_CPU, NULL, nr, 0);
  680. /* FIXME: We wait a bit for the CPU to take the exception, I should
  681. * instead wait for the entry code to set something for me. Well,
  682. * ideally, all that crap will be done in prom.c and the CPU left
  683. * in a RAM-based wait loop like CHRP.
  684. */
  685. mdelay(1);
  686. /* Restore our exception vector */
  687. *vector = save_vector;
  688. flush_icache_range((unsigned long) vector, (unsigned long) vector + 4);
  689. local_irq_restore(flags);
  690. if (ppc_md.progress) ppc_md.progress("smp_core99_kick_cpu done", 0x347);
  691. }
  692. static void __devinit smp_core99_setup_cpu(int cpu_nr)
  693. {
  694. /* Setup L2/L3 */
  695. if (cpu_nr != 0)
  696. core99_init_caches(cpu_nr);
  697. /* Setup openpic */
  698. mpic_setup_this_cpu();
  699. if (cpu_nr == 0) {
  700. #ifdef CONFIG_PPC64
  701. extern void g5_phy_disable_cpu1(void);
  702. /* Close i2c bus if it was used for tb sync */
  703. if (pmac_tb_clock_chip_host) {
  704. pmac_i2c_close(pmac_tb_clock_chip_host);
  705. pmac_tb_clock_chip_host = NULL;
  706. }
  707. /* If we didn't start the second CPU, we must take
  708. * it off the bus
  709. */
  710. if (machine_is_compatible("MacRISC4") &&
  711. num_online_cpus() < 2)
  712. g5_phy_disable_cpu1();
  713. #endif /* CONFIG_PPC64 */
  714. if (ppc_md.progress)
  715. ppc_md.progress("core99_setup_cpu 0 done", 0x349);
  716. }
  717. }
  718. #if defined(CONFIG_HOTPLUG_CPU) && defined(CONFIG_PPC32)
  719. int smp_core99_cpu_disable(void)
  720. {
  721. cpu_clear(smp_processor_id(), cpu_online_map);
  722. /* XXX reset cpu affinity here */
  723. mpic_cpu_set_priority(0xf);
  724. asm volatile("mtdec %0" : : "r" (0x7fffffff));
  725. mb();
  726. udelay(20);
  727. asm volatile("mtdec %0" : : "r" (0x7fffffff));
  728. return 0;
  729. }
  730. extern void low_cpu_die(void) __attribute__((noreturn)); /* in sleep.S */
  731. static int cpu_dead[NR_CPUS];
  732. void cpu_die(void)
  733. {
  734. local_irq_disable();
  735. cpu_dead[smp_processor_id()] = 1;
  736. mb();
  737. low_cpu_die();
  738. }
  739. void smp_core99_cpu_die(unsigned int cpu)
  740. {
  741. int timeout;
  742. timeout = 1000;
  743. while (!cpu_dead[cpu]) {
  744. if (--timeout == 0) {
  745. printk("CPU %u refused to die!\n", cpu);
  746. break;
  747. }
  748. msleep(1);
  749. }
  750. cpu_dead[cpu] = 0;
  751. }
  752. #endif
  753. /* Core99 Macs (dual G4s and G5s) */
  754. struct smp_ops_t core99_smp_ops = {
  755. .message_pass = smp_mpic_message_pass,
  756. .probe = smp_core99_probe,
  757. .kick_cpu = smp_core99_kick_cpu,
  758. .setup_cpu = smp_core99_setup_cpu,
  759. .give_timebase = smp_core99_give_timebase,
  760. .take_timebase = smp_core99_take_timebase,
  761. #if defined(CONFIG_HOTPLUG_CPU) && defined(CONFIG_PPC32)
  762. .cpu_disable = smp_core99_cpu_disable,
  763. .cpu_die = smp_core99_cpu_die,
  764. #endif
  765. };