hash_low_32.S 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616
  1. /*
  2. * $Id: hashtable.S,v 1.6 1999/10/08 01:56:15 paulus Exp $
  3. *
  4. * PowerPC version
  5. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  6. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  7. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  8. * Adapted for Power Macintosh by Paul Mackerras.
  9. * Low-level exception handlers and MMU support
  10. * rewritten by Paul Mackerras.
  11. * Copyright (C) 1996 Paul Mackerras.
  12. *
  13. * This file contains low-level assembler routines for managing
  14. * the PowerPC MMU hash table. (PPC 8xx processors don't use a
  15. * hash table, so this file is not used on them.)
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License
  19. * as published by the Free Software Foundation; either version
  20. * 2 of the License, or (at your option) any later version.
  21. *
  22. */
  23. #include <linux/config.h>
  24. #include <asm/reg.h>
  25. #include <asm/page.h>
  26. #include <asm/pgtable.h>
  27. #include <asm/cputable.h>
  28. #include <asm/ppc_asm.h>
  29. #include <asm/thread_info.h>
  30. #include <asm/asm-offsets.h>
  31. #ifdef CONFIG_SMP
  32. .comm mmu_hash_lock,4
  33. #endif /* CONFIG_SMP */
  34. /*
  35. * Sync CPUs with hash_page taking & releasing the hash
  36. * table lock
  37. */
  38. #ifdef CONFIG_SMP
  39. .text
  40. _GLOBAL(hash_page_sync)
  41. lis r8,mmu_hash_lock@h
  42. ori r8,r8,mmu_hash_lock@l
  43. lis r0,0x0fff
  44. b 10f
  45. 11: lwz r6,0(r8)
  46. cmpwi 0,r6,0
  47. bne 11b
  48. 10: lwarx r6,0,r8
  49. cmpwi 0,r6,0
  50. bne- 11b
  51. stwcx. r0,0,r8
  52. bne- 10b
  53. isync
  54. eieio
  55. li r0,0
  56. stw r0,0(r8)
  57. blr
  58. #endif
  59. /*
  60. * Load a PTE into the hash table, if possible.
  61. * The address is in r4, and r3 contains an access flag:
  62. * _PAGE_RW (0x400) if a write.
  63. * r9 contains the SRR1 value, from which we use the MSR_PR bit.
  64. * SPRG3 contains the physical address of the current task's thread.
  65. *
  66. * Returns to the caller if the access is illegal or there is no
  67. * mapping for the address. Otherwise it places an appropriate PTE
  68. * in the hash table and returns from the exception.
  69. * Uses r0, r3 - r8, ctr, lr.
  70. */
  71. .text
  72. _GLOBAL(hash_page)
  73. #ifdef CONFIG_PPC64BRIDGE
  74. mfmsr r0
  75. clrldi r0,r0,1 /* make sure it's in 32-bit mode */
  76. MTMSRD(r0)
  77. isync
  78. #endif
  79. tophys(r7,0) /* gets -KERNELBASE into r7 */
  80. #ifdef CONFIG_SMP
  81. addis r8,r7,mmu_hash_lock@h
  82. ori r8,r8,mmu_hash_lock@l
  83. lis r0,0x0fff
  84. b 10f
  85. 11: lwz r6,0(r8)
  86. cmpwi 0,r6,0
  87. bne 11b
  88. 10: lwarx r6,0,r8
  89. cmpwi 0,r6,0
  90. bne- 11b
  91. stwcx. r0,0,r8
  92. bne- 10b
  93. isync
  94. #endif
  95. /* Get PTE (linux-style) and check access */
  96. lis r0,KERNELBASE@h /* check if kernel address */
  97. cmplw 0,r4,r0
  98. mfspr r8,SPRN_SPRG3 /* current task's THREAD (phys) */
  99. ori r3,r3,_PAGE_USER|_PAGE_PRESENT /* test low addresses as user */
  100. lwz r5,PGDIR(r8) /* virt page-table root */
  101. blt+ 112f /* assume user more likely */
  102. lis r5,swapper_pg_dir@ha /* if kernel address, use */
  103. addi r5,r5,swapper_pg_dir@l /* kernel page table */
  104. rlwimi r3,r9,32-12,29,29 /* MSR_PR -> _PAGE_USER */
  105. 112: add r5,r5,r7 /* convert to phys addr */
  106. rlwimi r5,r4,12,20,29 /* insert top 10 bits of address */
  107. lwz r8,0(r5) /* get pmd entry */
  108. rlwinm. r8,r8,0,0,19 /* extract address of pte page */
  109. #ifdef CONFIG_SMP
  110. beq- hash_page_out /* return if no mapping */
  111. #else
  112. /* XXX it seems like the 601 will give a machine fault on the
  113. rfi if its alignment is wrong (bottom 4 bits of address are
  114. 8 or 0xc) and we have had a not-taken conditional branch
  115. to the address following the rfi. */
  116. beqlr-
  117. #endif
  118. rlwimi r8,r4,22,20,29 /* insert next 10 bits of address */
  119. rlwinm r0,r3,32-3,24,24 /* _PAGE_RW access -> _PAGE_DIRTY */
  120. ori r0,r0,_PAGE_ACCESSED|_PAGE_HASHPTE
  121. /*
  122. * Update the linux PTE atomically. We do the lwarx up-front
  123. * because almost always, there won't be a permission violation
  124. * and there won't already be an HPTE, and thus we will have
  125. * to update the PTE to set _PAGE_HASHPTE. -- paulus.
  126. */
  127. retry:
  128. lwarx r6,0,r8 /* get linux-style pte */
  129. andc. r5,r3,r6 /* check access & ~permission */
  130. #ifdef CONFIG_SMP
  131. bne- hash_page_out /* return if access not permitted */
  132. #else
  133. bnelr-
  134. #endif
  135. or r5,r0,r6 /* set accessed/dirty bits */
  136. stwcx. r5,0,r8 /* attempt to update PTE */
  137. bne- retry /* retry if someone got there first */
  138. mfsrin r3,r4 /* get segment reg for segment */
  139. mfctr r0
  140. stw r0,_CTR(r11)
  141. bl create_hpte /* add the hash table entry */
  142. #ifdef CONFIG_SMP
  143. eieio
  144. addis r8,r7,mmu_hash_lock@ha
  145. li r0,0
  146. stw r0,mmu_hash_lock@l(r8)
  147. #endif
  148. /* Return from the exception */
  149. lwz r5,_CTR(r11)
  150. mtctr r5
  151. lwz r0,GPR0(r11)
  152. lwz r7,GPR7(r11)
  153. lwz r8,GPR8(r11)
  154. b fast_exception_return
  155. #ifdef CONFIG_SMP
  156. hash_page_out:
  157. eieio
  158. addis r8,r7,mmu_hash_lock@ha
  159. li r0,0
  160. stw r0,mmu_hash_lock@l(r8)
  161. blr
  162. #endif /* CONFIG_SMP */
  163. /*
  164. * Add an entry for a particular page to the hash table.
  165. *
  166. * add_hash_page(unsigned context, unsigned long va, unsigned long pmdval)
  167. *
  168. * We assume any necessary modifications to the pte (e.g. setting
  169. * the accessed bit) have already been done and that there is actually
  170. * a hash table in use (i.e. we're not on a 603).
  171. */
  172. _GLOBAL(add_hash_page)
  173. mflr r0
  174. stw r0,4(r1)
  175. /* Convert context and va to VSID */
  176. mulli r3,r3,897*16 /* multiply context by context skew */
  177. rlwinm r0,r4,4,28,31 /* get ESID (top 4 bits of va) */
  178. mulli r0,r0,0x111 /* multiply by ESID skew */
  179. add r3,r3,r0 /* note create_hpte trims to 24 bits */
  180. #ifdef CONFIG_SMP
  181. rlwinm r8,r1,0,0,18 /* use cpu number to make tag */
  182. lwz r8,TI_CPU(r8) /* to go in mmu_hash_lock */
  183. oris r8,r8,12
  184. #endif /* CONFIG_SMP */
  185. /*
  186. * We disable interrupts here, even on UP, because we don't
  187. * want to race with hash_page, and because we want the
  188. * _PAGE_HASHPTE bit to be a reliable indication of whether
  189. * the HPTE exists (or at least whether one did once).
  190. * We also turn off the MMU for data accesses so that we
  191. * we can't take a hash table miss (assuming the code is
  192. * covered by a BAT). -- paulus
  193. */
  194. mfmsr r10
  195. SYNC
  196. rlwinm r0,r10,0,17,15 /* clear bit 16 (MSR_EE) */
  197. rlwinm r0,r0,0,28,26 /* clear MSR_DR */
  198. mtmsr r0
  199. SYNC_601
  200. isync
  201. tophys(r7,0)
  202. #ifdef CONFIG_SMP
  203. addis r9,r7,mmu_hash_lock@ha
  204. addi r9,r9,mmu_hash_lock@l
  205. 10: lwarx r0,0,r9 /* take the mmu_hash_lock */
  206. cmpi 0,r0,0
  207. bne- 11f
  208. stwcx. r8,0,r9
  209. beq+ 12f
  210. 11: lwz r0,0(r9)
  211. cmpi 0,r0,0
  212. beq 10b
  213. b 11b
  214. 12: isync
  215. #endif
  216. /*
  217. * Fetch the linux pte and test and set _PAGE_HASHPTE atomically.
  218. * If _PAGE_HASHPTE was already set, we don't replace the existing
  219. * HPTE, so we just unlock and return.
  220. */
  221. mr r8,r5
  222. rlwimi r8,r4,22,20,29
  223. 1: lwarx r6,0,r8
  224. andi. r0,r6,_PAGE_HASHPTE
  225. bne 9f /* if HASHPTE already set, done */
  226. ori r5,r6,_PAGE_HASHPTE
  227. stwcx. r5,0,r8
  228. bne- 1b
  229. bl create_hpte
  230. 9:
  231. #ifdef CONFIG_SMP
  232. eieio
  233. li r0,0
  234. stw r0,0(r9) /* clear mmu_hash_lock */
  235. #endif
  236. /* reenable interrupts and DR */
  237. mtmsr r10
  238. SYNC_601
  239. isync
  240. lwz r0,4(r1)
  241. mtlr r0
  242. blr
  243. /*
  244. * This routine adds a hardware PTE to the hash table.
  245. * It is designed to be called with the MMU either on or off.
  246. * r3 contains the VSID, r4 contains the virtual address,
  247. * r5 contains the linux PTE, r6 contains the old value of the
  248. * linux PTE (before setting _PAGE_HASHPTE) and r7 contains the
  249. * offset to be added to addresses (0 if the MMU is on,
  250. * -KERNELBASE if it is off).
  251. * On SMP, the caller should have the mmu_hash_lock held.
  252. * We assume that the caller has (or will) set the _PAGE_HASHPTE
  253. * bit in the linux PTE in memory. The value passed in r6 should
  254. * be the old linux PTE value; if it doesn't have _PAGE_HASHPTE set
  255. * this routine will skip the search for an existing HPTE.
  256. * This procedure modifies r0, r3 - r6, r8, cr0.
  257. * -- paulus.
  258. *
  259. * For speed, 4 of the instructions get patched once the size and
  260. * physical address of the hash table are known. These definitions
  261. * of Hash_base and Hash_bits below are just an example.
  262. */
  263. Hash_base = 0xc0180000
  264. Hash_bits = 12 /* e.g. 256kB hash table */
  265. Hash_msk = (((1 << Hash_bits) - 1) * 64)
  266. #ifndef CONFIG_PPC64BRIDGE
  267. /* defines for the PTE format for 32-bit PPCs */
  268. #define PTE_SIZE 8
  269. #define PTEG_SIZE 64
  270. #define LG_PTEG_SIZE 6
  271. #define LDPTEu lwzu
  272. #define STPTE stw
  273. #define CMPPTE cmpw
  274. #define PTE_H 0x40
  275. #define PTE_V 0x80000000
  276. #define TST_V(r) rlwinm. r,r,0,0,0
  277. #define SET_V(r) oris r,r,PTE_V@h
  278. #define CLR_V(r,t) rlwinm r,r,0,1,31
  279. #else
  280. /* defines for the PTE format for 64-bit PPCs */
  281. #define PTE_SIZE 16
  282. #define PTEG_SIZE 128
  283. #define LG_PTEG_SIZE 7
  284. #define LDPTEu ldu
  285. #define STPTE std
  286. #define CMPPTE cmpd
  287. #define PTE_H 2
  288. #define PTE_V 1
  289. #define TST_V(r) andi. r,r,PTE_V
  290. #define SET_V(r) ori r,r,PTE_V
  291. #define CLR_V(r,t) li t,PTE_V; andc r,r,t
  292. #endif /* CONFIG_PPC64BRIDGE */
  293. #define HASH_LEFT 31-(LG_PTEG_SIZE+Hash_bits-1)
  294. #define HASH_RIGHT 31-LG_PTEG_SIZE
  295. _GLOBAL(create_hpte)
  296. /* Convert linux-style PTE (r5) to low word of PPC-style PTE (r8) */
  297. rlwinm r8,r5,32-10,31,31 /* _PAGE_RW -> PP lsb */
  298. rlwinm r0,r5,32-7,31,31 /* _PAGE_DIRTY -> PP lsb */
  299. and r8,r8,r0 /* writable if _RW & _DIRTY */
  300. rlwimi r5,r5,32-1,30,30 /* _PAGE_USER -> PP msb */
  301. rlwimi r5,r5,32-2,31,31 /* _PAGE_USER -> PP lsb */
  302. ori r8,r8,0xe14 /* clear out reserved bits and M */
  303. andc r8,r5,r8 /* PP = user? (rw&dirty? 2: 3): 0 */
  304. BEGIN_FTR_SECTION
  305. ori r8,r8,_PAGE_COHERENT /* set M (coherence required) */
  306. END_FTR_SECTION_IFSET(CPU_FTR_NEED_COHERENT)
  307. /* Construct the high word of the PPC-style PTE (r5) */
  308. #ifndef CONFIG_PPC64BRIDGE
  309. rlwinm r5,r3,7,1,24 /* put VSID in 0x7fffff80 bits */
  310. rlwimi r5,r4,10,26,31 /* put in API (abbrev page index) */
  311. #else /* CONFIG_PPC64BRIDGE */
  312. clrlwi r3,r3,8 /* reduce vsid to 24 bits */
  313. sldi r5,r3,12 /* shift vsid into position */
  314. rlwimi r5,r4,16,20,24 /* put in API (abbrev page index) */
  315. #endif /* CONFIG_PPC64BRIDGE */
  316. SET_V(r5) /* set V (valid) bit */
  317. /* Get the address of the primary PTE group in the hash table (r3) */
  318. _GLOBAL(hash_page_patch_A)
  319. addis r0,r7,Hash_base@h /* base address of hash table */
  320. rlwimi r0,r3,LG_PTEG_SIZE,HASH_LEFT,HASH_RIGHT /* VSID -> hash */
  321. rlwinm r3,r4,20+LG_PTEG_SIZE,HASH_LEFT,HASH_RIGHT /* PI -> hash */
  322. xor r3,r3,r0 /* make primary hash */
  323. li r0,8 /* PTEs/group */
  324. /*
  325. * Test the _PAGE_HASHPTE bit in the old linux PTE, and skip the search
  326. * if it is clear, meaning that the HPTE isn't there already...
  327. */
  328. andi. r6,r6,_PAGE_HASHPTE
  329. beq+ 10f /* no PTE: go look for an empty slot */
  330. tlbie r4
  331. addis r4,r7,htab_hash_searches@ha
  332. lwz r6,htab_hash_searches@l(r4)
  333. addi r6,r6,1 /* count how many searches we do */
  334. stw r6,htab_hash_searches@l(r4)
  335. /* Search the primary PTEG for a PTE whose 1st (d)word matches r5 */
  336. mtctr r0
  337. addi r4,r3,-PTE_SIZE
  338. 1: LDPTEu r6,PTE_SIZE(r4) /* get next PTE */
  339. CMPPTE 0,r6,r5
  340. bdnzf 2,1b /* loop while ctr != 0 && !cr0.eq */
  341. beq+ found_slot
  342. /* Search the secondary PTEG for a matching PTE */
  343. ori r5,r5,PTE_H /* set H (secondary hash) bit */
  344. _GLOBAL(hash_page_patch_B)
  345. xoris r4,r3,Hash_msk>>16 /* compute secondary hash */
  346. xori r4,r4,(-PTEG_SIZE & 0xffff)
  347. addi r4,r4,-PTE_SIZE
  348. mtctr r0
  349. 2: LDPTEu r6,PTE_SIZE(r4)
  350. CMPPTE 0,r6,r5
  351. bdnzf 2,2b
  352. beq+ found_slot
  353. xori r5,r5,PTE_H /* clear H bit again */
  354. /* Search the primary PTEG for an empty slot */
  355. 10: mtctr r0
  356. addi r4,r3,-PTE_SIZE /* search primary PTEG */
  357. 1: LDPTEu r6,PTE_SIZE(r4) /* get next PTE */
  358. TST_V(r6) /* test valid bit */
  359. bdnzf 2,1b /* loop while ctr != 0 && !cr0.eq */
  360. beq+ found_empty
  361. /* update counter of times that the primary PTEG is full */
  362. addis r4,r7,primary_pteg_full@ha
  363. lwz r6,primary_pteg_full@l(r4)
  364. addi r6,r6,1
  365. stw r6,primary_pteg_full@l(r4)
  366. /* Search the secondary PTEG for an empty slot */
  367. ori r5,r5,PTE_H /* set H (secondary hash) bit */
  368. _GLOBAL(hash_page_patch_C)
  369. xoris r4,r3,Hash_msk>>16 /* compute secondary hash */
  370. xori r4,r4,(-PTEG_SIZE & 0xffff)
  371. addi r4,r4,-PTE_SIZE
  372. mtctr r0
  373. 2: LDPTEu r6,PTE_SIZE(r4)
  374. TST_V(r6)
  375. bdnzf 2,2b
  376. beq+ found_empty
  377. xori r5,r5,PTE_H /* clear H bit again */
  378. /*
  379. * Choose an arbitrary slot in the primary PTEG to overwrite.
  380. * Since both the primary and secondary PTEGs are full, and we
  381. * have no information that the PTEs in the primary PTEG are
  382. * more important or useful than those in the secondary PTEG,
  383. * and we know there is a definite (although small) speed
  384. * advantage to putting the PTE in the primary PTEG, we always
  385. * put the PTE in the primary PTEG.
  386. */
  387. addis r4,r7,next_slot@ha
  388. lwz r6,next_slot@l(r4)
  389. addi r6,r6,PTE_SIZE
  390. andi. r6,r6,7*PTE_SIZE
  391. stw r6,next_slot@l(r4)
  392. add r4,r3,r6
  393. #ifndef CONFIG_SMP
  394. /* Store PTE in PTEG */
  395. found_empty:
  396. STPTE r5,0(r4)
  397. found_slot:
  398. STPTE r8,PTE_SIZE/2(r4)
  399. #else /* CONFIG_SMP */
  400. /*
  401. * Between the tlbie above and updating the hash table entry below,
  402. * another CPU could read the hash table entry and put it in its TLB.
  403. * There are 3 cases:
  404. * 1. using an empty slot
  405. * 2. updating an earlier entry to change permissions (i.e. enable write)
  406. * 3. taking over the PTE for an unrelated address
  407. *
  408. * In each case it doesn't really matter if the other CPUs have the old
  409. * PTE in their TLB. So we don't need to bother with another tlbie here,
  410. * which is convenient as we've overwritten the register that had the
  411. * address. :-) The tlbie above is mainly to make sure that this CPU comes
  412. * and gets the new PTE from the hash table.
  413. *
  414. * We do however have to make sure that the PTE is never in an invalid
  415. * state with the V bit set.
  416. */
  417. found_empty:
  418. found_slot:
  419. CLR_V(r5,r0) /* clear V (valid) bit in PTE */
  420. STPTE r5,0(r4)
  421. sync
  422. TLBSYNC
  423. STPTE r8,PTE_SIZE/2(r4) /* put in correct RPN, WIMG, PP bits */
  424. sync
  425. SET_V(r5)
  426. STPTE r5,0(r4) /* finally set V bit in PTE */
  427. #endif /* CONFIG_SMP */
  428. sync /* make sure pte updates get to memory */
  429. blr
  430. .comm next_slot,4
  431. .comm primary_pteg_full,4
  432. .comm htab_hash_searches,4
  433. /*
  434. * Flush the entry for a particular page from the hash table.
  435. *
  436. * flush_hash_pages(unsigned context, unsigned long va, unsigned long pmdval,
  437. * int count)
  438. *
  439. * We assume that there is a hash table in use (Hash != 0).
  440. */
  441. _GLOBAL(flush_hash_pages)
  442. tophys(r7,0)
  443. /*
  444. * We disable interrupts here, even on UP, because we want
  445. * the _PAGE_HASHPTE bit to be a reliable indication of
  446. * whether the HPTE exists (or at least whether one did once).
  447. * We also turn off the MMU for data accesses so that we
  448. * we can't take a hash table miss (assuming the code is
  449. * covered by a BAT). -- paulus
  450. */
  451. mfmsr r10
  452. SYNC
  453. rlwinm r0,r10,0,17,15 /* clear bit 16 (MSR_EE) */
  454. rlwinm r0,r0,0,28,26 /* clear MSR_DR */
  455. mtmsr r0
  456. SYNC_601
  457. isync
  458. /* First find a PTE in the range that has _PAGE_HASHPTE set */
  459. rlwimi r5,r4,22,20,29
  460. 1: lwz r0,0(r5)
  461. cmpwi cr1,r6,1
  462. andi. r0,r0,_PAGE_HASHPTE
  463. bne 2f
  464. ble cr1,19f
  465. addi r4,r4,0x1000
  466. addi r5,r5,4
  467. addi r6,r6,-1
  468. b 1b
  469. /* Convert context and va to VSID */
  470. 2: mulli r3,r3,897*16 /* multiply context by context skew */
  471. rlwinm r0,r4,4,28,31 /* get ESID (top 4 bits of va) */
  472. mulli r0,r0,0x111 /* multiply by ESID skew */
  473. add r3,r3,r0 /* note code below trims to 24 bits */
  474. /* Construct the high word of the PPC-style PTE (r11) */
  475. #ifndef CONFIG_PPC64BRIDGE
  476. rlwinm r11,r3,7,1,24 /* put VSID in 0x7fffff80 bits */
  477. rlwimi r11,r4,10,26,31 /* put in API (abbrev page index) */
  478. #else /* CONFIG_PPC64BRIDGE */
  479. clrlwi r3,r3,8 /* reduce vsid to 24 bits */
  480. sldi r11,r3,12 /* shift vsid into position */
  481. rlwimi r11,r4,16,20,24 /* put in API (abbrev page index) */
  482. #endif /* CONFIG_PPC64BRIDGE */
  483. SET_V(r11) /* set V (valid) bit */
  484. #ifdef CONFIG_SMP
  485. addis r9,r7,mmu_hash_lock@ha
  486. addi r9,r9,mmu_hash_lock@l
  487. rlwinm r8,r1,0,0,18
  488. add r8,r8,r7
  489. lwz r8,TI_CPU(r8)
  490. oris r8,r8,9
  491. 10: lwarx r0,0,r9
  492. cmpi 0,r0,0
  493. bne- 11f
  494. stwcx. r8,0,r9
  495. beq+ 12f
  496. 11: lwz r0,0(r9)
  497. cmpi 0,r0,0
  498. beq 10b
  499. b 11b
  500. 12: isync
  501. #endif
  502. /*
  503. * Check the _PAGE_HASHPTE bit in the linux PTE. If it is
  504. * already clear, we're done (for this pte). If not,
  505. * clear it (atomically) and proceed. -- paulus.
  506. */
  507. 33: lwarx r8,0,r5 /* fetch the pte */
  508. andi. r0,r8,_PAGE_HASHPTE
  509. beq 8f /* done if HASHPTE is already clear */
  510. rlwinm r8,r8,0,31,29 /* clear HASHPTE bit */
  511. stwcx. r8,0,r5 /* update the pte */
  512. bne- 33b
  513. /* Get the address of the primary PTE group in the hash table (r3) */
  514. _GLOBAL(flush_hash_patch_A)
  515. addis r8,r7,Hash_base@h /* base address of hash table */
  516. rlwimi r8,r3,LG_PTEG_SIZE,HASH_LEFT,HASH_RIGHT /* VSID -> hash */
  517. rlwinm r0,r4,20+LG_PTEG_SIZE,HASH_LEFT,HASH_RIGHT /* PI -> hash */
  518. xor r8,r0,r8 /* make primary hash */
  519. /* Search the primary PTEG for a PTE whose 1st (d)word matches r5 */
  520. li r0,8 /* PTEs/group */
  521. mtctr r0
  522. addi r12,r8,-PTE_SIZE
  523. 1: LDPTEu r0,PTE_SIZE(r12) /* get next PTE */
  524. CMPPTE 0,r0,r11
  525. bdnzf 2,1b /* loop while ctr != 0 && !cr0.eq */
  526. beq+ 3f
  527. /* Search the secondary PTEG for a matching PTE */
  528. ori r11,r11,PTE_H /* set H (secondary hash) bit */
  529. li r0,8 /* PTEs/group */
  530. _GLOBAL(flush_hash_patch_B)
  531. xoris r12,r8,Hash_msk>>16 /* compute secondary hash */
  532. xori r12,r12,(-PTEG_SIZE & 0xffff)
  533. addi r12,r12,-PTE_SIZE
  534. mtctr r0
  535. 2: LDPTEu r0,PTE_SIZE(r12)
  536. CMPPTE 0,r0,r11
  537. bdnzf 2,2b
  538. xori r11,r11,PTE_H /* clear H again */
  539. bne- 4f /* should rarely fail to find it */
  540. 3: li r0,0
  541. STPTE r0,0(r12) /* invalidate entry */
  542. 4: sync
  543. tlbie r4 /* in hw tlb too */
  544. sync
  545. 8: ble cr1,9f /* if all ptes checked */
  546. 81: addi r6,r6,-1
  547. addi r5,r5,4 /* advance to next pte */
  548. addi r4,r4,0x1000
  549. lwz r0,0(r5) /* check next pte */
  550. cmpwi cr1,r6,1
  551. andi. r0,r0,_PAGE_HASHPTE
  552. bne 33b
  553. bgt cr1,81b
  554. 9:
  555. #ifdef CONFIG_SMP
  556. TLBSYNC
  557. li r0,0
  558. stw r0,0(r9) /* clear mmu_hash_lock */
  559. #endif
  560. 19: mtmsr r10
  561. SYNC_601
  562. isync
  563. blr