math.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483
  1. /*
  2. * Copyright (C) 1999 Eddie C. Dost (ecd@atecom.com)
  3. */
  4. #include <linux/config.h>
  5. #include <linux/types.h>
  6. #include <linux/sched.h>
  7. #include <asm/uaccess.h>
  8. #include <asm/reg.h>
  9. #include "sfp-machine.h"
  10. #include "double.h"
  11. #define FLOATFUNC(x) extern int x(void *, void *, void *, void *)
  12. FLOATFUNC(fadd);
  13. FLOATFUNC(fadds);
  14. FLOATFUNC(fdiv);
  15. FLOATFUNC(fdivs);
  16. FLOATFUNC(fmul);
  17. FLOATFUNC(fmuls);
  18. FLOATFUNC(fsub);
  19. FLOATFUNC(fsubs);
  20. FLOATFUNC(fmadd);
  21. FLOATFUNC(fmadds);
  22. FLOATFUNC(fmsub);
  23. FLOATFUNC(fmsubs);
  24. FLOATFUNC(fnmadd);
  25. FLOATFUNC(fnmadds);
  26. FLOATFUNC(fnmsub);
  27. FLOATFUNC(fnmsubs);
  28. FLOATFUNC(fctiw);
  29. FLOATFUNC(fctiwz);
  30. FLOATFUNC(frsp);
  31. FLOATFUNC(fcmpo);
  32. FLOATFUNC(fcmpu);
  33. FLOATFUNC(mcrfs);
  34. FLOATFUNC(mffs);
  35. FLOATFUNC(mtfsb0);
  36. FLOATFUNC(mtfsb1);
  37. FLOATFUNC(mtfsf);
  38. FLOATFUNC(mtfsfi);
  39. FLOATFUNC(lfd);
  40. FLOATFUNC(lfs);
  41. FLOATFUNC(stfd);
  42. FLOATFUNC(stfs);
  43. FLOATFUNC(stfiwx);
  44. FLOATFUNC(fabs);
  45. FLOATFUNC(fmr);
  46. FLOATFUNC(fnabs);
  47. FLOATFUNC(fneg);
  48. /* Optional */
  49. FLOATFUNC(fres);
  50. FLOATFUNC(frsqrte);
  51. FLOATFUNC(fsel);
  52. FLOATFUNC(fsqrt);
  53. FLOATFUNC(fsqrts);
  54. #define OP31 0x1f /* 31 */
  55. #define LFS 0x30 /* 48 */
  56. #define LFSU 0x31 /* 49 */
  57. #define LFD 0x32 /* 50 */
  58. #define LFDU 0x33 /* 51 */
  59. #define STFS 0x34 /* 52 */
  60. #define STFSU 0x35 /* 53 */
  61. #define STFD 0x36 /* 54 */
  62. #define STFDU 0x37 /* 55 */
  63. #define OP59 0x3b /* 59 */
  64. #define OP63 0x3f /* 63 */
  65. /* Opcode 31: */
  66. /* X-Form: */
  67. #define LFSX 0x217 /* 535 */
  68. #define LFSUX 0x237 /* 567 */
  69. #define LFDX 0x257 /* 599 */
  70. #define LFDUX 0x277 /* 631 */
  71. #define STFSX 0x297 /* 663 */
  72. #define STFSUX 0x2b7 /* 695 */
  73. #define STFDX 0x2d7 /* 727 */
  74. #define STFDUX 0x2f7 /* 759 */
  75. #define STFIWX 0x3d7 /* 983 */
  76. /* Opcode 59: */
  77. /* A-Form: */
  78. #define FDIVS 0x012 /* 18 */
  79. #define FSUBS 0x014 /* 20 */
  80. #define FADDS 0x015 /* 21 */
  81. #define FSQRTS 0x016 /* 22 */
  82. #define FRES 0x018 /* 24 */
  83. #define FMULS 0x019 /* 25 */
  84. #define FMSUBS 0x01c /* 28 */
  85. #define FMADDS 0x01d /* 29 */
  86. #define FNMSUBS 0x01e /* 30 */
  87. #define FNMADDS 0x01f /* 31 */
  88. /* Opcode 63: */
  89. /* A-Form: */
  90. #define FDIV 0x012 /* 18 */
  91. #define FSUB 0x014 /* 20 */
  92. #define FADD 0x015 /* 21 */
  93. #define FSQRT 0x016 /* 22 */
  94. #define FSEL 0x017 /* 23 */
  95. #define FMUL 0x019 /* 25 */
  96. #define FRSQRTE 0x01a /* 26 */
  97. #define FMSUB 0x01c /* 28 */
  98. #define FMADD 0x01d /* 29 */
  99. #define FNMSUB 0x01e /* 30 */
  100. #define FNMADD 0x01f /* 31 */
  101. /* X-Form: */
  102. #define FCMPU 0x000 /* 0 */
  103. #define FRSP 0x00c /* 12 */
  104. #define FCTIW 0x00e /* 14 */
  105. #define FCTIWZ 0x00f /* 15 */
  106. #define FCMPO 0x020 /* 32 */
  107. #define MTFSB1 0x026 /* 38 */
  108. #define FNEG 0x028 /* 40 */
  109. #define MCRFS 0x040 /* 64 */
  110. #define MTFSB0 0x046 /* 70 */
  111. #define FMR 0x048 /* 72 */
  112. #define MTFSFI 0x086 /* 134 */
  113. #define FNABS 0x088 /* 136 */
  114. #define FABS 0x108 /* 264 */
  115. #define MFFS 0x247 /* 583 */
  116. #define MTFSF 0x2c7 /* 711 */
  117. #define AB 2
  118. #define AC 3
  119. #define ABC 4
  120. #define D 5
  121. #define DU 6
  122. #define X 7
  123. #define XA 8
  124. #define XB 9
  125. #define XCR 11
  126. #define XCRB 12
  127. #define XCRI 13
  128. #define XCRL 16
  129. #define XE 14
  130. #define XEU 15
  131. #define XFLB 10
  132. #ifdef CONFIG_MATH_EMULATION
  133. static int
  134. record_exception(struct pt_regs *regs, int eflag)
  135. {
  136. u32 fpscr;
  137. fpscr = __FPU_FPSCR;
  138. if (eflag) {
  139. fpscr |= FPSCR_FX;
  140. if (eflag & EFLAG_OVERFLOW)
  141. fpscr |= FPSCR_OX;
  142. if (eflag & EFLAG_UNDERFLOW)
  143. fpscr |= FPSCR_UX;
  144. if (eflag & EFLAG_DIVZERO)
  145. fpscr |= FPSCR_ZX;
  146. if (eflag & EFLAG_INEXACT)
  147. fpscr |= FPSCR_XX;
  148. if (eflag & EFLAG_VXSNAN)
  149. fpscr |= FPSCR_VXSNAN;
  150. if (eflag & EFLAG_VXISI)
  151. fpscr |= FPSCR_VXISI;
  152. if (eflag & EFLAG_VXIDI)
  153. fpscr |= FPSCR_VXIDI;
  154. if (eflag & EFLAG_VXZDZ)
  155. fpscr |= FPSCR_VXZDZ;
  156. if (eflag & EFLAG_VXIMZ)
  157. fpscr |= FPSCR_VXIMZ;
  158. if (eflag & EFLAG_VXVC)
  159. fpscr |= FPSCR_VXVC;
  160. if (eflag & EFLAG_VXSOFT)
  161. fpscr |= FPSCR_VXSOFT;
  162. if (eflag & EFLAG_VXSQRT)
  163. fpscr |= FPSCR_VXSQRT;
  164. if (eflag & EFLAG_VXCVI)
  165. fpscr |= FPSCR_VXCVI;
  166. }
  167. fpscr &= ~(FPSCR_VX);
  168. if (fpscr & (FPSCR_VXSNAN | FPSCR_VXISI | FPSCR_VXIDI |
  169. FPSCR_VXZDZ | FPSCR_VXIMZ | FPSCR_VXVC |
  170. FPSCR_VXSOFT | FPSCR_VXSQRT | FPSCR_VXCVI))
  171. fpscr |= FPSCR_VX;
  172. fpscr &= ~(FPSCR_FEX);
  173. if (((fpscr & FPSCR_VX) && (fpscr & FPSCR_VE)) ||
  174. ((fpscr & FPSCR_OX) && (fpscr & FPSCR_OE)) ||
  175. ((fpscr & FPSCR_UX) && (fpscr & FPSCR_UE)) ||
  176. ((fpscr & FPSCR_ZX) && (fpscr & FPSCR_ZE)) ||
  177. ((fpscr & FPSCR_XX) && (fpscr & FPSCR_XE)))
  178. fpscr |= FPSCR_FEX;
  179. __FPU_FPSCR = fpscr;
  180. return (fpscr & FPSCR_FEX) ? 1 : 0;
  181. }
  182. #endif /* CONFIG_MATH_EMULATION */
  183. int
  184. do_mathemu(struct pt_regs *regs)
  185. {
  186. void *op0 = 0, *op1 = 0, *op2 = 0, *op3 = 0;
  187. unsigned long pc = regs->nip;
  188. signed short sdisp;
  189. u32 insn = 0;
  190. int idx = 0;
  191. #ifdef CONFIG_MATH_EMULATION
  192. int (*func)(void *, void *, void *, void *);
  193. int type = 0;
  194. int eflag, trap;
  195. #endif
  196. if (get_user(insn, (u32 *)pc))
  197. return -EFAULT;
  198. #ifndef CONFIG_MATH_EMULATION
  199. switch (insn >> 26) {
  200. case LFD:
  201. idx = (insn >> 16) & 0x1f;
  202. sdisp = (insn & 0xffff);
  203. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  204. op1 = (void *)((idx ? regs->gpr[idx] : 0) + sdisp);
  205. lfd(op0, op1, op2, op3);
  206. break;
  207. case LFDU:
  208. idx = (insn >> 16) & 0x1f;
  209. sdisp = (insn & 0xffff);
  210. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  211. op1 = (void *)((idx ? regs->gpr[idx] : 0) + sdisp);
  212. lfd(op0, op1, op2, op3);
  213. regs->gpr[idx] = (unsigned long)op1;
  214. break;
  215. case STFD:
  216. idx = (insn >> 16) & 0x1f;
  217. sdisp = (insn & 0xffff);
  218. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  219. op1 = (void *)((idx ? regs->gpr[idx] : 0) + sdisp);
  220. stfd(op0, op1, op2, op3);
  221. break;
  222. case STFDU:
  223. idx = (insn >> 16) & 0x1f;
  224. sdisp = (insn & 0xffff);
  225. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  226. op1 = (void *)((idx ? regs->gpr[idx] : 0) + sdisp);
  227. stfd(op0, op1, op2, op3);
  228. regs->gpr[idx] = (unsigned long)op1;
  229. break;
  230. case OP63:
  231. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  232. op1 = (void *)&current->thread.fpr[(insn >> 11) & 0x1f];
  233. fmr(op0, op1, op2, op3);
  234. break;
  235. default:
  236. goto illegal;
  237. }
  238. #else /* CONFIG_MATH_EMULATION */
  239. switch (insn >> 26) {
  240. case LFS: func = lfs; type = D; break;
  241. case LFSU: func = lfs; type = DU; break;
  242. case LFD: func = lfd; type = D; break;
  243. case LFDU: func = lfd; type = DU; break;
  244. case STFS: func = stfs; type = D; break;
  245. case STFSU: func = stfs; type = DU; break;
  246. case STFD: func = stfd; type = D; break;
  247. case STFDU: func = stfd; type = DU; break;
  248. case OP31:
  249. switch ((insn >> 1) & 0x3ff) {
  250. case LFSX: func = lfs; type = XE; break;
  251. case LFSUX: func = lfs; type = XEU; break;
  252. case LFDX: func = lfd; type = XE; break;
  253. case LFDUX: func = lfd; type = XEU; break;
  254. case STFSX: func = stfs; type = XE; break;
  255. case STFSUX: func = stfs; type = XEU; break;
  256. case STFDX: func = stfd; type = XE; break;
  257. case STFDUX: func = stfd; type = XEU; break;
  258. case STFIWX: func = stfiwx; type = XE; break;
  259. default:
  260. goto illegal;
  261. }
  262. break;
  263. case OP59:
  264. switch ((insn >> 1) & 0x1f) {
  265. case FDIVS: func = fdivs; type = AB; break;
  266. case FSUBS: func = fsubs; type = AB; break;
  267. case FADDS: func = fadds; type = AB; break;
  268. case FSQRTS: func = fsqrts; type = AB; break;
  269. case FRES: func = fres; type = AB; break;
  270. case FMULS: func = fmuls; type = AC; break;
  271. case FMSUBS: func = fmsubs; type = ABC; break;
  272. case FMADDS: func = fmadds; type = ABC; break;
  273. case FNMSUBS: func = fnmsubs; type = ABC; break;
  274. case FNMADDS: func = fnmadds; type = ABC; break;
  275. default:
  276. goto illegal;
  277. }
  278. break;
  279. case OP63:
  280. if (insn & 0x20) {
  281. switch ((insn >> 1) & 0x1f) {
  282. case FDIV: func = fdiv; type = AB; break;
  283. case FSUB: func = fsub; type = AB; break;
  284. case FADD: func = fadd; type = AB; break;
  285. case FSQRT: func = fsqrt; type = AB; break;
  286. case FSEL: func = fsel; type = ABC; break;
  287. case FMUL: func = fmul; type = AC; break;
  288. case FRSQRTE: func = frsqrte; type = AB; break;
  289. case FMSUB: func = fmsub; type = ABC; break;
  290. case FMADD: func = fmadd; type = ABC; break;
  291. case FNMSUB: func = fnmsub; type = ABC; break;
  292. case FNMADD: func = fnmadd; type = ABC; break;
  293. default:
  294. goto illegal;
  295. }
  296. break;
  297. }
  298. switch ((insn >> 1) & 0x3ff) {
  299. case FCMPU: func = fcmpu; type = XCR; break;
  300. case FRSP: func = frsp; type = XB; break;
  301. case FCTIW: func = fctiw; type = XB; break;
  302. case FCTIWZ: func = fctiwz; type = XB; break;
  303. case FCMPO: func = fcmpo; type = XCR; break;
  304. case MTFSB1: func = mtfsb1; type = XCRB; break;
  305. case FNEG: func = fneg; type = XB; break;
  306. case MCRFS: func = mcrfs; type = XCRL; break;
  307. case MTFSB0: func = mtfsb0; type = XCRB; break;
  308. case FMR: func = fmr; type = XB; break;
  309. case MTFSFI: func = mtfsfi; type = XCRI; break;
  310. case FNABS: func = fnabs; type = XB; break;
  311. case FABS: func = fabs; type = XB; break;
  312. case MFFS: func = mffs; type = X; break;
  313. case MTFSF: func = mtfsf; type = XFLB; break;
  314. default:
  315. goto illegal;
  316. }
  317. break;
  318. default:
  319. goto illegal;
  320. }
  321. switch (type) {
  322. case AB:
  323. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  324. op1 = (void *)&current->thread.fpr[(insn >> 16) & 0x1f];
  325. op2 = (void *)&current->thread.fpr[(insn >> 11) & 0x1f];
  326. break;
  327. case AC:
  328. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  329. op1 = (void *)&current->thread.fpr[(insn >> 16) & 0x1f];
  330. op2 = (void *)&current->thread.fpr[(insn >> 6) & 0x1f];
  331. break;
  332. case ABC:
  333. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  334. op1 = (void *)&current->thread.fpr[(insn >> 16) & 0x1f];
  335. op2 = (void *)&current->thread.fpr[(insn >> 11) & 0x1f];
  336. op3 = (void *)&current->thread.fpr[(insn >> 6) & 0x1f];
  337. break;
  338. case D:
  339. idx = (insn >> 16) & 0x1f;
  340. sdisp = (insn & 0xffff);
  341. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  342. op1 = (void *)((idx ? regs->gpr[idx] : 0) + sdisp);
  343. break;
  344. case DU:
  345. idx = (insn >> 16) & 0x1f;
  346. if (!idx)
  347. goto illegal;
  348. sdisp = (insn & 0xffff);
  349. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  350. op1 = (void *)(regs->gpr[idx] + sdisp);
  351. break;
  352. case X:
  353. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  354. break;
  355. case XA:
  356. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  357. op1 = (void *)&current->thread.fpr[(insn >> 16) & 0x1f];
  358. break;
  359. case XB:
  360. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  361. op1 = (void *)&current->thread.fpr[(insn >> 11) & 0x1f];
  362. break;
  363. case XE:
  364. idx = (insn >> 16) & 0x1f;
  365. if (!idx)
  366. goto illegal;
  367. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  368. op1 = (void *)(regs->gpr[idx] + regs->gpr[(insn >> 11) & 0x1f]);
  369. break;
  370. case XEU:
  371. idx = (insn >> 16) & 0x1f;
  372. op0 = (void *)&current->thread.fpr[(insn >> 21) & 0x1f];
  373. op1 = (void *)((idx ? regs->gpr[idx] : 0)
  374. + regs->gpr[(insn >> 11) & 0x1f]);
  375. break;
  376. case XCR:
  377. op0 = (void *)&regs->ccr;
  378. op1 = (void *)((insn >> 23) & 0x7);
  379. op2 = (void *)&current->thread.fpr[(insn >> 16) & 0x1f];
  380. op3 = (void *)&current->thread.fpr[(insn >> 11) & 0x1f];
  381. break;
  382. case XCRL:
  383. op0 = (void *)&regs->ccr;
  384. op1 = (void *)((insn >> 23) & 0x7);
  385. op2 = (void *)((insn >> 18) & 0x7);
  386. break;
  387. case XCRB:
  388. op0 = (void *)((insn >> 21) & 0x1f);
  389. break;
  390. case XCRI:
  391. op0 = (void *)((insn >> 23) & 0x7);
  392. op1 = (void *)((insn >> 12) & 0xf);
  393. break;
  394. case XFLB:
  395. op0 = (void *)((insn >> 17) & 0xff);
  396. op1 = (void *)&current->thread.fpr[(insn >> 11) & 0x1f];
  397. break;
  398. default:
  399. goto illegal;
  400. }
  401. eflag = func(op0, op1, op2, op3);
  402. if (insn & 1) {
  403. regs->ccr &= ~(0x0f000000);
  404. regs->ccr |= (__FPU_FPSCR >> 4) & 0x0f000000;
  405. }
  406. trap = record_exception(regs, eflag);
  407. if (trap)
  408. return 1;
  409. switch (type) {
  410. case DU:
  411. case XEU:
  412. regs->gpr[idx] = (unsigned long)op1;
  413. break;
  414. default:
  415. break;
  416. }
  417. #endif /* CONFIG_MATH_EMULATION */
  418. regs->nip += 4;
  419. return 0;
  420. illegal:
  421. return -ENOSYS;
  422. }