entry_32.S 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981
  1. /*
  2. * PowerPC version
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. * Rewritten by Cort Dougan (cort@fsmlabs.com) for PReP
  5. * Copyright (C) 1996 Cort Dougan <cort@fsmlabs.com>
  6. * Adapted for Power Macintosh by Paul Mackerras.
  7. * Low-level exception handlers and MMU support
  8. * rewritten by Paul Mackerras.
  9. * Copyright (C) 1996 Paul Mackerras.
  10. * MPC8xx modifications Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  11. *
  12. * This file contains the system call entry code, context switch
  13. * code, and exception/interrupt return code for PowerPC.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. *
  20. */
  21. #include <linux/config.h>
  22. #include <linux/errno.h>
  23. #include <linux/sys.h>
  24. #include <linux/threads.h>
  25. #include <asm/reg.h>
  26. #include <asm/page.h>
  27. #include <asm/mmu.h>
  28. #include <asm/cputable.h>
  29. #include <asm/thread_info.h>
  30. #include <asm/ppc_asm.h>
  31. #include <asm/asm-offsets.h>
  32. #include <asm/unistd.h>
  33. #undef SHOW_SYSCALLS
  34. #undef SHOW_SYSCALLS_TASK
  35. /*
  36. * MSR_KERNEL is > 0x10000 on 4xx/Book-E since it include MSR_CE.
  37. */
  38. #if MSR_KERNEL >= 0x10000
  39. #define LOAD_MSR_KERNEL(r, x) lis r,(x)@h; ori r,r,(x)@l
  40. #else
  41. #define LOAD_MSR_KERNEL(r, x) li r,(x)
  42. #endif
  43. #ifdef CONFIG_BOOKE
  44. #include "head_booke.h"
  45. #define TRANSFER_TO_HANDLER_EXC_LEVEL(exc_level) \
  46. mtspr exc_level##_SPRG,r8; \
  47. BOOKE_LOAD_EXC_LEVEL_STACK(exc_level); \
  48. lwz r0,GPR10-INT_FRAME_SIZE(r8); \
  49. stw r0,GPR10(r11); \
  50. lwz r0,GPR11-INT_FRAME_SIZE(r8); \
  51. stw r0,GPR11(r11); \
  52. mfspr r8,exc_level##_SPRG
  53. .globl mcheck_transfer_to_handler
  54. mcheck_transfer_to_handler:
  55. TRANSFER_TO_HANDLER_EXC_LEVEL(MCHECK)
  56. b transfer_to_handler_full
  57. .globl debug_transfer_to_handler
  58. debug_transfer_to_handler:
  59. TRANSFER_TO_HANDLER_EXC_LEVEL(DEBUG)
  60. b transfer_to_handler_full
  61. .globl crit_transfer_to_handler
  62. crit_transfer_to_handler:
  63. TRANSFER_TO_HANDLER_EXC_LEVEL(CRIT)
  64. /* fall through */
  65. #endif
  66. #ifdef CONFIG_40x
  67. .globl crit_transfer_to_handler
  68. crit_transfer_to_handler:
  69. lwz r0,crit_r10@l(0)
  70. stw r0,GPR10(r11)
  71. lwz r0,crit_r11@l(0)
  72. stw r0,GPR11(r11)
  73. /* fall through */
  74. #endif
  75. /*
  76. * This code finishes saving the registers to the exception frame
  77. * and jumps to the appropriate handler for the exception, turning
  78. * on address translation.
  79. * Note that we rely on the caller having set cr0.eq iff the exception
  80. * occurred in kernel mode (i.e. MSR:PR = 0).
  81. */
  82. .globl transfer_to_handler_full
  83. transfer_to_handler_full:
  84. SAVE_NVGPRS(r11)
  85. /* fall through */
  86. .globl transfer_to_handler
  87. transfer_to_handler:
  88. stw r2,GPR2(r11)
  89. stw r12,_NIP(r11)
  90. stw r9,_MSR(r11)
  91. andi. r2,r9,MSR_PR
  92. mfctr r12
  93. mfspr r2,SPRN_XER
  94. stw r12,_CTR(r11)
  95. stw r2,_XER(r11)
  96. mfspr r12,SPRN_SPRG3
  97. addi r2,r12,-THREAD
  98. tovirt(r2,r2) /* set r2 to current */
  99. beq 2f /* if from user, fix up THREAD.regs */
  100. addi r11,r1,STACK_FRAME_OVERHEAD
  101. stw r11,PT_REGS(r12)
  102. #if defined(CONFIG_40x) || defined(CONFIG_BOOKE)
  103. /* Check to see if the dbcr0 register is set up to debug. Use the
  104. single-step bit to do this. */
  105. lwz r12,THREAD_DBCR0(r12)
  106. andis. r12,r12,DBCR0_IC@h
  107. beq+ 3f
  108. /* From user and task is ptraced - load up global dbcr0 */
  109. li r12,-1 /* clear all pending debug events */
  110. mtspr SPRN_DBSR,r12
  111. lis r11,global_dbcr0@ha
  112. tophys(r11,r11)
  113. addi r11,r11,global_dbcr0@l
  114. lwz r12,0(r11)
  115. mtspr SPRN_DBCR0,r12
  116. lwz r12,4(r11)
  117. addi r12,r12,-1
  118. stw r12,4(r11)
  119. #endif
  120. b 3f
  121. 2: /* if from kernel, check interrupted DOZE/NAP mode and
  122. * check for stack overflow
  123. */
  124. lwz r9,THREAD_INFO-THREAD(r12)
  125. cmplw r1,r9 /* if r1 <= current->thread_info */
  126. ble- stack_ovf /* then the kernel stack overflowed */
  127. 5:
  128. #ifdef CONFIG_6xx
  129. tophys(r9,r9) /* check local flags */
  130. lwz r12,TI_LOCAL_FLAGS(r9)
  131. mtcrf 0x01,r12
  132. bt- 31-TLF_NAPPING,4f
  133. #endif /* CONFIG_6xx */
  134. .globl transfer_to_handler_cont
  135. transfer_to_handler_cont:
  136. 3:
  137. mflr r9
  138. lwz r11,0(r9) /* virtual address of handler */
  139. lwz r9,4(r9) /* where to go when done */
  140. mtspr SPRN_SRR0,r11
  141. mtspr SPRN_SRR1,r10
  142. mtlr r9
  143. SYNC
  144. RFI /* jump to handler, enable MMU */
  145. #ifdef CONFIG_6xx
  146. 4: rlwinm r12,r12,0,~_TLF_NAPPING
  147. stw r12,TI_LOCAL_FLAGS(r9)
  148. b power_save_6xx_restore
  149. #endif
  150. /*
  151. * On kernel stack overflow, load up an initial stack pointer
  152. * and call StackOverflow(regs), which should not return.
  153. */
  154. stack_ovf:
  155. /* sometimes we use a statically-allocated stack, which is OK. */
  156. lis r12,_end@h
  157. ori r12,r12,_end@l
  158. cmplw r1,r12
  159. ble 5b /* r1 <= &_end is OK */
  160. SAVE_NVGPRS(r11)
  161. addi r3,r1,STACK_FRAME_OVERHEAD
  162. lis r1,init_thread_union@ha
  163. addi r1,r1,init_thread_union@l
  164. addi r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD
  165. lis r9,StackOverflow@ha
  166. addi r9,r9,StackOverflow@l
  167. LOAD_MSR_KERNEL(r10,MSR_KERNEL)
  168. FIX_SRR1(r10,r12)
  169. mtspr SPRN_SRR0,r9
  170. mtspr SPRN_SRR1,r10
  171. SYNC
  172. RFI
  173. /*
  174. * Handle a system call.
  175. */
  176. .stabs "arch/powerpc/kernel/",N_SO,0,0,0f
  177. .stabs "entry_32.S",N_SO,0,0,0f
  178. 0:
  179. _GLOBAL(DoSyscall)
  180. stw r0,THREAD+LAST_SYSCALL(r2)
  181. stw r3,ORIG_GPR3(r1)
  182. li r12,0
  183. stw r12,RESULT(r1)
  184. lwz r11,_CCR(r1) /* Clear SO bit in CR */
  185. rlwinm r11,r11,0,4,2
  186. stw r11,_CCR(r1)
  187. #ifdef SHOW_SYSCALLS
  188. bl do_show_syscall
  189. #endif /* SHOW_SYSCALLS */
  190. rlwinm r10,r1,0,0,(31-THREAD_SHIFT) /* current_thread_info() */
  191. lwz r11,TI_FLAGS(r10)
  192. andi. r11,r11,_TIF_SYSCALL_T_OR_A
  193. bne- syscall_dotrace
  194. syscall_dotrace_cont:
  195. cmplwi 0,r0,NR_syscalls
  196. lis r10,sys_call_table@h
  197. ori r10,r10,sys_call_table@l
  198. slwi r0,r0,2
  199. bge- 66f
  200. lwzx r10,r10,r0 /* Fetch system call handler [ptr] */
  201. mtlr r10
  202. addi r9,r1,STACK_FRAME_OVERHEAD
  203. PPC440EP_ERR42
  204. blrl /* Call handler */
  205. .globl ret_from_syscall
  206. ret_from_syscall:
  207. #ifdef SHOW_SYSCALLS
  208. bl do_show_syscall_exit
  209. #endif
  210. mr r6,r3
  211. rlwinm r12,r1,0,0,(31-THREAD_SHIFT) /* current_thread_info() */
  212. /* disable interrupts so current_thread_info()->flags can't change */
  213. LOAD_MSR_KERNEL(r10,MSR_KERNEL) /* doesn't include MSR_EE */
  214. SYNC
  215. MTMSRD(r10)
  216. lwz r9,TI_FLAGS(r12)
  217. li r8,-_LAST_ERRNO
  218. andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP|_TIF_USER_WORK_MASK|_TIF_PERSYSCALL_MASK)
  219. bne- syscall_exit_work
  220. cmplw 0,r3,r8
  221. blt+ syscall_exit_cont
  222. lwz r11,_CCR(r1) /* Load CR */
  223. neg r3,r3
  224. oris r11,r11,0x1000 /* Set SO bit in CR */
  225. stw r11,_CCR(r1)
  226. syscall_exit_cont:
  227. #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
  228. /* If the process has its own DBCR0 value, load it up. The single
  229. step bit tells us that dbcr0 should be loaded. */
  230. lwz r0,THREAD+THREAD_DBCR0(r2)
  231. andis. r10,r0,DBCR0_IC@h
  232. bnel- load_dbcr0
  233. #endif
  234. stwcx. r0,0,r1 /* to clear the reservation */
  235. lwz r4,_LINK(r1)
  236. lwz r5,_CCR(r1)
  237. mtlr r4
  238. mtcr r5
  239. lwz r7,_NIP(r1)
  240. lwz r8,_MSR(r1)
  241. FIX_SRR1(r8, r0)
  242. lwz r2,GPR2(r1)
  243. lwz r1,GPR1(r1)
  244. mtspr SPRN_SRR0,r7
  245. mtspr SPRN_SRR1,r8
  246. SYNC
  247. RFI
  248. 66: li r3,-ENOSYS
  249. b ret_from_syscall
  250. .globl ret_from_fork
  251. ret_from_fork:
  252. REST_NVGPRS(r1)
  253. bl schedule_tail
  254. li r3,0
  255. b ret_from_syscall
  256. /* Traced system call support */
  257. syscall_dotrace:
  258. SAVE_NVGPRS(r1)
  259. li r0,0xc00
  260. stw r0,_TRAP(r1)
  261. addi r3,r1,STACK_FRAME_OVERHEAD
  262. bl do_syscall_trace_enter
  263. lwz r0,GPR0(r1) /* Restore original registers */
  264. lwz r3,GPR3(r1)
  265. lwz r4,GPR4(r1)
  266. lwz r5,GPR5(r1)
  267. lwz r6,GPR6(r1)
  268. lwz r7,GPR7(r1)
  269. lwz r8,GPR8(r1)
  270. REST_NVGPRS(r1)
  271. b syscall_dotrace_cont
  272. syscall_exit_work:
  273. andi. r0,r9,_TIF_RESTOREALL
  274. beq+ 0f
  275. REST_NVGPRS(r1)
  276. b 2f
  277. 0: cmplw 0,r3,r8
  278. blt+ 1f
  279. andi. r0,r9,_TIF_NOERROR
  280. bne- 1f
  281. lwz r11,_CCR(r1) /* Load CR */
  282. neg r3,r3
  283. oris r11,r11,0x1000 /* Set SO bit in CR */
  284. stw r11,_CCR(r1)
  285. 1: stw r6,RESULT(r1) /* Save result */
  286. stw r3,GPR3(r1) /* Update return value */
  287. 2: andi. r0,r9,(_TIF_PERSYSCALL_MASK)
  288. beq 4f
  289. /* Clear per-syscall TIF flags if any are set. */
  290. li r11,_TIF_PERSYSCALL_MASK
  291. addi r12,r12,TI_FLAGS
  292. 3: lwarx r8,0,r12
  293. andc r8,r8,r11
  294. #ifdef CONFIG_IBM405_ERR77
  295. dcbt 0,r12
  296. #endif
  297. stwcx. r8,0,r12
  298. bne- 3b
  299. subi r12,r12,TI_FLAGS
  300. 4: /* Anything which requires enabling interrupts? */
  301. andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP)
  302. beq ret_from_except
  303. /* Re-enable interrupts */
  304. ori r10,r10,MSR_EE
  305. SYNC
  306. MTMSRD(r10)
  307. /* Save NVGPRS if they're not saved already */
  308. lwz r4,_TRAP(r1)
  309. andi. r4,r4,1
  310. beq 5f
  311. SAVE_NVGPRS(r1)
  312. li r4,0xc00
  313. stw r4,_TRAP(r1)
  314. 5:
  315. addi r3,r1,STACK_FRAME_OVERHEAD
  316. bl do_syscall_trace_leave
  317. b ret_from_except_full
  318. #ifdef SHOW_SYSCALLS
  319. do_show_syscall:
  320. #ifdef SHOW_SYSCALLS_TASK
  321. lis r11,show_syscalls_task@ha
  322. lwz r11,show_syscalls_task@l(r11)
  323. cmp 0,r2,r11
  324. bnelr
  325. #endif
  326. stw r31,GPR31(r1)
  327. mflr r31
  328. lis r3,7f@ha
  329. addi r3,r3,7f@l
  330. lwz r4,GPR0(r1)
  331. lwz r5,GPR3(r1)
  332. lwz r6,GPR4(r1)
  333. lwz r7,GPR5(r1)
  334. lwz r8,GPR6(r1)
  335. lwz r9,GPR7(r1)
  336. bl printk
  337. lis r3,77f@ha
  338. addi r3,r3,77f@l
  339. lwz r4,GPR8(r1)
  340. mr r5,r2
  341. bl printk
  342. lwz r0,GPR0(r1)
  343. lwz r3,GPR3(r1)
  344. lwz r4,GPR4(r1)
  345. lwz r5,GPR5(r1)
  346. lwz r6,GPR6(r1)
  347. lwz r7,GPR7(r1)
  348. lwz r8,GPR8(r1)
  349. mtlr r31
  350. lwz r31,GPR31(r1)
  351. blr
  352. do_show_syscall_exit:
  353. #ifdef SHOW_SYSCALLS_TASK
  354. lis r11,show_syscalls_task@ha
  355. lwz r11,show_syscalls_task@l(r11)
  356. cmp 0,r2,r11
  357. bnelr
  358. #endif
  359. stw r31,GPR31(r1)
  360. mflr r31
  361. stw r3,RESULT(r1) /* Save result */
  362. mr r4,r3
  363. lis r3,79f@ha
  364. addi r3,r3,79f@l
  365. bl printk
  366. lwz r3,RESULT(r1)
  367. mtlr r31
  368. lwz r31,GPR31(r1)
  369. blr
  370. 7: .string "syscall %d(%x, %x, %x, %x, %x, "
  371. 77: .string "%x), current=%p\n"
  372. 79: .string " -> %x\n"
  373. .align 2,0
  374. #ifdef SHOW_SYSCALLS_TASK
  375. .data
  376. .globl show_syscalls_task
  377. show_syscalls_task:
  378. .long -1
  379. .text
  380. #endif
  381. #endif /* SHOW_SYSCALLS */
  382. /*
  383. * The fork/clone functions need to copy the full register set into
  384. * the child process. Therefore we need to save all the nonvolatile
  385. * registers (r13 - r31) before calling the C code.
  386. */
  387. .globl ppc_fork
  388. ppc_fork:
  389. SAVE_NVGPRS(r1)
  390. lwz r0,_TRAP(r1)
  391. rlwinm r0,r0,0,0,30 /* clear LSB to indicate full */
  392. stw r0,_TRAP(r1) /* register set saved */
  393. b sys_fork
  394. .globl ppc_vfork
  395. ppc_vfork:
  396. SAVE_NVGPRS(r1)
  397. lwz r0,_TRAP(r1)
  398. rlwinm r0,r0,0,0,30 /* clear LSB to indicate full */
  399. stw r0,_TRAP(r1) /* register set saved */
  400. b sys_vfork
  401. .globl ppc_clone
  402. ppc_clone:
  403. SAVE_NVGPRS(r1)
  404. lwz r0,_TRAP(r1)
  405. rlwinm r0,r0,0,0,30 /* clear LSB to indicate full */
  406. stw r0,_TRAP(r1) /* register set saved */
  407. b sys_clone
  408. .globl ppc_swapcontext
  409. ppc_swapcontext:
  410. SAVE_NVGPRS(r1)
  411. lwz r0,_TRAP(r1)
  412. rlwinm r0,r0,0,0,30 /* clear LSB to indicate full */
  413. stw r0,_TRAP(r1) /* register set saved */
  414. b sys_swapcontext
  415. /*
  416. * Top-level page fault handling.
  417. * This is in assembler because if do_page_fault tells us that
  418. * it is a bad kernel page fault, we want to save the non-volatile
  419. * registers before calling bad_page_fault.
  420. */
  421. .globl handle_page_fault
  422. handle_page_fault:
  423. stw r4,_DAR(r1)
  424. addi r3,r1,STACK_FRAME_OVERHEAD
  425. bl do_page_fault
  426. cmpwi r3,0
  427. beq+ ret_from_except
  428. SAVE_NVGPRS(r1)
  429. lwz r0,_TRAP(r1)
  430. clrrwi r0,r0,1
  431. stw r0,_TRAP(r1)
  432. mr r5,r3
  433. addi r3,r1,STACK_FRAME_OVERHEAD
  434. lwz r4,_DAR(r1)
  435. bl bad_page_fault
  436. b ret_from_except_full
  437. /*
  438. * This routine switches between two different tasks. The process
  439. * state of one is saved on its kernel stack. Then the state
  440. * of the other is restored from its kernel stack. The memory
  441. * management hardware is updated to the second process's state.
  442. * Finally, we can return to the second process.
  443. * On entry, r3 points to the THREAD for the current task, r4
  444. * points to the THREAD for the new task.
  445. *
  446. * This routine is always called with interrupts disabled.
  447. *
  448. * Note: there are two ways to get to the "going out" portion
  449. * of this code; either by coming in via the entry (_switch)
  450. * or via "fork" which must set up an environment equivalent
  451. * to the "_switch" path. If you change this , you'll have to
  452. * change the fork code also.
  453. *
  454. * The code which creates the new task context is in 'copy_thread'
  455. * in arch/ppc/kernel/process.c
  456. */
  457. _GLOBAL(_switch)
  458. stwu r1,-INT_FRAME_SIZE(r1)
  459. mflr r0
  460. stw r0,INT_FRAME_SIZE+4(r1)
  461. /* r3-r12 are caller saved -- Cort */
  462. SAVE_NVGPRS(r1)
  463. stw r0,_NIP(r1) /* Return to switch caller */
  464. mfmsr r11
  465. li r0,MSR_FP /* Disable floating-point */
  466. #ifdef CONFIG_ALTIVEC
  467. BEGIN_FTR_SECTION
  468. oris r0,r0,MSR_VEC@h /* Disable altivec */
  469. mfspr r12,SPRN_VRSAVE /* save vrsave register value */
  470. stw r12,THREAD+THREAD_VRSAVE(r2)
  471. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  472. #endif /* CONFIG_ALTIVEC */
  473. #ifdef CONFIG_SPE
  474. oris r0,r0,MSR_SPE@h /* Disable SPE */
  475. mfspr r12,SPRN_SPEFSCR /* save spefscr register value */
  476. stw r12,THREAD+THREAD_SPEFSCR(r2)
  477. #endif /* CONFIG_SPE */
  478. and. r0,r0,r11 /* FP or altivec or SPE enabled? */
  479. beq+ 1f
  480. andc r11,r11,r0
  481. MTMSRD(r11)
  482. isync
  483. 1: stw r11,_MSR(r1)
  484. mfcr r10
  485. stw r10,_CCR(r1)
  486. stw r1,KSP(r3) /* Set old stack pointer */
  487. #ifdef CONFIG_SMP
  488. /* We need a sync somewhere here to make sure that if the
  489. * previous task gets rescheduled on another CPU, it sees all
  490. * stores it has performed on this one.
  491. */
  492. sync
  493. #endif /* CONFIG_SMP */
  494. tophys(r0,r4)
  495. CLR_TOP32(r0)
  496. mtspr SPRN_SPRG3,r0 /* Update current THREAD phys addr */
  497. lwz r1,KSP(r4) /* Load new stack pointer */
  498. /* save the old current 'last' for return value */
  499. mr r3,r2
  500. addi r2,r4,-THREAD /* Update current */
  501. #ifdef CONFIG_ALTIVEC
  502. BEGIN_FTR_SECTION
  503. lwz r0,THREAD+THREAD_VRSAVE(r2)
  504. mtspr SPRN_VRSAVE,r0 /* if G4, restore VRSAVE reg */
  505. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  506. #endif /* CONFIG_ALTIVEC */
  507. #ifdef CONFIG_SPE
  508. lwz r0,THREAD+THREAD_SPEFSCR(r2)
  509. mtspr SPRN_SPEFSCR,r0 /* restore SPEFSCR reg */
  510. #endif /* CONFIG_SPE */
  511. lwz r0,_CCR(r1)
  512. mtcrf 0xFF,r0
  513. /* r3-r12 are destroyed -- Cort */
  514. REST_NVGPRS(r1)
  515. lwz r4,_NIP(r1) /* Return to _switch caller in new task */
  516. mtlr r4
  517. addi r1,r1,INT_FRAME_SIZE
  518. blr
  519. .globl fast_exception_return
  520. fast_exception_return:
  521. #if !(defined(CONFIG_4xx) || defined(CONFIG_BOOKE))
  522. andi. r10,r9,MSR_RI /* check for recoverable interrupt */
  523. beq 1f /* if not, we've got problems */
  524. #endif
  525. 2: REST_4GPRS(3, r11)
  526. lwz r10,_CCR(r11)
  527. REST_GPR(1, r11)
  528. mtcr r10
  529. lwz r10,_LINK(r11)
  530. mtlr r10
  531. REST_GPR(10, r11)
  532. mtspr SPRN_SRR1,r9
  533. mtspr SPRN_SRR0,r12
  534. REST_GPR(9, r11)
  535. REST_GPR(12, r11)
  536. lwz r11,GPR11(r11)
  537. SYNC
  538. RFI
  539. #if !(defined(CONFIG_4xx) || defined(CONFIG_BOOKE))
  540. /* check if the exception happened in a restartable section */
  541. 1: lis r3,exc_exit_restart_end@ha
  542. addi r3,r3,exc_exit_restart_end@l
  543. cmplw r12,r3
  544. bge 3f
  545. lis r4,exc_exit_restart@ha
  546. addi r4,r4,exc_exit_restart@l
  547. cmplw r12,r4
  548. blt 3f
  549. lis r3,fee_restarts@ha
  550. tophys(r3,r3)
  551. lwz r5,fee_restarts@l(r3)
  552. addi r5,r5,1
  553. stw r5,fee_restarts@l(r3)
  554. mr r12,r4 /* restart at exc_exit_restart */
  555. b 2b
  556. .comm fee_restarts,4
  557. /* aargh, a nonrecoverable interrupt, panic */
  558. /* aargh, we don't know which trap this is */
  559. /* but the 601 doesn't implement the RI bit, so assume it's OK */
  560. 3:
  561. BEGIN_FTR_SECTION
  562. b 2b
  563. END_FTR_SECTION_IFSET(CPU_FTR_601)
  564. li r10,-1
  565. stw r10,_TRAP(r11)
  566. addi r3,r1,STACK_FRAME_OVERHEAD
  567. lis r10,MSR_KERNEL@h
  568. ori r10,r10,MSR_KERNEL@l
  569. bl transfer_to_handler_full
  570. .long nonrecoverable_exception
  571. .long ret_from_except
  572. #endif
  573. .globl ret_from_except_full
  574. ret_from_except_full:
  575. REST_NVGPRS(r1)
  576. /* fall through */
  577. .globl ret_from_except
  578. ret_from_except:
  579. /* Hard-disable interrupts so that current_thread_info()->flags
  580. * can't change between when we test it and when we return
  581. * from the interrupt. */
  582. LOAD_MSR_KERNEL(r10,MSR_KERNEL)
  583. SYNC /* Some chip revs have problems here... */
  584. MTMSRD(r10) /* disable interrupts */
  585. lwz r3,_MSR(r1) /* Returning to user mode? */
  586. andi. r0,r3,MSR_PR
  587. beq resume_kernel
  588. user_exc_return: /* r10 contains MSR_KERNEL here */
  589. /* Check current_thread_info()->flags */
  590. rlwinm r9,r1,0,0,(31-THREAD_SHIFT)
  591. lwz r9,TI_FLAGS(r9)
  592. andi. r0,r9,(_TIF_SIGPENDING|_TIF_RESTORE_SIGMASK|_TIF_NEED_RESCHED)
  593. bne do_work
  594. restore_user:
  595. #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
  596. /* Check whether this process has its own DBCR0 value. The single
  597. step bit tells us that dbcr0 should be loaded. */
  598. lwz r0,THREAD+THREAD_DBCR0(r2)
  599. andis. r10,r0,DBCR0_IC@h
  600. bnel- load_dbcr0
  601. #endif
  602. #ifdef CONFIG_PREEMPT
  603. b restore
  604. /* N.B. the only way to get here is from the beq following ret_from_except. */
  605. resume_kernel:
  606. /* check current_thread_info->preempt_count */
  607. rlwinm r9,r1,0,0,(31-THREAD_SHIFT)
  608. lwz r0,TI_PREEMPT(r9)
  609. cmpwi 0,r0,0 /* if non-zero, just restore regs and return */
  610. bne restore
  611. lwz r0,TI_FLAGS(r9)
  612. andi. r0,r0,_TIF_NEED_RESCHED
  613. beq+ restore
  614. andi. r0,r3,MSR_EE /* interrupts off? */
  615. beq restore /* don't schedule if so */
  616. 1: bl preempt_schedule_irq
  617. rlwinm r9,r1,0,0,(31-THREAD_SHIFT)
  618. lwz r3,TI_FLAGS(r9)
  619. andi. r0,r3,_TIF_NEED_RESCHED
  620. bne- 1b
  621. #else
  622. resume_kernel:
  623. #endif /* CONFIG_PREEMPT */
  624. /* interrupts are hard-disabled at this point */
  625. restore:
  626. lwz r0,GPR0(r1)
  627. lwz r2,GPR2(r1)
  628. REST_4GPRS(3, r1)
  629. REST_2GPRS(7, r1)
  630. lwz r10,_XER(r1)
  631. lwz r11,_CTR(r1)
  632. mtspr SPRN_XER,r10
  633. mtctr r11
  634. PPC405_ERR77(0,r1)
  635. stwcx. r0,0,r1 /* to clear the reservation */
  636. #if !(defined(CONFIG_4xx) || defined(CONFIG_BOOKE))
  637. lwz r9,_MSR(r1)
  638. andi. r10,r9,MSR_RI /* check if this exception occurred */
  639. beql nonrecoverable /* at a bad place (MSR:RI = 0) */
  640. lwz r10,_CCR(r1)
  641. lwz r11,_LINK(r1)
  642. mtcrf 0xFF,r10
  643. mtlr r11
  644. /*
  645. * Once we put values in SRR0 and SRR1, we are in a state
  646. * where exceptions are not recoverable, since taking an
  647. * exception will trash SRR0 and SRR1. Therefore we clear the
  648. * MSR:RI bit to indicate this. If we do take an exception,
  649. * we can't return to the point of the exception but we
  650. * can restart the exception exit path at the label
  651. * exc_exit_restart below. -- paulus
  652. */
  653. LOAD_MSR_KERNEL(r10,MSR_KERNEL & ~MSR_RI)
  654. SYNC
  655. MTMSRD(r10) /* clear the RI bit */
  656. .globl exc_exit_restart
  657. exc_exit_restart:
  658. lwz r9,_MSR(r1)
  659. lwz r12,_NIP(r1)
  660. FIX_SRR1(r9,r10)
  661. mtspr SPRN_SRR0,r12
  662. mtspr SPRN_SRR1,r9
  663. REST_4GPRS(9, r1)
  664. lwz r1,GPR1(r1)
  665. .globl exc_exit_restart_end
  666. exc_exit_restart_end:
  667. SYNC
  668. RFI
  669. #else /* !(CONFIG_4xx || CONFIG_BOOKE) */
  670. /*
  671. * This is a bit different on 4xx/Book-E because it doesn't have
  672. * the RI bit in the MSR.
  673. * The TLB miss handler checks if we have interrupted
  674. * the exception exit path and restarts it if so
  675. * (well maybe one day it will... :).
  676. */
  677. lwz r11,_LINK(r1)
  678. mtlr r11
  679. lwz r10,_CCR(r1)
  680. mtcrf 0xff,r10
  681. REST_2GPRS(9, r1)
  682. .globl exc_exit_restart
  683. exc_exit_restart:
  684. lwz r11,_NIP(r1)
  685. lwz r12,_MSR(r1)
  686. exc_exit_start:
  687. mtspr SPRN_SRR0,r11
  688. mtspr SPRN_SRR1,r12
  689. REST_2GPRS(11, r1)
  690. lwz r1,GPR1(r1)
  691. .globl exc_exit_restart_end
  692. exc_exit_restart_end:
  693. PPC405_ERR77_SYNC
  694. rfi
  695. b . /* prevent prefetch past rfi */
  696. /*
  697. * Returning from a critical interrupt in user mode doesn't need
  698. * to be any different from a normal exception. For a critical
  699. * interrupt in the kernel, we just return (without checking for
  700. * preemption) since the interrupt may have happened at some crucial
  701. * place (e.g. inside the TLB miss handler), and because we will be
  702. * running with r1 pointing into critical_stack, not the current
  703. * process's kernel stack (and therefore current_thread_info() will
  704. * give the wrong answer).
  705. * We have to restore various SPRs that may have been in use at the
  706. * time of the critical interrupt.
  707. *
  708. */
  709. #ifdef CONFIG_40x
  710. #define PPC_40x_TURN_OFF_MSR_DR \
  711. /* avoid any possible TLB misses here by turning off MSR.DR, we \
  712. * assume the instructions here are mapped by a pinned TLB entry */ \
  713. li r10,MSR_IR; \
  714. mtmsr r10; \
  715. isync; \
  716. tophys(r1, r1);
  717. #else
  718. #define PPC_40x_TURN_OFF_MSR_DR
  719. #endif
  720. #define RET_FROM_EXC_LEVEL(exc_lvl_srr0, exc_lvl_srr1, exc_lvl_rfi) \
  721. REST_NVGPRS(r1); \
  722. lwz r3,_MSR(r1); \
  723. andi. r3,r3,MSR_PR; \
  724. LOAD_MSR_KERNEL(r10,MSR_KERNEL); \
  725. bne user_exc_return; \
  726. lwz r0,GPR0(r1); \
  727. lwz r2,GPR2(r1); \
  728. REST_4GPRS(3, r1); \
  729. REST_2GPRS(7, r1); \
  730. lwz r10,_XER(r1); \
  731. lwz r11,_CTR(r1); \
  732. mtspr SPRN_XER,r10; \
  733. mtctr r11; \
  734. PPC405_ERR77(0,r1); \
  735. stwcx. r0,0,r1; /* to clear the reservation */ \
  736. lwz r11,_LINK(r1); \
  737. mtlr r11; \
  738. lwz r10,_CCR(r1); \
  739. mtcrf 0xff,r10; \
  740. PPC_40x_TURN_OFF_MSR_DR; \
  741. lwz r9,_DEAR(r1); \
  742. lwz r10,_ESR(r1); \
  743. mtspr SPRN_DEAR,r9; \
  744. mtspr SPRN_ESR,r10; \
  745. lwz r11,_NIP(r1); \
  746. lwz r12,_MSR(r1); \
  747. mtspr exc_lvl_srr0,r11; \
  748. mtspr exc_lvl_srr1,r12; \
  749. lwz r9,GPR9(r1); \
  750. lwz r12,GPR12(r1); \
  751. lwz r10,GPR10(r1); \
  752. lwz r11,GPR11(r1); \
  753. lwz r1,GPR1(r1); \
  754. PPC405_ERR77_SYNC; \
  755. exc_lvl_rfi; \
  756. b .; /* prevent prefetch past exc_lvl_rfi */
  757. .globl ret_from_crit_exc
  758. ret_from_crit_exc:
  759. RET_FROM_EXC_LEVEL(SPRN_CSRR0, SPRN_CSRR1, RFCI)
  760. #ifdef CONFIG_BOOKE
  761. .globl ret_from_debug_exc
  762. ret_from_debug_exc:
  763. RET_FROM_EXC_LEVEL(SPRN_DSRR0, SPRN_DSRR1, RFDI)
  764. .globl ret_from_mcheck_exc
  765. ret_from_mcheck_exc:
  766. RET_FROM_EXC_LEVEL(SPRN_MCSRR0, SPRN_MCSRR1, RFMCI)
  767. #endif /* CONFIG_BOOKE */
  768. /*
  769. * Load the DBCR0 value for a task that is being ptraced,
  770. * having first saved away the global DBCR0. Note that r0
  771. * has the dbcr0 value to set upon entry to this.
  772. */
  773. load_dbcr0:
  774. mfmsr r10 /* first disable debug exceptions */
  775. rlwinm r10,r10,0,~MSR_DE
  776. mtmsr r10
  777. isync
  778. mfspr r10,SPRN_DBCR0
  779. lis r11,global_dbcr0@ha
  780. addi r11,r11,global_dbcr0@l
  781. stw r10,0(r11)
  782. mtspr SPRN_DBCR0,r0
  783. lwz r10,4(r11)
  784. addi r10,r10,1
  785. stw r10,4(r11)
  786. li r11,-1
  787. mtspr SPRN_DBSR,r11 /* clear all pending debug events */
  788. blr
  789. .comm global_dbcr0,8
  790. #endif /* !(CONFIG_4xx || CONFIG_BOOKE) */
  791. do_work: /* r10 contains MSR_KERNEL here */
  792. andi. r0,r9,_TIF_NEED_RESCHED
  793. beq do_user_signal
  794. do_resched: /* r10 contains MSR_KERNEL here */
  795. ori r10,r10,MSR_EE
  796. SYNC
  797. MTMSRD(r10) /* hard-enable interrupts */
  798. bl schedule
  799. recheck:
  800. LOAD_MSR_KERNEL(r10,MSR_KERNEL)
  801. SYNC
  802. MTMSRD(r10) /* disable interrupts */
  803. rlwinm r9,r1,0,0,(31-THREAD_SHIFT)
  804. lwz r9,TI_FLAGS(r9)
  805. andi. r0,r9,_TIF_NEED_RESCHED
  806. bne- do_resched
  807. andi. r0,r9,_TIF_SIGPENDING|_TIF_RESTORE_SIGMASK
  808. beq restore_user
  809. do_user_signal: /* r10 contains MSR_KERNEL here */
  810. ori r10,r10,MSR_EE
  811. SYNC
  812. MTMSRD(r10) /* hard-enable interrupts */
  813. /* save r13-r31 in the exception frame, if not already done */
  814. lwz r3,_TRAP(r1)
  815. andi. r0,r3,1
  816. beq 2f
  817. SAVE_NVGPRS(r1)
  818. rlwinm r3,r3,0,0,30
  819. stw r3,_TRAP(r1)
  820. 2: li r3,0
  821. addi r4,r1,STACK_FRAME_OVERHEAD
  822. bl do_signal
  823. REST_NVGPRS(r1)
  824. b recheck
  825. /*
  826. * We come here when we are at the end of handling an exception
  827. * that occurred at a place where taking an exception will lose
  828. * state information, such as the contents of SRR0 and SRR1.
  829. */
  830. nonrecoverable:
  831. lis r10,exc_exit_restart_end@ha
  832. addi r10,r10,exc_exit_restart_end@l
  833. cmplw r12,r10
  834. bge 3f
  835. lis r11,exc_exit_restart@ha
  836. addi r11,r11,exc_exit_restart@l
  837. cmplw r12,r11
  838. blt 3f
  839. lis r10,ee_restarts@ha
  840. lwz r12,ee_restarts@l(r10)
  841. addi r12,r12,1
  842. stw r12,ee_restarts@l(r10)
  843. mr r12,r11 /* restart at exc_exit_restart */
  844. blr
  845. 3: /* OK, we can't recover, kill this process */
  846. /* but the 601 doesn't implement the RI bit, so assume it's OK */
  847. BEGIN_FTR_SECTION
  848. blr
  849. END_FTR_SECTION_IFSET(CPU_FTR_601)
  850. lwz r3,_TRAP(r1)
  851. andi. r0,r3,1
  852. beq 4f
  853. SAVE_NVGPRS(r1)
  854. rlwinm r3,r3,0,0,30
  855. stw r3,_TRAP(r1)
  856. 4: addi r3,r1,STACK_FRAME_OVERHEAD
  857. bl nonrecoverable_exception
  858. /* shouldn't return */
  859. b 4b
  860. .comm ee_restarts,4
  861. /*
  862. * PROM code for specific machines follows. Put it
  863. * here so it's easy to add arch-specific sections later.
  864. * -- Cort
  865. */
  866. #ifdef CONFIG_PPC_RTAS
  867. /*
  868. * On CHRP, the Run-Time Abstraction Services (RTAS) have to be
  869. * called with the MMU off.
  870. */
  871. _GLOBAL(enter_rtas)
  872. stwu r1,-INT_FRAME_SIZE(r1)
  873. mflr r0
  874. stw r0,INT_FRAME_SIZE+4(r1)
  875. LOAD_REG_ADDR(r4, rtas)
  876. lis r6,1f@ha /* physical return address for rtas */
  877. addi r6,r6,1f@l
  878. tophys(r6,r6)
  879. tophys(r7,r1)
  880. lwz r8,RTASENTRY(r4)
  881. lwz r4,RTASBASE(r4)
  882. mfmsr r9
  883. stw r9,8(r1)
  884. LOAD_MSR_KERNEL(r0,MSR_KERNEL)
  885. SYNC /* disable interrupts so SRR0/1 */
  886. MTMSRD(r0) /* don't get trashed */
  887. li r9,MSR_KERNEL & ~(MSR_IR|MSR_DR)
  888. mtlr r6
  889. mtspr SPRN_SPRG2,r7
  890. mtspr SPRN_SRR0,r8
  891. mtspr SPRN_SRR1,r9
  892. RFI
  893. 1: tophys(r9,r1)
  894. lwz r8,INT_FRAME_SIZE+4(r9) /* get return address */
  895. lwz r9,8(r9) /* original msr value */
  896. FIX_SRR1(r9,r0)
  897. addi r1,r1,INT_FRAME_SIZE
  898. li r0,0
  899. mtspr SPRN_SPRG2,r0
  900. mtspr SPRN_SRR0,r8
  901. mtspr SPRN_SRR1,r9
  902. RFI /* return to caller */
  903. .globl machine_check_in_rtas
  904. machine_check_in_rtas:
  905. twi 31,0,0
  906. /* XXX load up BATs and panic */
  907. #endif /* CONFIG_PPC_RTAS */