time.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175
  1. /*
  2. * Copyright (C) 2000, 2001 Broadcom Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version 2
  7. * of the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. /*
  19. * These are routines to set up and handle interrupts from the
  20. * sb1250 general purpose timer 0. We're using the timer as a
  21. * system clock, so we set it up to run at 100 Hz. On every
  22. * interrupt, we update our idea of what the time of day is,
  23. * then call do_timer() in the architecture-independent kernel
  24. * code to do general bookkeeping (e.g. update jiffies, run
  25. * bottom halves, etc.)
  26. */
  27. #include <linux/config.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/sched.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/kernel_stat.h>
  32. #include <asm/irq.h>
  33. #include <asm/ptrace.h>
  34. #include <asm/addrspace.h>
  35. #include <asm/time.h>
  36. #include <asm/io.h>
  37. #include <asm/sibyte/sb1250.h>
  38. #include <asm/sibyte/sb1250_regs.h>
  39. #include <asm/sibyte/sb1250_int.h>
  40. #include <asm/sibyte/sb1250_scd.h>
  41. #define IMR_IP2_VAL K_INT_MAP_I0
  42. #define IMR_IP3_VAL K_INT_MAP_I1
  43. #define IMR_IP4_VAL K_INT_MAP_I2
  44. #define SB1250_HPT_NUM 3
  45. #define SB1250_HPT_VALUE M_SCD_TIMER_CNT /* max value */
  46. #define SB1250_HPT_SHIFT ((sizeof(unsigned int)*8)-V_SCD_TIMER_WIDTH)
  47. extern int sb1250_steal_irq(int irq);
  48. static unsigned int sb1250_hpt_read(void);
  49. static void sb1250_hpt_init(unsigned int);
  50. static unsigned int hpt_offset;
  51. void __init sb1250_hpt_setup(void)
  52. {
  53. int cpu = smp_processor_id();
  54. if (!cpu) {
  55. /* Setup hpt using timer #3 but do not enable irq for it */
  56. __raw_writeq(0, IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, R_SCD_TIMER_CFG)));
  57. __raw_writeq(SB1250_HPT_VALUE,
  58. IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, R_SCD_TIMER_INIT)));
  59. __raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS,
  60. IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, R_SCD_TIMER_CFG)));
  61. /*
  62. * we need to fill 32 bits, so just use the upper 23 bits and pretend
  63. * the timer is going 512Mhz instead of 1Mhz
  64. */
  65. mips_hpt_frequency = V_SCD_TIMER_FREQ << SB1250_HPT_SHIFT;
  66. mips_hpt_init = sb1250_hpt_init;
  67. mips_hpt_read = sb1250_hpt_read;
  68. }
  69. }
  70. void sb1250_time_init(void)
  71. {
  72. int cpu = smp_processor_id();
  73. int irq = K_INT_TIMER_0+cpu;
  74. /* Only have 4 general purpose timers, and we use last one as hpt */
  75. if (cpu > 2) {
  76. BUG();
  77. }
  78. sb1250_mask_irq(cpu, irq);
  79. /* Map the timer interrupt to ip[4] of this cpu */
  80. __raw_writeq(IMR_IP4_VAL,
  81. IOADDR(A_IMR_REGISTER(cpu, R_IMR_INTERRUPT_MAP_BASE) +
  82. (irq << 3)));
  83. /* the general purpose timer ticks at 1 Mhz independent if the rest of the system */
  84. /* Disable the timer and set up the count */
  85. __raw_writeq(0, IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG)));
  86. #ifdef CONFIG_SIMULATION
  87. __raw_writeq((50000 / HZ) - 1,
  88. IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_INIT)));
  89. #else
  90. __raw_writeq((V_SCD_TIMER_FREQ / HZ) - 1,
  91. IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_INIT)));
  92. #endif
  93. /* Set the timer running */
  94. __raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS,
  95. IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG)));
  96. sb1250_unmask_irq(cpu, irq);
  97. sb1250_steal_irq(irq);
  98. /*
  99. * This interrupt is "special" in that it doesn't use the request_irq
  100. * way to hook the irq line. The timer interrupt is initialized early
  101. * enough to make this a major pain, and it's also firing enough to
  102. * warrant a bit of special case code. sb1250_timer_interrupt is
  103. * called directly from irq_handler.S when IP[4] is set during an
  104. * interrupt
  105. */
  106. }
  107. void sb1250_timer_interrupt(struct pt_regs *regs)
  108. {
  109. int cpu = smp_processor_id();
  110. int irq = K_INT_TIMER_0 + cpu;
  111. /* ACK interrupt */
  112. ____raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS,
  113. IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG)));
  114. if (cpu == 0) {
  115. /*
  116. * CPU 0 handles the global timer interrupt job
  117. */
  118. ll_timer_interrupt(irq, regs);
  119. }
  120. else {
  121. /*
  122. * other CPUs should just do profiling and process accounting
  123. */
  124. ll_local_timer_interrupt(irq, regs);
  125. }
  126. }
  127. /*
  128. * The HPT is free running from SB1250_HPT_VALUE down to 0 then starts over
  129. * again. There's no easy way to set to a specific value so store init value
  130. * in hpt_offset and subtract each time.
  131. *
  132. * Note: Timer isn't full 32bits so shift it into the upper part making
  133. * it appear to run at a higher frequency.
  134. */
  135. static unsigned int sb1250_hpt_read(void)
  136. {
  137. unsigned int count;
  138. count = G_SCD_TIMER_CNT(__raw_readq(IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, R_SCD_TIMER_CNT))));
  139. count = (SB1250_HPT_VALUE - count) << SB1250_HPT_SHIFT;
  140. return count - hpt_offset;
  141. }
  142. static void sb1250_hpt_init(unsigned int count)
  143. {
  144. hpt_offset = count;
  145. return;
  146. }