ip32-irq.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600
  1. /*
  2. * Code to handle IP32 IRQs
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 2000 Harald Koerfgen
  9. * Copyright (C) 2001 Keith M Wesolowski
  10. */
  11. #include <linux/init.h>
  12. #include <linux/kernel_stat.h>
  13. #include <linux/types.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/irq.h>
  16. #include <linux/bitops.h>
  17. #include <linux/kernel.h>
  18. #include <linux/slab.h>
  19. #include <linux/mm.h>
  20. #include <linux/random.h>
  21. #include <linux/sched.h>
  22. #include <asm/mipsregs.h>
  23. #include <asm/signal.h>
  24. #include <asm/system.h>
  25. #include <asm/time.h>
  26. #include <asm/ip32/crime.h>
  27. #include <asm/ip32/mace.h>
  28. #include <asm/ip32/ip32_ints.h>
  29. /* issue a PIO read to make sure no PIO writes are pending */
  30. static void inline flush_crime_bus(void)
  31. {
  32. volatile unsigned long junk = crime->control;
  33. }
  34. static void inline flush_mace_bus(void)
  35. {
  36. volatile unsigned long junk = mace->perif.ctrl.misc;
  37. }
  38. #undef DEBUG_IRQ
  39. #ifdef DEBUG_IRQ
  40. #define DBG(x...) printk(x)
  41. #else
  42. #define DBG(x...)
  43. #endif
  44. /* O2 irq map
  45. *
  46. * IP0 -> software (ignored)
  47. * IP1 -> software (ignored)
  48. * IP2 -> (irq0) C crime 1.1 all interrupts; crime 1.5 ???
  49. * IP3 -> (irq1) X unknown
  50. * IP4 -> (irq2) X unknown
  51. * IP5 -> (irq3) X unknown
  52. * IP6 -> (irq4) X unknown
  53. * IP7 -> (irq5) 0 CPU count/compare timer (system timer)
  54. *
  55. * crime: (C)
  56. *
  57. * CRIME_INT_STAT 31:0:
  58. *
  59. * 0 -> 1 Video in 1
  60. * 1 -> 2 Video in 2
  61. * 2 -> 3 Video out
  62. * 3 -> 4 Mace ethernet
  63. * 4 -> S SuperIO sub-interrupt
  64. * 5 -> M Miscellaneous sub-interrupt
  65. * 6 -> A Audio sub-interrupt
  66. * 7 -> 8 PCI bridge errors
  67. * 8 -> 9 PCI SCSI aic7xxx 0
  68. * 9 -> 10 PCI SCSI aic7xxx 1
  69. * 10 -> 11 PCI slot 0
  70. * 11 -> 12 unused (PCI slot 1)
  71. * 12 -> 13 unused (PCI slot 2)
  72. * 13 -> 14 unused (PCI shared 0)
  73. * 14 -> 15 unused (PCI shared 1)
  74. * 15 -> 16 unused (PCI shared 2)
  75. * 16 -> 17 GBE0 (E)
  76. * 17 -> 18 GBE1 (E)
  77. * 18 -> 19 GBE2 (E)
  78. * 19 -> 20 GBE3 (E)
  79. * 20 -> 21 CPU errors
  80. * 21 -> 22 Memory errors
  81. * 22 -> 23 RE empty edge (E)
  82. * 23 -> 24 RE full edge (E)
  83. * 24 -> 25 RE idle edge (E)
  84. * 25 -> 26 RE empty level
  85. * 26 -> 27 RE full level
  86. * 27 -> 28 RE idle level
  87. * 28 -> 29 unused (software 0) (E)
  88. * 29 -> 30 unused (software 1) (E)
  89. * 30 -> 31 unused (software 2) - crime 1.5 CPU SysCorError (E)
  90. * 31 -> 32 VICE
  91. *
  92. * S, M, A: Use the MACE ISA interrupt register
  93. * MACE_ISA_INT_STAT 31:0
  94. *
  95. * 0-7 -> 33-40 Audio
  96. * 8 -> 41 RTC
  97. * 9 -> 42 Keyboard
  98. * 10 -> X Keyboard polled
  99. * 11 -> 44 Mouse
  100. * 12 -> X Mouse polled
  101. * 13-15 -> 46-48 Count/compare timers
  102. * 16-19 -> 49-52 Parallel (16 E)
  103. * 20-25 -> 53-58 Serial 1 (22 E)
  104. * 26-31 -> 59-64 Serial 2 (28 E)
  105. *
  106. * Note that this means IRQs 5-7, 43, and 45 do not exist. This is a
  107. * different IRQ map than IRIX uses, but that's OK as Linux irq handling
  108. * is quite different anyway.
  109. */
  110. /*
  111. * IRQ spinlock - Ralf says not to disable CPU interrupts,
  112. * and I think he knows better.
  113. */
  114. static DEFINE_SPINLOCK(ip32_irq_lock);
  115. /* Some initial interrupts to set up */
  116. extern irqreturn_t crime_memerr_intr (int irq, void *dev_id,
  117. struct pt_regs *regs);
  118. extern irqreturn_t crime_cpuerr_intr (int irq, void *dev_id,
  119. struct pt_regs *regs);
  120. struct irqaction memerr_irq = { crime_memerr_intr, SA_INTERRUPT,
  121. CPU_MASK_NONE, "CRIME memory error", NULL, NULL };
  122. struct irqaction cpuerr_irq = { crime_cpuerr_intr, SA_INTERRUPT,
  123. CPU_MASK_NONE, "CRIME CPU error", NULL, NULL };
  124. /*
  125. * For interrupts wired from a single device to the CPU. Only the clock
  126. * uses this it seems, which is IRQ 0 and IP7.
  127. */
  128. static void enable_cpu_irq(unsigned int irq)
  129. {
  130. set_c0_status(STATUSF_IP7);
  131. }
  132. static unsigned int startup_cpu_irq(unsigned int irq)
  133. {
  134. enable_cpu_irq(irq);
  135. return 0;
  136. }
  137. static void disable_cpu_irq(unsigned int irq)
  138. {
  139. clear_c0_status(STATUSF_IP7);
  140. }
  141. static void end_cpu_irq(unsigned int irq)
  142. {
  143. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  144. enable_cpu_irq (irq);
  145. }
  146. #define shutdown_cpu_irq disable_cpu_irq
  147. #define mask_and_ack_cpu_irq disable_cpu_irq
  148. static struct hw_interrupt_type ip32_cpu_interrupt = {
  149. .typename = "IP32 CPU",
  150. .startup = startup_cpu_irq,
  151. .shutdown = shutdown_cpu_irq,
  152. .enable = enable_cpu_irq,
  153. .disable = disable_cpu_irq,
  154. .ack = mask_and_ack_cpu_irq,
  155. .end = end_cpu_irq,
  156. };
  157. /*
  158. * This is for pure CRIME interrupts - ie not MACE. The advantage?
  159. * We get to split the register in half and do faster lookups.
  160. */
  161. static uint64_t crime_mask;
  162. static void enable_crime_irq(unsigned int irq)
  163. {
  164. unsigned long flags;
  165. spin_lock_irqsave(&ip32_irq_lock, flags);
  166. crime_mask |= 1 << (irq - 1);
  167. crime->imask = crime_mask;
  168. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  169. }
  170. static unsigned int startup_crime_irq(unsigned int irq)
  171. {
  172. enable_crime_irq(irq);
  173. return 0; /* This is probably not right; we could have pending irqs */
  174. }
  175. static void disable_crime_irq(unsigned int irq)
  176. {
  177. unsigned long flags;
  178. spin_lock_irqsave(&ip32_irq_lock, flags);
  179. crime_mask &= ~(1 << (irq - 1));
  180. crime->imask = crime_mask;
  181. flush_crime_bus();
  182. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  183. }
  184. static void mask_and_ack_crime_irq(unsigned int irq)
  185. {
  186. unsigned long flags;
  187. /* Edge triggered interrupts must be cleared. */
  188. if ((irq >= CRIME_GBE0_IRQ && irq <= CRIME_GBE3_IRQ)
  189. || (irq >= CRIME_RE_EMPTY_E_IRQ && irq <= CRIME_RE_IDLE_E_IRQ)
  190. || (irq >= CRIME_SOFT0_IRQ && irq <= CRIME_SOFT2_IRQ)) {
  191. uint64_t crime_int;
  192. spin_lock_irqsave(&ip32_irq_lock, flags);
  193. crime_int = crime->hard_int;
  194. crime_int &= ~(1 << (irq - 1));
  195. crime->hard_int = crime_int;
  196. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  197. }
  198. disable_crime_irq(irq);
  199. }
  200. static void end_crime_irq(unsigned int irq)
  201. {
  202. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  203. enable_crime_irq(irq);
  204. }
  205. #define shutdown_crime_irq disable_crime_irq
  206. static struct hw_interrupt_type ip32_crime_interrupt = {
  207. .typename = "IP32 CRIME",
  208. .startup = startup_crime_irq,
  209. .shutdown = shutdown_crime_irq,
  210. .enable = enable_crime_irq,
  211. .disable = disable_crime_irq,
  212. .ack = mask_and_ack_crime_irq,
  213. .end = end_crime_irq,
  214. };
  215. /*
  216. * This is for MACE PCI interrupts. We can decrease bus traffic by masking
  217. * as close to the source as possible. This also means we can take the
  218. * next chunk of the CRIME register in one piece.
  219. */
  220. static unsigned long macepci_mask;
  221. static void enable_macepci_irq(unsigned int irq)
  222. {
  223. unsigned long flags;
  224. spin_lock_irqsave(&ip32_irq_lock, flags);
  225. macepci_mask |= MACEPCI_CONTROL_INT(irq - 9);
  226. mace->pci.control = macepci_mask;
  227. crime_mask |= 1 << (irq - 1);
  228. crime->imask = crime_mask;
  229. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  230. }
  231. static unsigned int startup_macepci_irq(unsigned int irq)
  232. {
  233. enable_macepci_irq (irq);
  234. return 0;
  235. }
  236. static void disable_macepci_irq(unsigned int irq)
  237. {
  238. unsigned long flags;
  239. spin_lock_irqsave(&ip32_irq_lock, flags);
  240. crime_mask &= ~(1 << (irq - 1));
  241. crime->imask = crime_mask;
  242. flush_crime_bus();
  243. macepci_mask &= ~MACEPCI_CONTROL_INT(irq - 9);
  244. mace->pci.control = macepci_mask;
  245. flush_mace_bus();
  246. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  247. }
  248. static void end_macepci_irq(unsigned int irq)
  249. {
  250. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  251. enable_macepci_irq(irq);
  252. }
  253. #define shutdown_macepci_irq disable_macepci_irq
  254. #define mask_and_ack_macepci_irq disable_macepci_irq
  255. static struct hw_interrupt_type ip32_macepci_interrupt = {
  256. .typename = "IP32 MACE PCI",
  257. .startup = startup_macepci_irq,
  258. .shutdown = shutdown_macepci_irq,
  259. .enable = enable_macepci_irq,
  260. .disable = disable_macepci_irq,
  261. .ack = mask_and_ack_macepci_irq,
  262. .end = end_macepci_irq,
  263. };
  264. /* This is used for MACE ISA interrupts. That means bits 4-6 in the
  265. * CRIME register.
  266. */
  267. #define MACEISA_AUDIO_INT (MACEISA_AUDIO_SW_INT | \
  268. MACEISA_AUDIO_SC_INT | \
  269. MACEISA_AUDIO1_DMAT_INT | \
  270. MACEISA_AUDIO1_OF_INT | \
  271. MACEISA_AUDIO2_DMAT_INT | \
  272. MACEISA_AUDIO2_MERR_INT | \
  273. MACEISA_AUDIO3_DMAT_INT | \
  274. MACEISA_AUDIO3_MERR_INT)
  275. #define MACEISA_MISC_INT (MACEISA_RTC_INT | \
  276. MACEISA_KEYB_INT | \
  277. MACEISA_KEYB_POLL_INT | \
  278. MACEISA_MOUSE_INT | \
  279. MACEISA_MOUSE_POLL_INT | \
  280. MACEISA_TIMER0_INT | \
  281. MACEISA_TIMER1_INT | \
  282. MACEISA_TIMER2_INT)
  283. #define MACEISA_SUPERIO_INT (MACEISA_PARALLEL_INT | \
  284. MACEISA_PAR_CTXA_INT | \
  285. MACEISA_PAR_CTXB_INT | \
  286. MACEISA_PAR_MERR_INT | \
  287. MACEISA_SERIAL1_INT | \
  288. MACEISA_SERIAL1_TDMAT_INT | \
  289. MACEISA_SERIAL1_TDMAPR_INT | \
  290. MACEISA_SERIAL1_TDMAME_INT | \
  291. MACEISA_SERIAL1_RDMAT_INT | \
  292. MACEISA_SERIAL1_RDMAOR_INT | \
  293. MACEISA_SERIAL2_INT | \
  294. MACEISA_SERIAL2_TDMAT_INT | \
  295. MACEISA_SERIAL2_TDMAPR_INT | \
  296. MACEISA_SERIAL2_TDMAME_INT | \
  297. MACEISA_SERIAL2_RDMAT_INT | \
  298. MACEISA_SERIAL2_RDMAOR_INT)
  299. static unsigned long maceisa_mask;
  300. static void enable_maceisa_irq (unsigned int irq)
  301. {
  302. unsigned int crime_int = 0;
  303. unsigned long flags;
  304. DBG ("maceisa enable: %u\n", irq);
  305. switch (irq) {
  306. case MACEISA_AUDIO_SW_IRQ ... MACEISA_AUDIO3_MERR_IRQ:
  307. crime_int = MACE_AUDIO_INT;
  308. break;
  309. case MACEISA_RTC_IRQ ... MACEISA_TIMER2_IRQ:
  310. crime_int = MACE_MISC_INT;
  311. break;
  312. case MACEISA_PARALLEL_IRQ ... MACEISA_SERIAL2_RDMAOR_IRQ:
  313. crime_int = MACE_SUPERIO_INT;
  314. break;
  315. }
  316. DBG ("crime_int %08x enabled\n", crime_int);
  317. spin_lock_irqsave(&ip32_irq_lock, flags);
  318. crime_mask |= crime_int;
  319. crime->imask = crime_mask;
  320. maceisa_mask |= 1 << (irq - 33);
  321. mace->perif.ctrl.imask = maceisa_mask;
  322. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  323. }
  324. static unsigned int startup_maceisa_irq(unsigned int irq)
  325. {
  326. enable_maceisa_irq(irq);
  327. return 0;
  328. }
  329. static void disable_maceisa_irq(unsigned int irq)
  330. {
  331. unsigned int crime_int = 0;
  332. unsigned long flags;
  333. spin_lock_irqsave(&ip32_irq_lock, flags);
  334. maceisa_mask &= ~(1 << (irq - 33));
  335. if(!(maceisa_mask & MACEISA_AUDIO_INT))
  336. crime_int |= MACE_AUDIO_INT;
  337. if(!(maceisa_mask & MACEISA_MISC_INT))
  338. crime_int |= MACE_MISC_INT;
  339. if(!(maceisa_mask & MACEISA_SUPERIO_INT))
  340. crime_int |= MACE_SUPERIO_INT;
  341. crime_mask &= ~crime_int;
  342. crime->imask = crime_mask;
  343. flush_crime_bus();
  344. mace->perif.ctrl.imask = maceisa_mask;
  345. flush_mace_bus();
  346. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  347. }
  348. static void mask_and_ack_maceisa_irq(unsigned int irq)
  349. {
  350. unsigned long mace_int, flags;
  351. switch (irq) {
  352. case MACEISA_PARALLEL_IRQ:
  353. case MACEISA_SERIAL1_TDMAPR_IRQ:
  354. case MACEISA_SERIAL2_TDMAPR_IRQ:
  355. /* edge triggered */
  356. spin_lock_irqsave(&ip32_irq_lock, flags);
  357. mace_int = mace->perif.ctrl.istat;
  358. mace_int &= ~(1 << (irq - 33));
  359. mace->perif.ctrl.istat = mace_int;
  360. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  361. break;
  362. }
  363. disable_maceisa_irq(irq);
  364. }
  365. static void end_maceisa_irq(unsigned irq)
  366. {
  367. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  368. enable_maceisa_irq(irq);
  369. }
  370. #define shutdown_maceisa_irq disable_maceisa_irq
  371. static struct hw_interrupt_type ip32_maceisa_interrupt = {
  372. .typename = "IP32 MACE ISA",
  373. .startup = startup_maceisa_irq,
  374. .shutdown = shutdown_maceisa_irq,
  375. .enable = enable_maceisa_irq,
  376. .disable = disable_maceisa_irq,
  377. .ack = mask_and_ack_maceisa_irq,
  378. .end = end_maceisa_irq,
  379. };
  380. /* This is used for regular non-ISA, non-PCI MACE interrupts. That means
  381. * bits 0-3 and 7 in the CRIME register.
  382. */
  383. static void enable_mace_irq(unsigned int irq)
  384. {
  385. unsigned long flags;
  386. spin_lock_irqsave(&ip32_irq_lock, flags);
  387. crime_mask |= 1 << (irq - 1);
  388. crime->imask = crime_mask;
  389. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  390. }
  391. static unsigned int startup_mace_irq(unsigned int irq)
  392. {
  393. enable_mace_irq(irq);
  394. return 0;
  395. }
  396. static void disable_mace_irq(unsigned int irq)
  397. {
  398. unsigned long flags;
  399. spin_lock_irqsave(&ip32_irq_lock, flags);
  400. crime_mask &= ~(1 << (irq - 1));
  401. crime->imask = crime_mask;
  402. flush_crime_bus();
  403. spin_unlock_irqrestore(&ip32_irq_lock, flags);
  404. }
  405. static void end_mace_irq(unsigned int irq)
  406. {
  407. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  408. enable_mace_irq(irq);
  409. }
  410. #define shutdown_mace_irq disable_mace_irq
  411. #define mask_and_ack_mace_irq disable_mace_irq
  412. static struct hw_interrupt_type ip32_mace_interrupt = {
  413. .typename = "IP32 MACE",
  414. .startup = startup_mace_irq,
  415. .shutdown = shutdown_mace_irq,
  416. .enable = enable_mace_irq,
  417. .disable = disable_mace_irq,
  418. .ack = mask_and_ack_mace_irq,
  419. .end = end_mace_irq,
  420. };
  421. static void ip32_unknown_interrupt(struct pt_regs *regs)
  422. {
  423. printk ("Unknown interrupt occurred!\n");
  424. printk ("cp0_status: %08x\n", read_c0_status());
  425. printk ("cp0_cause: %08x\n", read_c0_cause());
  426. printk ("CRIME intr mask: %016lx\n", crime->imask);
  427. printk ("CRIME intr status: %016lx\n", crime->istat);
  428. printk ("CRIME hardware intr register: %016lx\n", crime->hard_int);
  429. printk ("MACE ISA intr mask: %08lx\n", mace->perif.ctrl.imask);
  430. printk ("MACE ISA intr status: %08lx\n", mace->perif.ctrl.istat);
  431. printk ("MACE PCI control register: %08x\n", mace->pci.control);
  432. printk("Register dump:\n");
  433. show_regs(regs);
  434. printk("Please mail this report to linux-mips@linux-mips.org\n");
  435. printk("Spinning...");
  436. while(1) ;
  437. }
  438. /* CRIME 1.1 appears to deliver all interrupts to this one pin. */
  439. /* change this to loop over all edge-triggered irqs, exception masked out ones */
  440. static void ip32_irq0(struct pt_regs *regs)
  441. {
  442. uint64_t crime_int;
  443. int irq = 0;
  444. crime_int = crime->istat & crime_mask;
  445. irq = ffs(crime_int);
  446. crime_int = 1 << (irq - 1);
  447. if (crime_int & CRIME_MACEISA_INT_MASK) {
  448. unsigned long mace_int = mace->perif.ctrl.istat;
  449. irq = ffs(mace_int & maceisa_mask) + 32;
  450. }
  451. DBG("*irq %u*\n", irq);
  452. do_IRQ(irq, regs);
  453. }
  454. static void ip32_irq1(struct pt_regs *regs)
  455. {
  456. ip32_unknown_interrupt(regs);
  457. }
  458. static void ip32_irq2(struct pt_regs *regs)
  459. {
  460. ip32_unknown_interrupt(regs);
  461. }
  462. static void ip32_irq3(struct pt_regs *regs)
  463. {
  464. ip32_unknown_interrupt(regs);
  465. }
  466. static void ip32_irq4(struct pt_regs *regs)
  467. {
  468. ip32_unknown_interrupt(regs);
  469. }
  470. static void ip32_irq5(struct pt_regs *regs)
  471. {
  472. ll_timer_interrupt(IP32_R4K_TIMER_IRQ, regs);
  473. }
  474. asmlinkage void plat_irq_dispatch(struct pt_regs *regs)
  475. {
  476. unsigned int pending = read_c0_cause();
  477. if (likely(pending & IE_IRQ0))
  478. ip32_irq0(regs);
  479. else if (unlikely(pending & IE_IRQ1))
  480. ip32_irq1(regs);
  481. else if (unlikely(pending & IE_IRQ2))
  482. ip32_irq2(regs);
  483. else if (unlikely(pending & IE_IRQ3))
  484. ip32_irq3(regs);
  485. else if (unlikely(pending & IE_IRQ4))
  486. ip32_irq4(regs);
  487. else if (likely(pending & IE_IRQ5))
  488. ip32_irq5(regs);
  489. }
  490. void __init arch_init_irq(void)
  491. {
  492. unsigned int irq;
  493. /* Install our interrupt handler, then clear and disable all
  494. * CRIME and MACE interrupts. */
  495. crime->imask = 0;
  496. crime->hard_int = 0;
  497. crime->soft_int = 0;
  498. mace->perif.ctrl.istat = 0;
  499. mace->perif.ctrl.imask = 0;
  500. for (irq = 0; irq <= IP32_IRQ_MAX; irq++) {
  501. hw_irq_controller *controller;
  502. if (irq == IP32_R4K_TIMER_IRQ)
  503. controller = &ip32_cpu_interrupt;
  504. else if (irq <= MACE_PCI_BRIDGE_IRQ && irq >= MACE_VID_IN1_IRQ)
  505. controller = &ip32_mace_interrupt;
  506. else if (irq <= MACEPCI_SHARED2_IRQ && irq >= MACEPCI_SCSI0_IRQ)
  507. controller = &ip32_macepci_interrupt;
  508. else if (irq <= CRIME_VICE_IRQ && irq >= CRIME_GBE0_IRQ)
  509. controller = &ip32_crime_interrupt;
  510. else
  511. controller = &ip32_maceisa_interrupt;
  512. irq_desc[irq].status = IRQ_DISABLED;
  513. irq_desc[irq].action = 0;
  514. irq_desc[irq].depth = 0;
  515. irq_desc[irq].handler = controller;
  516. }
  517. setup_irq(CRIME_MEMERR_IRQ, &memerr_irq);
  518. setup_irq(CRIME_CPUERR_IRQ, &cpuerr_irq);
  519. #define ALLINTS (IE_IRQ0 | IE_IRQ1 | IE_IRQ2 | IE_IRQ3 | IE_IRQ4 | IE_IRQ5)
  520. change_c0_status(ST0_IM, ALLINTS);
  521. }