setup.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400
  1. /*
  2. * setup.c
  3. *
  4. * BRIEF MODULE DESCRIPTION
  5. * Momentum Computer Ocelot-3 board dependent boot routines
  6. *
  7. * Copyright (C) 1996, 1997, 01, 05 Ralf Baechle
  8. * Copyright (C) 2000 RidgeRun, Inc.
  9. * Copyright (C) 2001 Red Hat, Inc.
  10. * Copyright (C) 2002 Momentum Computer
  11. *
  12. * Author: Matthew Dharm, Momentum Computer
  13. * mdharm@momenco.com
  14. *
  15. * Louis Hamilton, Red Hat, Inc.
  16. * hamilton@redhat.com [MIPS64 modifications]
  17. *
  18. * Author: RidgeRun, Inc.
  19. * glonnon@ridgerun.com, skranz@ridgerun.com, stevej@ridgerun.com
  20. *
  21. * Copyright 2001 MontaVista Software Inc.
  22. * Author: jsun@mvista.com or jsun@junsun.net
  23. *
  24. * Copyright 2004 PMC-Sierra
  25. * Author: Manish Lachwani (lachwani@pmc-sierra.com)
  26. *
  27. * Copyright (C) 2004 MontaVista Software Inc.
  28. * Author: Manish Lachwani, mlachwani@mvista.com
  29. *
  30. * This program is free software; you can redistribute it and/or modify it
  31. * under the terms of the GNU General Public License as published by the
  32. * Free Software Foundation; either version 2 of the License, or (at your
  33. * option) any later version.
  34. *
  35. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  36. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  37. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  38. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  39. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  40. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  41. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  42. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  43. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  44. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  45. *
  46. * You should have received a copy of the GNU General Public License along
  47. * with this program; if not, write to the Free Software Foundation, Inc.,
  48. * 675 Mass Ave, Cambridge, MA 02139, USA.
  49. */
  50. #include <linux/init.h>
  51. #include <linux/kernel.h>
  52. #include <linux/types.h>
  53. #include <linux/mc146818rtc.h>
  54. #include <linux/ioport.h>
  55. #include <linux/interrupt.h>
  56. #include <linux/pci.h>
  57. #include <linux/timex.h>
  58. #include <linux/bootmem.h>
  59. #include <linux/mv643xx.h>
  60. #include <linux/pm.h>
  61. #include <linux/bcd.h>
  62. #include <asm/time.h>
  63. #include <asm/page.h>
  64. #include <asm/bootinfo.h>
  65. #include <asm/io.h>
  66. #include <asm/irq.h>
  67. #include <asm/pci.h>
  68. #include <asm/processor.h>
  69. #include <asm/ptrace.h>
  70. #include <asm/reboot.h>
  71. #include <asm/mc146818rtc.h>
  72. #include <asm/tlbflush.h>
  73. #include "ocelot_3_fpga.h"
  74. /* Marvell Discovery Register Base */
  75. unsigned long marvell_base = (signed)0xf4000000;
  76. /* CPU clock */
  77. unsigned long cpu_clock;
  78. /* RTC/NVRAM */
  79. unsigned char* rtc_base = (unsigned char*)(signed)0xfc800000;
  80. /* FPGA Base */
  81. unsigned long ocelot_fpga_base = (signed)0xfc000000;
  82. /* Serial base */
  83. unsigned long uart_base = (signed)0xfd000000;
  84. /*
  85. * Marvell Discovery SRAM. This is one place where Ethernet
  86. * Tx and Rx descriptors can be placed to improve performance
  87. */
  88. extern unsigned long mv64340_sram_base;
  89. /* These functions are used for rebooting or halting the machine*/
  90. extern void momenco_ocelot_restart(char *command);
  91. extern void momenco_ocelot_halt(void);
  92. extern void momenco_ocelot_power_off(void);
  93. void momenco_time_init(void);
  94. static char reset_reason;
  95. void add_wired_entry(unsigned long entrylo0, unsigned long entrylo1,
  96. unsigned long entryhi, unsigned long pagemask);
  97. static inline unsigned long ENTRYLO(unsigned long paddr)
  98. {
  99. return ((paddr & PAGE_MASK) |
  100. (_PAGE_PRESENT | __READABLE | __WRITEABLE | _PAGE_GLOBAL |
  101. _CACHE_UNCACHED)) >> 6;
  102. }
  103. void __init bus_error_init(void)
  104. {
  105. /* nothing */
  106. }
  107. /*
  108. * setup code for a handoff from a version 2 PMON 2000 PROM
  109. */
  110. void setup_wired_tlb_entries(void)
  111. {
  112. write_c0_wired(0);
  113. local_flush_tlb_all();
  114. /* marvell and extra space */
  115. add_wired_entry(ENTRYLO(0xf4000000), ENTRYLO(0xf4010000), (signed)0xf4000000, PM_64K);
  116. /* fpga, rtc, and uart */
  117. add_wired_entry(ENTRYLO(0xfc000000), ENTRYLO(0xfd000000), (signed)0xfc000000, PM_16M);
  118. }
  119. unsigned long m48t37y_get_time(void)
  120. {
  121. unsigned int year, month, day, hour, min, sec;
  122. unsigned long flags;
  123. spin_lock_irqsave(&rtc_lock, flags);
  124. /* stop the update */
  125. rtc_base[0x7ff8] = 0x40;
  126. year = BCD2BIN(rtc_base[0x7fff]);
  127. year += BCD2BIN(rtc_base[0x7ff1]) * 100;
  128. month = BCD2BIN(rtc_base[0x7ffe]);
  129. day = BCD2BIN(rtc_base[0x7ffd]);
  130. hour = BCD2BIN(rtc_base[0x7ffb]);
  131. min = BCD2BIN(rtc_base[0x7ffa]);
  132. sec = BCD2BIN(rtc_base[0x7ff9]);
  133. /* start the update */
  134. rtc_base[0x7ff8] = 0x00;
  135. spin_unlock_irqrestore(&rtc_lock, flags);
  136. return mktime(year, month, day, hour, min, sec);
  137. }
  138. int m48t37y_set_time(unsigned long sec)
  139. {
  140. struct rtc_time tm;
  141. unsigned long flags;
  142. /* convert to a more useful format -- note months count from 0 */
  143. to_tm(sec, &tm);
  144. tm.tm_mon += 1;
  145. spin_lock_irqsave(&rtc_lock, flags);
  146. /* enable writing */
  147. rtc_base[0x7ff8] = 0x80;
  148. /* year */
  149. rtc_base[0x7fff] = BIN2BCD(tm.tm_year % 100);
  150. rtc_base[0x7ff1] = BIN2BCD(tm.tm_year / 100);
  151. /* month */
  152. rtc_base[0x7ffe] = BIN2BCD(tm.tm_mon);
  153. /* day */
  154. rtc_base[0x7ffd] = BIN2BCD(tm.tm_mday);
  155. /* hour/min/sec */
  156. rtc_base[0x7ffb] = BIN2BCD(tm.tm_hour);
  157. rtc_base[0x7ffa] = BIN2BCD(tm.tm_min);
  158. rtc_base[0x7ff9] = BIN2BCD(tm.tm_sec);
  159. /* day of week -- not really used, but let's keep it up-to-date */
  160. rtc_base[0x7ffc] = BIN2BCD(tm.tm_wday + 1);
  161. /* disable writing */
  162. rtc_base[0x7ff8] = 0x00;
  163. spin_unlock_irqrestore(&rtc_lock, flags);
  164. return 0;
  165. }
  166. void momenco_timer_setup(struct irqaction *irq)
  167. {
  168. setup_irq(7, irq); /* Timer interrupt, unmask status IM7 */
  169. }
  170. void momenco_time_init(void)
  171. {
  172. setup_wired_tlb_entries();
  173. /*
  174. * Ocelot-3 board has been built with both
  175. * the Rm7900 and the Rm7065C
  176. */
  177. mips_hpt_frequency = cpu_clock / 2;
  178. board_timer_setup = momenco_timer_setup;
  179. rtc_mips_get_time = m48t37y_get_time;
  180. rtc_mips_set_time = m48t37y_set_time;
  181. }
  182. /*
  183. * PCI Support for Ocelot-3
  184. */
  185. /* Bus #0 IO and MEM space */
  186. #define OCELOT_3_PCI_IO_0_START 0xe0000000
  187. #define OCELOT_3_PCI_IO_0_SIZE 0x08000000
  188. #define OCELOT_3_PCI_MEM_0_START 0xc0000000
  189. #define OCELOT_3_PCI_MEM_0_SIZE 0x10000000
  190. /* Bus #1 IO and MEM space */
  191. #define OCELOT_3_PCI_IO_1_START 0xe8000000
  192. #define OCELOT_3_PCI_IO_1_SIZE 0x08000000
  193. #define OCELOT_3_PCI_MEM_1_START 0xd0000000
  194. #define OCELOT_3_PCI_MEM_1_SIZE 0x10000000
  195. static struct resource mv_pci_io_mem0_resource = {
  196. .name = "MV64340 PCI0 IO MEM",
  197. .start = OCELOT_3_PCI_IO_0_START,
  198. .end = OCELOT_3_PCI_IO_0_START + OCELOT_3_PCI_IO_0_SIZE - 1,
  199. .flags = IORESOURCE_IO,
  200. };
  201. static struct resource mv_pci_io_mem1_resource = {
  202. .name = "MV64340 PCI1 IO MEM",
  203. .start = OCELOT_3_PCI_IO_1_START,
  204. .end = OCELOT_3_PCI_IO_1_START + OCELOT_3_PCI_IO_1_SIZE - 1,
  205. .flags = IORESOURCE_IO,
  206. };
  207. static struct resource mv_pci_mem0_resource = {
  208. .name = "MV64340 PCI0 MEM",
  209. .start = OCELOT_3_PCI_MEM_0_START,
  210. .end = OCELOT_3_PCI_MEM_0_START + OCELOT_3_PCI_MEM_0_SIZE - 1,
  211. .flags = IORESOURCE_MEM,
  212. };
  213. static struct resource mv_pci_mem1_resource = {
  214. .name = "MV64340 PCI1 MEM",
  215. .start = OCELOT_3_PCI_MEM_1_START,
  216. .end = OCELOT_3_PCI_MEM_1_START + OCELOT_3_PCI_MEM_1_SIZE - 1,
  217. .flags = IORESOURCE_MEM,
  218. };
  219. static struct mv_pci_controller mv_bus0_controller = {
  220. .pcic = {
  221. .pci_ops = &mv_pci_ops,
  222. .mem_resource = &mv_pci_mem0_resource,
  223. .io_resource = &mv_pci_io_mem0_resource,
  224. },
  225. .config_addr = MV64340_PCI_0_CONFIG_ADDR,
  226. .config_vreg = MV64340_PCI_0_CONFIG_DATA_VIRTUAL_REG,
  227. };
  228. static struct mv_pci_controller mv_bus1_controller = {
  229. .pcic = {
  230. .pci_ops = &mv_pci_ops,
  231. .mem_resource = &mv_pci_mem1_resource,
  232. .io_resource = &mv_pci_io_mem1_resource,
  233. },
  234. .config_addr = MV64340_PCI_1_CONFIG_ADDR,
  235. .config_vreg = MV64340_PCI_1_CONFIG_DATA_VIRTUAL_REG,
  236. };
  237. static __init int __init ja_pci_init(void)
  238. {
  239. uint32_t enable;
  240. extern int pci_probe_only;
  241. /* PMON will assign PCI resources */
  242. pci_probe_only = 1;
  243. enable = ~MV_READ(MV64340_BASE_ADDR_ENABLE);
  244. /*
  245. * We require at least one enabled I/O or PCI memory window or we
  246. * will ignore this PCI bus. We ignore PCI windows 1, 2 and 3.
  247. */
  248. if (enable & (0x01 << 9) || enable & (0x01 << 10))
  249. register_pci_controller(&mv_bus0_controller.pcic);
  250. if (enable & (0x01 << 14) || enable & (0x01 << 15))
  251. register_pci_controller(&mv_bus1_controller.pcic);
  252. ioport_resource.end = OCELOT_3_PCI_IO_0_START + OCELOT_3_PCI_IO_0_SIZE +
  253. OCELOT_3_PCI_IO_1_SIZE - 1;
  254. iomem_resource.end = OCELOT_3_PCI_MEM_0_START + OCELOT_3_PCI_MEM_0_SIZE +
  255. OCELOT_3_PCI_MEM_1_SIZE - 1;
  256. set_io_port_base(OCELOT_3_PCI_IO_0_START); /* mips_io_port_base */
  257. return 0;
  258. }
  259. arch_initcall(ja_pci_init);
  260. void __init plat_setup(void)
  261. {
  262. unsigned int tmpword;
  263. board_time_init = momenco_time_init;
  264. _machine_restart = momenco_ocelot_restart;
  265. _machine_halt = momenco_ocelot_halt;
  266. pm_power_off = momenco_ocelot_power_off;
  267. /* Wired TLB entries */
  268. setup_wired_tlb_entries();
  269. /* shut down ethernet ports, just to be sure our memory doesn't get
  270. * corrupted by random ethernet traffic.
  271. */
  272. MV_WRITE(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(0), 0xff << 8);
  273. MV_WRITE(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(1), 0xff << 8);
  274. MV_WRITE(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(0), 0xff << 8);
  275. MV_WRITE(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(1), 0xff << 8);
  276. do {}
  277. while (MV_READ(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(0)) & 0xff);
  278. do {}
  279. while (MV_READ(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(1)) & 0xff);
  280. do {}
  281. while (MV_READ(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(0)) & 0xff);
  282. do {}
  283. while (MV_READ(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(1)) & 0xff);
  284. MV_WRITE(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(0),
  285. MV_READ(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(0)) & ~1);
  286. MV_WRITE(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(1),
  287. MV_READ(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(1)) & ~1);
  288. /* Turn off the Bit-Error LED */
  289. OCELOT_FPGA_WRITE(0x80, CLR);
  290. tmpword = OCELOT_FPGA_READ(BOARDREV);
  291. if (tmpword < 26)
  292. printk("Momenco Ocelot-3: Board Assembly Rev. %c\n",
  293. 'A'+tmpword);
  294. else
  295. printk("Momenco Ocelot-3: Board Assembly Revision #0x%x\n",
  296. tmpword);
  297. tmpword = OCELOT_FPGA_READ(FPGA_REV);
  298. printk("FPGA Rev: %d.%d\n", tmpword>>4, tmpword&15);
  299. tmpword = OCELOT_FPGA_READ(RESET_STATUS);
  300. printk("Reset reason: 0x%x\n", tmpword);
  301. switch (tmpword) {
  302. case 0x1:
  303. printk(" - Power-up reset\n");
  304. break;
  305. case 0x2:
  306. printk(" - Push-button reset\n");
  307. break;
  308. case 0x4:
  309. printk(" - cPCI bus reset\n");
  310. break;
  311. case 0x8:
  312. printk(" - Watchdog reset\n");
  313. break;
  314. case 0x10:
  315. printk(" - Software reset\n");
  316. break;
  317. default:
  318. printk(" - Unknown reset cause\n");
  319. }
  320. reset_reason = tmpword;
  321. OCELOT_FPGA_WRITE(0xff, RESET_STATUS);
  322. tmpword = OCELOT_FPGA_READ(CPCI_ID);
  323. printk("cPCI ID register: 0x%02x\n", tmpword);
  324. printk(" - Slot number: %d\n", tmpword & 0x1f);
  325. printk(" - PCI bus present: %s\n", tmpword & 0x40 ? "yes" : "no");
  326. printk(" - System Slot: %s\n", tmpword & 0x20 ? "yes" : "no");
  327. tmpword = OCELOT_FPGA_READ(BOARD_STATUS);
  328. printk("Board Status register: 0x%02x\n", tmpword);
  329. printk(" - User jumper: %s\n", (tmpword & 0x80)?"installed":"absent");
  330. printk(" - Boot flash write jumper: %s\n", (tmpword&0x40)?"installed":"absent");
  331. printk(" - L3 cache size: %d MB\n", (1<<((tmpword&12) >> 2))&~1);
  332. /* Support for 128 MB memory */
  333. add_memory_region(0x0, 0x08000000, BOOT_MEM_RAM);
  334. }