malta_int.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342
  1. /*
  2. * Carsten Langgaard, carstenl@mips.com
  3. * Copyright (C) 2000, 2001, 2004 MIPS Technologies, Inc.
  4. * Copyright (C) 2001 Ralf Baechle
  5. *
  6. * This program is free software; you can distribute it and/or modify it
  7. * under the terms of the GNU General Public License (Version 2) as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  13. * for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, write to the Free Software Foundation, Inc.,
  17. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  18. *
  19. * Routines for generic manipulation of the interrupts found on the MIPS
  20. * Malta board.
  21. * The interrupt controller is located in the South Bridge a PIIX4 device
  22. * with two internal 82C95 interrupt controllers.
  23. */
  24. #include <linux/init.h>
  25. #include <linux/irq.h>
  26. #include <linux/sched.h>
  27. #include <linux/slab.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/kernel_stat.h>
  30. #include <linux/random.h>
  31. #include <asm/i8259.h>
  32. #include <asm/irq_cpu.h>
  33. #include <asm/io.h>
  34. #include <asm/mips-boards/malta.h>
  35. #include <asm/mips-boards/maltaint.h>
  36. #include <asm/mips-boards/piix4.h>
  37. #include <asm/gt64120.h>
  38. #include <asm/mips-boards/generic.h>
  39. #include <asm/mips-boards/msc01_pci.h>
  40. #include <asm/msc01_ic.h>
  41. extern void mips_timer_interrupt(void);
  42. static DEFINE_SPINLOCK(mips_irq_lock);
  43. static inline int mips_pcibios_iack(void)
  44. {
  45. int irq;
  46. u32 dummy;
  47. /*
  48. * Determine highest priority pending interrupt by performing
  49. * a PCI Interrupt Acknowledge cycle.
  50. */
  51. switch(mips_revision_corid) {
  52. case MIPS_REVISION_CORID_CORE_MSC:
  53. case MIPS_REVISION_CORID_CORE_FPGA2:
  54. case MIPS_REVISION_CORID_CORE_FPGA3:
  55. case MIPS_REVISION_CORID_CORE_EMUL_MSC:
  56. MSC_READ(MSC01_PCI_IACK, irq);
  57. irq &= 0xff;
  58. break;
  59. case MIPS_REVISION_CORID_QED_RM5261:
  60. case MIPS_REVISION_CORID_CORE_LV:
  61. case MIPS_REVISION_CORID_CORE_FPGA:
  62. case MIPS_REVISION_CORID_CORE_FPGAR2:
  63. irq = GT_READ(GT_PCI0_IACK_OFS);
  64. irq &= 0xff;
  65. break;
  66. case MIPS_REVISION_CORID_BONITO64:
  67. case MIPS_REVISION_CORID_CORE_20K:
  68. case MIPS_REVISION_CORID_CORE_EMUL_BON:
  69. /* The following will generate a PCI IACK cycle on the
  70. * Bonito controller. It's a little bit kludgy, but it
  71. * was the easiest way to implement it in hardware at
  72. * the given time.
  73. */
  74. BONITO_PCIMAP_CFG = 0x20000;
  75. /* Flush Bonito register block */
  76. dummy = BONITO_PCIMAP_CFG;
  77. iob(); /* sync */
  78. irq = *(volatile u32 *)(_pcictrl_bonito_pcicfg);
  79. iob(); /* sync */
  80. irq &= 0xff;
  81. BONITO_PCIMAP_CFG = 0;
  82. break;
  83. default:
  84. printk("Unknown Core card, don't know the system controller.\n");
  85. return -1;
  86. }
  87. return irq;
  88. }
  89. static inline int get_int(void)
  90. {
  91. unsigned long flags;
  92. int irq;
  93. spin_lock_irqsave(&mips_irq_lock, flags);
  94. irq = mips_pcibios_iack();
  95. /*
  96. * The only way we can decide if an interrupt is spurious
  97. * is by checking the 8259 registers. This needs a spinlock
  98. * on an SMP system, so leave it up to the generic code...
  99. */
  100. spin_unlock_irqrestore(&mips_irq_lock, flags);
  101. return irq;
  102. }
  103. static void malta_hw0_irqdispatch(struct pt_regs *regs)
  104. {
  105. int irq;
  106. irq = get_int();
  107. if (irq < 0) {
  108. return; /* interrupt has already been cleared */
  109. }
  110. do_IRQ(MALTA_INT_BASE+irq, regs);
  111. }
  112. void corehi_irqdispatch(struct pt_regs *regs)
  113. {
  114. unsigned int intrcause,datalo,datahi;
  115. unsigned int pcimstat, intisr, inten, intpol, intedge, intsteer, pcicmd, pcibadaddr;
  116. printk("CoreHI interrupt, shouldn't happen, so we die here!!!\n");
  117. printk("epc : %08lx\nStatus: %08lx\nCause : %08lx\nbadVaddr : %08lx\n"
  118. , regs->cp0_epc, regs->cp0_status, regs->cp0_cause, regs->cp0_badvaddr);
  119. /* Read all the registers and then print them as there is a
  120. problem with interspersed printk's upsetting the Bonito controller.
  121. Do it for the others too.
  122. */
  123. switch(mips_revision_corid) {
  124. case MIPS_REVISION_CORID_CORE_MSC:
  125. case MIPS_REVISION_CORID_CORE_FPGA2:
  126. case MIPS_REVISION_CORID_CORE_FPGA3:
  127. case MIPS_REVISION_CORID_CORE_EMUL_MSC:
  128. ll_msc_irq(regs);
  129. break;
  130. case MIPS_REVISION_CORID_QED_RM5261:
  131. case MIPS_REVISION_CORID_CORE_LV:
  132. case MIPS_REVISION_CORID_CORE_FPGA:
  133. case MIPS_REVISION_CORID_CORE_FPGAR2:
  134. intrcause = GT_READ(GT_INTRCAUSE_OFS);
  135. datalo = GT_READ(GT_CPUERR_ADDRLO_OFS);
  136. datahi = GT_READ(GT_CPUERR_ADDRHI_OFS);
  137. printk("GT_INTRCAUSE = %08x\n", intrcause);
  138. printk("GT_CPUERR_ADDR = %02x%08x\n", datahi, datalo);
  139. break;
  140. case MIPS_REVISION_CORID_BONITO64:
  141. case MIPS_REVISION_CORID_CORE_20K:
  142. case MIPS_REVISION_CORID_CORE_EMUL_BON:
  143. pcibadaddr = BONITO_PCIBADADDR;
  144. pcimstat = BONITO_PCIMSTAT;
  145. intisr = BONITO_INTISR;
  146. inten = BONITO_INTEN;
  147. intpol = BONITO_INTPOL;
  148. intedge = BONITO_INTEDGE;
  149. intsteer = BONITO_INTSTEER;
  150. pcicmd = BONITO_PCICMD;
  151. printk("BONITO_INTISR = %08x\n", intisr);
  152. printk("BONITO_INTEN = %08x\n", inten);
  153. printk("BONITO_INTPOL = %08x\n", intpol);
  154. printk("BONITO_INTEDGE = %08x\n", intedge);
  155. printk("BONITO_INTSTEER = %08x\n", intsteer);
  156. printk("BONITO_PCICMD = %08x\n", pcicmd);
  157. printk("BONITO_PCIBADADDR = %08x\n", pcibadaddr);
  158. printk("BONITO_PCIMSTAT = %08x\n", pcimstat);
  159. break;
  160. }
  161. /* We die here*/
  162. die("CoreHi interrupt", regs);
  163. }
  164. static inline int clz(unsigned long x)
  165. {
  166. __asm__ (
  167. " .set push \n"
  168. " .set mips32 \n"
  169. " clz %0, %1 \n"
  170. " .set pop \n"
  171. : "=r" (x)
  172. : "r" (x));
  173. return x;
  174. }
  175. /*
  176. * Version of ffs that only looks at bits 12..15.
  177. */
  178. static inline unsigned int irq_ffs(unsigned int pending)
  179. {
  180. #if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
  181. return -clz(pending) + 31 - CAUSEB_IP;
  182. #else
  183. unsigned int a0 = 7;
  184. unsigned int t0;
  185. t0 = s0 & 0xf000;
  186. t0 = t0 < 1;
  187. t0 = t0 << 2;
  188. a0 = a0 - t0;
  189. s0 = s0 << t0;
  190. t0 = s0 & 0xc000;
  191. t0 = t0 < 1;
  192. t0 = t0 << 1;
  193. a0 = a0 - t0;
  194. s0 = s0 << t0;
  195. t0 = s0 & 0x8000;
  196. t0 = t0 < 1;
  197. //t0 = t0 << 2;
  198. a0 = a0 - t0;
  199. //s0 = s0 << t0;
  200. return a0;
  201. #endif
  202. }
  203. /*
  204. * IRQs on the Malta board look basically (barring software IRQs which we
  205. * don't use at all and all external interrupt sources are combined together
  206. * on hardware interrupt 0 (MIPS IRQ 2)) like:
  207. *
  208. * MIPS IRQ Source
  209. * -------- ------
  210. * 0 Software (ignored)
  211. * 1 Software (ignored)
  212. * 2 Combined hardware interrupt (hw0)
  213. * 3 Hardware (ignored)
  214. * 4 Hardware (ignored)
  215. * 5 Hardware (ignored)
  216. * 6 Hardware (ignored)
  217. * 7 R4k timer (what we use)
  218. *
  219. * We handle the IRQ according to _our_ priority which is:
  220. *
  221. * Highest ---- R4k Timer
  222. * Lowest ---- Combined hardware interrupt
  223. *
  224. * then we just return, if multiple IRQs are pending then we will just take
  225. * another exception, big deal.
  226. */
  227. asmlinkage void plat_irq_dispatch(struct pt_regs *regs)
  228. {
  229. unsigned int pending = read_c0_cause() & read_c0_status() & ST0_IM;
  230. int irq;
  231. irq = irq_ffs(pending);
  232. if (irq == MIPSCPU_INT_I8259A)
  233. malta_hw0_irqdispatch(regs);
  234. else if (irq > 0)
  235. do_IRQ(MIPSCPU_INT_BASE + irq, regs);
  236. else
  237. spurious_interrupt(regs);
  238. }
  239. static struct irqaction i8259irq = {
  240. .handler = no_action,
  241. .name = "XT-PIC cascade"
  242. };
  243. static struct irqaction corehi_irqaction = {
  244. .handler = no_action,
  245. .name = "CoreHi"
  246. };
  247. msc_irqmap_t __initdata msc_irqmap[] = {
  248. {MSC01C_INT_TMR, MSC01_IRQ_EDGE, 0},
  249. {MSC01C_INT_PCI, MSC01_IRQ_LEVEL, 0},
  250. };
  251. int __initdata msc_nr_irqs = sizeof(msc_irqmap)/sizeof(msc_irqmap_t);
  252. msc_irqmap_t __initdata msc_eicirqmap[] = {
  253. {MSC01E_INT_SW0, MSC01_IRQ_LEVEL, 0},
  254. {MSC01E_INT_SW1, MSC01_IRQ_LEVEL, 0},
  255. {MSC01E_INT_I8259A, MSC01_IRQ_LEVEL, 0},
  256. {MSC01E_INT_SMI, MSC01_IRQ_LEVEL, 0},
  257. {MSC01E_INT_COREHI, MSC01_IRQ_LEVEL, 0},
  258. {MSC01E_INT_CORELO, MSC01_IRQ_LEVEL, 0},
  259. {MSC01E_INT_TMR, MSC01_IRQ_EDGE, 0},
  260. {MSC01E_INT_PCI, MSC01_IRQ_LEVEL, 0},
  261. {MSC01E_INT_PERFCTR, MSC01_IRQ_LEVEL, 0},
  262. {MSC01E_INT_CPUCTR, MSC01_IRQ_LEVEL, 0}
  263. };
  264. int __initdata msc_nr_eicirqs = sizeof(msc_eicirqmap)/sizeof(msc_irqmap_t);
  265. void __init arch_init_irq(void)
  266. {
  267. init_i8259_irqs();
  268. if (!cpu_has_veic)
  269. mips_cpu_irq_init (MIPSCPU_INT_BASE);
  270. switch(mips_revision_corid) {
  271. case MIPS_REVISION_CORID_CORE_MSC:
  272. case MIPS_REVISION_CORID_CORE_FPGA2:
  273. case MIPS_REVISION_CORID_CORE_FPGA3:
  274. case MIPS_REVISION_CORID_CORE_EMUL_MSC:
  275. if (cpu_has_veic)
  276. init_msc_irqs (MSC01E_INT_BASE, msc_eicirqmap, msc_nr_eicirqs);
  277. else
  278. init_msc_irqs (MSC01C_INT_BASE, msc_irqmap, msc_nr_irqs);
  279. }
  280. if (cpu_has_veic) {
  281. set_vi_handler (MSC01E_INT_I8259A, malta_hw0_irqdispatch);
  282. set_vi_handler (MSC01E_INT_COREHI, corehi_irqdispatch);
  283. setup_irq (MSC01E_INT_BASE+MSC01E_INT_I8259A, &i8259irq);
  284. setup_irq (MSC01E_INT_BASE+MSC01E_INT_COREHI, &corehi_irqaction);
  285. }
  286. else if (cpu_has_vint) {
  287. set_vi_handler (MIPSCPU_INT_I8259A, malta_hw0_irqdispatch);
  288. set_vi_handler (MIPSCPU_INT_COREHI, corehi_irqdispatch);
  289. #ifdef CONFIG_MIPS_MT_SMTC
  290. setup_irq_smtc (MIPSCPU_INT_BASE+MIPSCPU_INT_I8259A, &i8259irq,
  291. (0x100 << MIPSCPU_INT_I8259A));
  292. setup_irq_smtc (MIPSCPU_INT_BASE+MIPSCPU_INT_COREHI,
  293. &corehi_irqaction, (0x100 << MIPSCPU_INT_COREHI));
  294. #else /* Not SMTC */
  295. setup_irq (MIPSCPU_INT_BASE+MIPSCPU_INT_I8259A, &i8259irq);
  296. setup_irq (MIPSCPU_INT_BASE+MIPSCPU_INT_COREHI, &corehi_irqaction);
  297. #endif /* CONFIG_MIPS_MT_SMTC */
  298. }
  299. else {
  300. setup_irq (MIPSCPU_INT_BASE+MIPSCPU_INT_I8259A, &i8259irq);
  301. setup_irq (MIPSCPU_INT_BASE+MIPSCPU_INT_COREHI, &corehi_irqaction);
  302. }
  303. }