setup.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897
  1. /*
  2. * Architecture-specific setup.
  3. *
  4. * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Stephane Eranian <eranian@hpl.hp.com>
  7. * Copyright (C) 2000, 2004 Intel Corp
  8. * Rohit Seth <rohit.seth@intel.com>
  9. * Suresh Siddha <suresh.b.siddha@intel.com>
  10. * Gordon Jin <gordon.jin@intel.com>
  11. * Copyright (C) 1999 VA Linux Systems
  12. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  13. *
  14. * 12/26/04 S.Siddha, G.Jin, R.Seth
  15. * Add multi-threading and multi-core detection
  16. * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
  17. * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
  18. * 03/31/00 R.Seth cpu_initialized and current->processor fixes
  19. * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
  20. * 02/01/00 R.Seth fixed get_cpuinfo for SMP
  21. * 01/07/99 S.Eranian added the support for command line argument
  22. * 06/24/99 W.Drummond added boot_cpu_data.
  23. * 05/28/05 Z. Menyhart Dynamic stride size for "flush_icache_range()"
  24. */
  25. #include <linux/config.h>
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/acpi.h>
  29. #include <linux/bootmem.h>
  30. #include <linux/console.h>
  31. #include <linux/delay.h>
  32. #include <linux/kernel.h>
  33. #include <linux/reboot.h>
  34. #include <linux/sched.h>
  35. #include <linux/seq_file.h>
  36. #include <linux/string.h>
  37. #include <linux/threads.h>
  38. #include <linux/tty.h>
  39. #include <linux/dmi.h>
  40. #include <linux/serial.h>
  41. #include <linux/serial_core.h>
  42. #include <linux/efi.h>
  43. #include <linux/initrd.h>
  44. #include <linux/pm.h>
  45. #include <linux/cpufreq.h>
  46. #include <asm/ia32.h>
  47. #include <asm/machvec.h>
  48. #include <asm/mca.h>
  49. #include <asm/meminit.h>
  50. #include <asm/page.h>
  51. #include <asm/patch.h>
  52. #include <asm/pgtable.h>
  53. #include <asm/processor.h>
  54. #include <asm/sal.h>
  55. #include <asm/sections.h>
  56. #include <asm/serial.h>
  57. #include <asm/setup.h>
  58. #include <asm/smp.h>
  59. #include <asm/system.h>
  60. #include <asm/unistd.h>
  61. #include <asm/system.h>
  62. #if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
  63. # error "struct cpuinfo_ia64 too big!"
  64. #endif
  65. #ifdef CONFIG_SMP
  66. unsigned long __per_cpu_offset[NR_CPUS];
  67. EXPORT_SYMBOL(__per_cpu_offset);
  68. #endif
  69. extern void ia64_setup_printk_clock(void);
  70. DEFINE_PER_CPU(struct cpuinfo_ia64, cpu_info);
  71. DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
  72. DEFINE_PER_CPU(unsigned long, ia64_phys_stacked_size_p8);
  73. unsigned long ia64_cycles_per_usec;
  74. struct ia64_boot_param *ia64_boot_param;
  75. struct screen_info screen_info;
  76. unsigned long vga_console_iobase;
  77. unsigned long vga_console_membase;
  78. static struct resource data_resource = {
  79. .name = "Kernel data",
  80. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  81. };
  82. static struct resource code_resource = {
  83. .name = "Kernel code",
  84. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  85. };
  86. extern void efi_initialize_iomem_resources(struct resource *,
  87. struct resource *);
  88. extern char _text[], _end[], _etext[];
  89. unsigned long ia64_max_cacheline_size;
  90. int dma_get_cache_alignment(void)
  91. {
  92. return ia64_max_cacheline_size;
  93. }
  94. EXPORT_SYMBOL(dma_get_cache_alignment);
  95. unsigned long ia64_iobase; /* virtual address for I/O accesses */
  96. EXPORT_SYMBOL(ia64_iobase);
  97. struct io_space io_space[MAX_IO_SPACES];
  98. EXPORT_SYMBOL(io_space);
  99. unsigned int num_io_spaces;
  100. /*
  101. * "flush_icache_range()" needs to know what processor dependent stride size to use
  102. * when it makes i-cache(s) coherent with d-caches.
  103. */
  104. #define I_CACHE_STRIDE_SHIFT 5 /* Safest way to go: 32 bytes by 32 bytes */
  105. unsigned long ia64_i_cache_stride_shift = ~0;
  106. /*
  107. * The merge_mask variable needs to be set to (max(iommu_page_size(iommu)) - 1). This
  108. * mask specifies a mask of address bits that must be 0 in order for two buffers to be
  109. * mergeable by the I/O MMU (i.e., the end address of the first buffer and the start
  110. * address of the second buffer must be aligned to (merge_mask+1) in order to be
  111. * mergeable). By default, we assume there is no I/O MMU which can merge physically
  112. * discontiguous buffers, so we set the merge_mask to ~0UL, which corresponds to a iommu
  113. * page-size of 2^64.
  114. */
  115. unsigned long ia64_max_iommu_merge_mask = ~0UL;
  116. EXPORT_SYMBOL(ia64_max_iommu_merge_mask);
  117. /*
  118. * We use a special marker for the end of memory and it uses the extra (+1) slot
  119. */
  120. struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1] __initdata;
  121. int num_rsvd_regions __initdata;
  122. /*
  123. * Filter incoming memory segments based on the primitive map created from the boot
  124. * parameters. Segments contained in the map are removed from the memory ranges. A
  125. * caller-specified function is called with the memory ranges that remain after filtering.
  126. * This routine does not assume the incoming segments are sorted.
  127. */
  128. int __init
  129. filter_rsvd_memory (unsigned long start, unsigned long end, void *arg)
  130. {
  131. unsigned long range_start, range_end, prev_start;
  132. void (*func)(unsigned long, unsigned long, int);
  133. int i;
  134. #if IGNORE_PFN0
  135. if (start == PAGE_OFFSET) {
  136. printk(KERN_WARNING "warning: skipping physical page 0\n");
  137. start += PAGE_SIZE;
  138. if (start >= end) return 0;
  139. }
  140. #endif
  141. /*
  142. * lowest possible address(walker uses virtual)
  143. */
  144. prev_start = PAGE_OFFSET;
  145. func = arg;
  146. for (i = 0; i < num_rsvd_regions; ++i) {
  147. range_start = max(start, prev_start);
  148. range_end = min(end, rsvd_region[i].start);
  149. if (range_start < range_end)
  150. call_pernode_memory(__pa(range_start), range_end - range_start, func);
  151. /* nothing more available in this segment */
  152. if (range_end == end) return 0;
  153. prev_start = rsvd_region[i].end;
  154. }
  155. /* end of memory marker allows full processing inside loop body */
  156. return 0;
  157. }
  158. static void __init
  159. sort_regions (struct rsvd_region *rsvd_region, int max)
  160. {
  161. int j;
  162. /* simple bubble sorting */
  163. while (max--) {
  164. for (j = 0; j < max; ++j) {
  165. if (rsvd_region[j].start > rsvd_region[j+1].start) {
  166. struct rsvd_region tmp;
  167. tmp = rsvd_region[j];
  168. rsvd_region[j] = rsvd_region[j + 1];
  169. rsvd_region[j + 1] = tmp;
  170. }
  171. }
  172. }
  173. }
  174. /*
  175. * Request address space for all standard resources
  176. */
  177. static int __init register_memory(void)
  178. {
  179. code_resource.start = ia64_tpa(_text);
  180. code_resource.end = ia64_tpa(_etext) - 1;
  181. data_resource.start = ia64_tpa(_etext);
  182. data_resource.end = ia64_tpa(_end) - 1;
  183. efi_initialize_iomem_resources(&code_resource, &data_resource);
  184. return 0;
  185. }
  186. __initcall(register_memory);
  187. /**
  188. * reserve_memory - setup reserved memory areas
  189. *
  190. * Setup the reserved memory areas set aside for the boot parameters,
  191. * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
  192. * see include/asm-ia64/meminit.h if you need to define more.
  193. */
  194. void __init
  195. reserve_memory (void)
  196. {
  197. int n = 0;
  198. /*
  199. * none of the entries in this table overlap
  200. */
  201. rsvd_region[n].start = (unsigned long) ia64_boot_param;
  202. rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
  203. n++;
  204. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
  205. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
  206. n++;
  207. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
  208. rsvd_region[n].end = (rsvd_region[n].start
  209. + strlen(__va(ia64_boot_param->command_line)) + 1);
  210. n++;
  211. rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
  212. rsvd_region[n].end = (unsigned long) ia64_imva(_end);
  213. n++;
  214. #ifdef CONFIG_BLK_DEV_INITRD
  215. if (ia64_boot_param->initrd_start) {
  216. rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
  217. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
  218. n++;
  219. }
  220. #endif
  221. efi_memmap_init(&rsvd_region[n].start, &rsvd_region[n].end);
  222. n++;
  223. /* end of memory marker */
  224. rsvd_region[n].start = ~0UL;
  225. rsvd_region[n].end = ~0UL;
  226. n++;
  227. num_rsvd_regions = n;
  228. sort_regions(rsvd_region, num_rsvd_regions);
  229. }
  230. /**
  231. * find_initrd - get initrd parameters from the boot parameter structure
  232. *
  233. * Grab the initrd start and end from the boot parameter struct given us by
  234. * the boot loader.
  235. */
  236. void __init
  237. find_initrd (void)
  238. {
  239. #ifdef CONFIG_BLK_DEV_INITRD
  240. if (ia64_boot_param->initrd_start) {
  241. initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
  242. initrd_end = initrd_start+ia64_boot_param->initrd_size;
  243. printk(KERN_INFO "Initial ramdisk at: 0x%lx (%lu bytes)\n",
  244. initrd_start, ia64_boot_param->initrd_size);
  245. }
  246. #endif
  247. }
  248. static void __init
  249. io_port_init (void)
  250. {
  251. unsigned long phys_iobase;
  252. /*
  253. * Set `iobase' based on the EFI memory map or, failing that, the
  254. * value firmware left in ar.k0.
  255. *
  256. * Note that in ia32 mode, IN/OUT instructions use ar.k0 to compute
  257. * the port's virtual address, so ia32_load_state() loads it with a
  258. * user virtual address. But in ia64 mode, glibc uses the
  259. * *physical* address in ar.k0 to mmap the appropriate area from
  260. * /dev/mem, and the inX()/outX() interfaces use MMIO. In both
  261. * cases, user-mode can only use the legacy 0-64K I/O port space.
  262. *
  263. * ar.k0 is not involved in kernel I/O port accesses, which can use
  264. * any of the I/O port spaces and are done via MMIO using the
  265. * virtual mmio_base from the appropriate io_space[].
  266. */
  267. phys_iobase = efi_get_iobase();
  268. if (!phys_iobase) {
  269. phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
  270. printk(KERN_INFO "No I/O port range found in EFI memory map, "
  271. "falling back to AR.KR0 (0x%lx)\n", phys_iobase);
  272. }
  273. ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
  274. ia64_set_kr(IA64_KR_IO_BASE, __pa(ia64_iobase));
  275. /* setup legacy IO port space */
  276. io_space[0].mmio_base = ia64_iobase;
  277. io_space[0].sparse = 1;
  278. num_io_spaces = 1;
  279. }
  280. /**
  281. * early_console_setup - setup debugging console
  282. *
  283. * Consoles started here require little enough setup that we can start using
  284. * them very early in the boot process, either right after the machine
  285. * vector initialization, or even before if the drivers can detect their hw.
  286. *
  287. * Returns non-zero if a console couldn't be setup.
  288. */
  289. static inline int __init
  290. early_console_setup (char *cmdline)
  291. {
  292. int earlycons = 0;
  293. #ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
  294. {
  295. extern int sn_serial_console_early_setup(void);
  296. if (!sn_serial_console_early_setup())
  297. earlycons++;
  298. }
  299. #endif
  300. #ifdef CONFIG_EFI_PCDP
  301. if (!efi_setup_pcdp_console(cmdline))
  302. earlycons++;
  303. #endif
  304. #ifdef CONFIG_SERIAL_8250_CONSOLE
  305. if (!early_serial_console_init(cmdline))
  306. earlycons++;
  307. #endif
  308. return (earlycons) ? 0 : -1;
  309. }
  310. static inline void
  311. mark_bsp_online (void)
  312. {
  313. #ifdef CONFIG_SMP
  314. /* If we register an early console, allow CPU 0 to printk */
  315. cpu_set(smp_processor_id(), cpu_online_map);
  316. #endif
  317. }
  318. #ifdef CONFIG_SMP
  319. static void __init
  320. check_for_logical_procs (void)
  321. {
  322. pal_logical_to_physical_t info;
  323. s64 status;
  324. status = ia64_pal_logical_to_phys(0, &info);
  325. if (status == -1) {
  326. printk(KERN_INFO "No logical to physical processor mapping "
  327. "available\n");
  328. return;
  329. }
  330. if (status) {
  331. printk(KERN_ERR "ia64_pal_logical_to_phys failed with %ld\n",
  332. status);
  333. return;
  334. }
  335. /*
  336. * Total number of siblings that BSP has. Though not all of them
  337. * may have booted successfully. The correct number of siblings
  338. * booted is in info.overview_num_log.
  339. */
  340. smp_num_siblings = info.overview_tpc;
  341. smp_num_cpucores = info.overview_cpp;
  342. }
  343. #endif
  344. static __initdata int nomca;
  345. static __init int setup_nomca(char *s)
  346. {
  347. nomca = 1;
  348. return 0;
  349. }
  350. early_param("nomca", setup_nomca);
  351. void __init
  352. setup_arch (char **cmdline_p)
  353. {
  354. unw_init();
  355. ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
  356. *cmdline_p = __va(ia64_boot_param->command_line);
  357. strlcpy(saved_command_line, *cmdline_p, COMMAND_LINE_SIZE);
  358. efi_init();
  359. io_port_init();
  360. parse_early_param();
  361. #ifdef CONFIG_IA64_GENERIC
  362. machvec_init(NULL);
  363. #endif
  364. if (early_console_setup(*cmdline_p) == 0)
  365. mark_bsp_online();
  366. #ifdef CONFIG_ACPI
  367. /* Initialize the ACPI boot-time table parser */
  368. acpi_table_init();
  369. # ifdef CONFIG_ACPI_NUMA
  370. acpi_numa_init();
  371. # endif
  372. #else
  373. # ifdef CONFIG_SMP
  374. smp_build_cpu_map(); /* happens, e.g., with the Ski simulator */
  375. # endif
  376. #endif /* CONFIG_APCI_BOOT */
  377. find_memory();
  378. /* process SAL system table: */
  379. ia64_sal_init(__va(efi.sal_systab));
  380. ia64_setup_printk_clock();
  381. #ifdef CONFIG_SMP
  382. cpu_physical_id(0) = hard_smp_processor_id();
  383. cpu_set(0, cpu_sibling_map[0]);
  384. cpu_set(0, cpu_core_map[0]);
  385. check_for_logical_procs();
  386. if (smp_num_cpucores > 1)
  387. printk(KERN_INFO
  388. "cpu package is Multi-Core capable: number of cores=%d\n",
  389. smp_num_cpucores);
  390. if (smp_num_siblings > 1)
  391. printk(KERN_INFO
  392. "cpu package is Multi-Threading capable: number of siblings=%d\n",
  393. smp_num_siblings);
  394. #endif
  395. cpu_init(); /* initialize the bootstrap CPU */
  396. mmu_context_init(); /* initialize context_id bitmap */
  397. #ifdef CONFIG_ACPI
  398. acpi_boot_init();
  399. #endif
  400. #ifdef CONFIG_VT
  401. if (!conswitchp) {
  402. # if defined(CONFIG_DUMMY_CONSOLE)
  403. conswitchp = &dummy_con;
  404. # endif
  405. # if defined(CONFIG_VGA_CONSOLE)
  406. /*
  407. * Non-legacy systems may route legacy VGA MMIO range to system
  408. * memory. vga_con probes the MMIO hole, so memory looks like
  409. * a VGA device to it. The EFI memory map can tell us if it's
  410. * memory so we can avoid this problem.
  411. */
  412. if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
  413. conswitchp = &vga_con;
  414. # endif
  415. }
  416. #endif
  417. /* enable IA-64 Machine Check Abort Handling unless disabled */
  418. if (!nomca)
  419. ia64_mca_init();
  420. platform_setup(cmdline_p);
  421. paging_init();
  422. }
  423. /*
  424. * Display cpu info for all cpu's.
  425. */
  426. static int
  427. show_cpuinfo (struct seq_file *m, void *v)
  428. {
  429. #ifdef CONFIG_SMP
  430. # define lpj c->loops_per_jiffy
  431. # define cpunum c->cpu
  432. #else
  433. # define lpj loops_per_jiffy
  434. # define cpunum 0
  435. #endif
  436. static struct {
  437. unsigned long mask;
  438. const char *feature_name;
  439. } feature_bits[] = {
  440. { 1UL << 0, "branchlong" },
  441. { 1UL << 1, "spontaneous deferral"},
  442. { 1UL << 2, "16-byte atomic ops" }
  443. };
  444. char family[32], features[128], *cp, sep;
  445. struct cpuinfo_ia64 *c = v;
  446. unsigned long mask;
  447. unsigned long proc_freq;
  448. int i;
  449. mask = c->features;
  450. switch (c->family) {
  451. case 0x07: memcpy(family, "Itanium", 8); break;
  452. case 0x1f: memcpy(family, "Itanium 2", 10); break;
  453. default: sprintf(family, "%u", c->family); break;
  454. }
  455. /* build the feature string: */
  456. memcpy(features, " standard", 10);
  457. cp = features;
  458. sep = 0;
  459. for (i = 0; i < (int) ARRAY_SIZE(feature_bits); ++i) {
  460. if (mask & feature_bits[i].mask) {
  461. if (sep)
  462. *cp++ = sep;
  463. sep = ',';
  464. *cp++ = ' ';
  465. strcpy(cp, feature_bits[i].feature_name);
  466. cp += strlen(feature_bits[i].feature_name);
  467. mask &= ~feature_bits[i].mask;
  468. }
  469. }
  470. if (mask) {
  471. /* print unknown features as a hex value: */
  472. if (sep)
  473. *cp++ = sep;
  474. sprintf(cp, " 0x%lx", mask);
  475. }
  476. proc_freq = cpufreq_quick_get(cpunum);
  477. if (!proc_freq)
  478. proc_freq = c->proc_freq / 1000;
  479. seq_printf(m,
  480. "processor : %d\n"
  481. "vendor : %s\n"
  482. "arch : IA-64\n"
  483. "family : %s\n"
  484. "model : %u\n"
  485. "revision : %u\n"
  486. "archrev : %u\n"
  487. "features :%s\n" /* don't change this---it _is_ right! */
  488. "cpu number : %lu\n"
  489. "cpu regs : %u\n"
  490. "cpu MHz : %lu.%06lu\n"
  491. "itc MHz : %lu.%06lu\n"
  492. "BogoMIPS : %lu.%02lu\n",
  493. cpunum, c->vendor, family, c->model, c->revision, c->archrev,
  494. features, c->ppn, c->number,
  495. proc_freq / 1000, proc_freq % 1000,
  496. c->itc_freq / 1000000, c->itc_freq % 1000000,
  497. lpj*HZ/500000, (lpj*HZ/5000) % 100);
  498. #ifdef CONFIG_SMP
  499. seq_printf(m, "siblings : %u\n", cpus_weight(cpu_core_map[cpunum]));
  500. if (c->threads_per_core > 1 || c->cores_per_socket > 1)
  501. seq_printf(m,
  502. "physical id: %u\n"
  503. "core id : %u\n"
  504. "thread id : %u\n",
  505. c->socket_id, c->core_id, c->thread_id);
  506. #endif
  507. seq_printf(m,"\n");
  508. return 0;
  509. }
  510. static void *
  511. c_start (struct seq_file *m, loff_t *pos)
  512. {
  513. #ifdef CONFIG_SMP
  514. while (*pos < NR_CPUS && !cpu_isset(*pos, cpu_online_map))
  515. ++*pos;
  516. #endif
  517. return *pos < NR_CPUS ? cpu_data(*pos) : NULL;
  518. }
  519. static void *
  520. c_next (struct seq_file *m, void *v, loff_t *pos)
  521. {
  522. ++*pos;
  523. return c_start(m, pos);
  524. }
  525. static void
  526. c_stop (struct seq_file *m, void *v)
  527. {
  528. }
  529. struct seq_operations cpuinfo_op = {
  530. .start = c_start,
  531. .next = c_next,
  532. .stop = c_stop,
  533. .show = show_cpuinfo
  534. };
  535. static void __cpuinit
  536. identify_cpu (struct cpuinfo_ia64 *c)
  537. {
  538. union {
  539. unsigned long bits[5];
  540. struct {
  541. /* id 0 & 1: */
  542. char vendor[16];
  543. /* id 2 */
  544. u64 ppn; /* processor serial number */
  545. /* id 3: */
  546. unsigned number : 8;
  547. unsigned revision : 8;
  548. unsigned model : 8;
  549. unsigned family : 8;
  550. unsigned archrev : 8;
  551. unsigned reserved : 24;
  552. /* id 4: */
  553. u64 features;
  554. } field;
  555. } cpuid;
  556. pal_vm_info_1_u_t vm1;
  557. pal_vm_info_2_u_t vm2;
  558. pal_status_t status;
  559. unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
  560. int i;
  561. for (i = 0; i < 5; ++i)
  562. cpuid.bits[i] = ia64_get_cpuid(i);
  563. memcpy(c->vendor, cpuid.field.vendor, 16);
  564. #ifdef CONFIG_SMP
  565. c->cpu = smp_processor_id();
  566. /* below default values will be overwritten by identify_siblings()
  567. * for Multi-Threading/Multi-Core capable cpu's
  568. */
  569. c->threads_per_core = c->cores_per_socket = c->num_log = 1;
  570. c->socket_id = -1;
  571. identify_siblings(c);
  572. #endif
  573. c->ppn = cpuid.field.ppn;
  574. c->number = cpuid.field.number;
  575. c->revision = cpuid.field.revision;
  576. c->model = cpuid.field.model;
  577. c->family = cpuid.field.family;
  578. c->archrev = cpuid.field.archrev;
  579. c->features = cpuid.field.features;
  580. status = ia64_pal_vm_summary(&vm1, &vm2);
  581. if (status == PAL_STATUS_SUCCESS) {
  582. impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
  583. phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
  584. }
  585. c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
  586. c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
  587. }
  588. void
  589. setup_per_cpu_areas (void)
  590. {
  591. /* start_kernel() requires this... */
  592. #ifdef CONFIG_ACPI_HOTPLUG_CPU
  593. prefill_possible_map();
  594. #endif
  595. }
  596. /*
  597. * Calculate the max. cache line size.
  598. *
  599. * In addition, the minimum of the i-cache stride sizes is calculated for
  600. * "flush_icache_range()".
  601. */
  602. static void __cpuinit
  603. get_max_cacheline_size (void)
  604. {
  605. unsigned long line_size, max = 1;
  606. unsigned int cache_size = 0;
  607. u64 l, levels, unique_caches;
  608. pal_cache_config_info_t cci;
  609. s64 status;
  610. status = ia64_pal_cache_summary(&levels, &unique_caches);
  611. if (status != 0) {
  612. printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
  613. __FUNCTION__, status);
  614. max = SMP_CACHE_BYTES;
  615. /* Safest setup for "flush_icache_range()" */
  616. ia64_i_cache_stride_shift = I_CACHE_STRIDE_SHIFT;
  617. goto out;
  618. }
  619. for (l = 0; l < levels; ++l) {
  620. status = ia64_pal_cache_config_info(l, /* cache_type (data_or_unified)= */ 2,
  621. &cci);
  622. if (status != 0) {
  623. printk(KERN_ERR
  624. "%s: ia64_pal_cache_config_info(l=%lu, 2) failed (status=%ld)\n",
  625. __FUNCTION__, l, status);
  626. max = SMP_CACHE_BYTES;
  627. /* The safest setup for "flush_icache_range()" */
  628. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  629. cci.pcci_unified = 1;
  630. }
  631. line_size = 1 << cci.pcci_line_size;
  632. if (line_size > max)
  633. max = line_size;
  634. if (cache_size < cci.pcci_cache_size)
  635. cache_size = cci.pcci_cache_size;
  636. if (!cci.pcci_unified) {
  637. status = ia64_pal_cache_config_info(l,
  638. /* cache_type (instruction)= */ 1,
  639. &cci);
  640. if (status != 0) {
  641. printk(KERN_ERR
  642. "%s: ia64_pal_cache_config_info(l=%lu, 1) failed (status=%ld)\n",
  643. __FUNCTION__, l, status);
  644. /* The safest setup for "flush_icache_range()" */
  645. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  646. }
  647. }
  648. if (cci.pcci_stride < ia64_i_cache_stride_shift)
  649. ia64_i_cache_stride_shift = cci.pcci_stride;
  650. }
  651. out:
  652. #ifdef CONFIG_SMP
  653. max_cache_size = max(max_cache_size, cache_size);
  654. #endif
  655. if (max > ia64_max_cacheline_size)
  656. ia64_max_cacheline_size = max;
  657. }
  658. /*
  659. * cpu_init() initializes state that is per-CPU. This function acts
  660. * as a 'CPU state barrier', nothing should get across.
  661. */
  662. void __cpuinit
  663. cpu_init (void)
  664. {
  665. extern void __cpuinit ia64_mmu_init (void *);
  666. unsigned long num_phys_stacked;
  667. pal_vm_info_2_u_t vmi;
  668. unsigned int max_ctx;
  669. struct cpuinfo_ia64 *cpu_info;
  670. void *cpu_data;
  671. cpu_data = per_cpu_init();
  672. /*
  673. * We set ar.k3 so that assembly code in MCA handler can compute
  674. * physical addresses of per cpu variables with a simple:
  675. * phys = ar.k3 + &per_cpu_var
  676. */
  677. ia64_set_kr(IA64_KR_PER_CPU_DATA,
  678. ia64_tpa(cpu_data) - (long) __per_cpu_start);
  679. get_max_cacheline_size();
  680. /*
  681. * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
  682. * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
  683. * depends on the data returned by identify_cpu(). We break the dependency by
  684. * accessing cpu_data() through the canonical per-CPU address.
  685. */
  686. cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(cpu_info) - __per_cpu_start);
  687. identify_cpu(cpu_info);
  688. #ifdef CONFIG_MCKINLEY
  689. {
  690. # define FEATURE_SET 16
  691. struct ia64_pal_retval iprv;
  692. if (cpu_info->family == 0x1f) {
  693. PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
  694. if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
  695. PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
  696. (iprv.v1 | 0x80), FEATURE_SET, 0);
  697. }
  698. }
  699. #endif
  700. /* Clear the stack memory reserved for pt_regs: */
  701. memset(task_pt_regs(current), 0, sizeof(struct pt_regs));
  702. ia64_set_kr(IA64_KR_FPU_OWNER, 0);
  703. /*
  704. * Initialize the page-table base register to a global
  705. * directory with all zeroes. This ensure that we can handle
  706. * TLB-misses to user address-space even before we created the
  707. * first user address-space. This may happen, e.g., due to
  708. * aggressive use of lfetch.fault.
  709. */
  710. ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
  711. /*
  712. * Initialize default control register to defer speculative faults except
  713. * for those arising from TLB misses, which are not deferred. The
  714. * kernel MUST NOT depend on a particular setting of these bits (in other words,
  715. * the kernel must have recovery code for all speculative accesses). Turn on
  716. * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
  717. * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
  718. * be fine).
  719. */
  720. ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
  721. | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
  722. atomic_inc(&init_mm.mm_count);
  723. current->active_mm = &init_mm;
  724. if (current->mm)
  725. BUG();
  726. ia64_mmu_init(ia64_imva(cpu_data));
  727. ia64_mca_cpu_init(ia64_imva(cpu_data));
  728. #ifdef CONFIG_IA32_SUPPORT
  729. ia32_cpu_init();
  730. #endif
  731. /* Clear ITC to eliminiate sched_clock() overflows in human time. */
  732. ia64_set_itc(0);
  733. /* disable all local interrupt sources: */
  734. ia64_set_itv(1 << 16);
  735. ia64_set_lrr0(1 << 16);
  736. ia64_set_lrr1(1 << 16);
  737. ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
  738. ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
  739. /* clear TPR & XTP to enable all interrupt classes: */
  740. ia64_setreg(_IA64_REG_CR_TPR, 0);
  741. #ifdef CONFIG_SMP
  742. normal_xtp();
  743. #endif
  744. /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
  745. if (ia64_pal_vm_summary(NULL, &vmi) == 0)
  746. max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
  747. else {
  748. printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
  749. max_ctx = (1U << 15) - 1; /* use architected minimum */
  750. }
  751. while (max_ctx < ia64_ctx.max_ctx) {
  752. unsigned int old = ia64_ctx.max_ctx;
  753. if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
  754. break;
  755. }
  756. if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
  757. printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
  758. "stacked regs\n");
  759. num_phys_stacked = 96;
  760. }
  761. /* size of physical stacked register partition plus 8 bytes: */
  762. __get_cpu_var(ia64_phys_stacked_size_p8) = num_phys_stacked*8 + 8;
  763. platform_cpu_init();
  764. pm_idle = default_idle;
  765. }
  766. /*
  767. * On SMP systems, when the scheduler does migration-cost autodetection,
  768. * it needs a way to flush as much of the CPU's caches as possible.
  769. */
  770. void sched_cacheflush(void)
  771. {
  772. ia64_sal_cache_flush(3);
  773. }
  774. void __init
  775. check_bugs (void)
  776. {
  777. ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
  778. (unsigned long) __end___mckinley_e9_bundles);
  779. }
  780. static int __init run_dmi_scan(void)
  781. {
  782. dmi_scan_machine();
  783. return 0;
  784. }
  785. core_initcall(run_dmi_scan);