ivt.S 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726
  1. /*
  2. * arch/ia64/kernel/ivt.S
  3. *
  4. * Copyright (C) 1998-2001, 2003, 2005 Hewlett-Packard Co
  5. * Stephane Eranian <eranian@hpl.hp.com>
  6. * David Mosberger <davidm@hpl.hp.com>
  7. * Copyright (C) 2000, 2002-2003 Intel Co
  8. * Asit Mallick <asit.k.mallick@intel.com>
  9. * Suresh Siddha <suresh.b.siddha@intel.com>
  10. * Kenneth Chen <kenneth.w.chen@intel.com>
  11. * Fenghua Yu <fenghua.yu@intel.com>
  12. *
  13. * 00/08/23 Asit Mallick <asit.k.mallick@intel.com> TLB handling for SMP
  14. * 00/12/20 David Mosberger-Tang <davidm@hpl.hp.com> DTLB/ITLB handler now uses virtual PT.
  15. */
  16. /*
  17. * This file defines the interruption vector table used by the CPU.
  18. * It does not include one entry per possible cause of interruption.
  19. *
  20. * The first 20 entries of the table contain 64 bundles each while the
  21. * remaining 48 entries contain only 16 bundles each.
  22. *
  23. * The 64 bundles are used to allow inlining the whole handler for critical
  24. * interruptions like TLB misses.
  25. *
  26. * For each entry, the comment is as follows:
  27. *
  28. * // 0x1c00 Entry 7 (size 64 bundles) Data Key Miss (12,51)
  29. * entry offset ----/ / / / /
  30. * entry number ---------/ / / /
  31. * size of the entry -------------/ / /
  32. * vector name -------------------------------------/ /
  33. * interruptions triggering this vector ----------------------/
  34. *
  35. * The table is 32KB in size and must be aligned on 32KB boundary.
  36. * (The CPU ignores the 15 lower bits of the address)
  37. *
  38. * Table is based upon EAS2.6 (Oct 1999)
  39. */
  40. #include <linux/config.h>
  41. #include <asm/asmmacro.h>
  42. #include <asm/break.h>
  43. #include <asm/ia32.h>
  44. #include <asm/kregs.h>
  45. #include <asm/asm-offsets.h>
  46. #include <asm/pgtable.h>
  47. #include <asm/processor.h>
  48. #include <asm/ptrace.h>
  49. #include <asm/system.h>
  50. #include <asm/thread_info.h>
  51. #include <asm/unistd.h>
  52. #include <asm/errno.h>
  53. #if 1
  54. # define PSR_DEFAULT_BITS psr.ac
  55. #else
  56. # define PSR_DEFAULT_BITS 0
  57. #endif
  58. #if 0
  59. /*
  60. * This lets you track the last eight faults that occurred on the CPU. Make sure ar.k2 isn't
  61. * needed for something else before enabling this...
  62. */
  63. # define DBG_FAULT(i) mov r16=ar.k2;; shl r16=r16,8;; add r16=(i),r16;;mov ar.k2=r16
  64. #else
  65. # define DBG_FAULT(i)
  66. #endif
  67. #include "minstate.h"
  68. #define FAULT(n) \
  69. mov r31=pr; \
  70. mov r19=n;; /* prepare to save predicates */ \
  71. br.sptk.many dispatch_to_fault_handler
  72. .section .text.ivt,"ax"
  73. .align 32768 // align on 32KB boundary
  74. .global ia64_ivt
  75. ia64_ivt:
  76. /////////////////////////////////////////////////////////////////////////////////////////
  77. // 0x0000 Entry 0 (size 64 bundles) VHPT Translation (8,20,47)
  78. ENTRY(vhpt_miss)
  79. DBG_FAULT(0)
  80. /*
  81. * The VHPT vector is invoked when the TLB entry for the virtual page table
  82. * is missing. This happens only as a result of a previous
  83. * (the "original") TLB miss, which may either be caused by an instruction
  84. * fetch or a data access (or non-access).
  85. *
  86. * What we do here is normal TLB miss handing for the _original_ miss,
  87. * followed by inserting the TLB entry for the virtual page table page
  88. * that the VHPT walker was attempting to access. The latter gets
  89. * inserted as long as page table entry above pte level have valid
  90. * mappings for the faulting address. The TLB entry for the original
  91. * miss gets inserted only if the pte entry indicates that the page is
  92. * present.
  93. *
  94. * do_page_fault gets invoked in the following cases:
  95. * - the faulting virtual address uses unimplemented address bits
  96. * - the faulting virtual address has no valid page table mapping
  97. */
  98. mov r16=cr.ifa // get address that caused the TLB miss
  99. #ifdef CONFIG_HUGETLB_PAGE
  100. movl r18=PAGE_SHIFT
  101. mov r25=cr.itir
  102. #endif
  103. ;;
  104. rsm psr.dt // use physical addressing for data
  105. mov r31=pr // save the predicate registers
  106. mov r19=IA64_KR(PT_BASE) // get page table base address
  107. shl r21=r16,3 // shift bit 60 into sign bit
  108. shr.u r17=r16,61 // get the region number into r17
  109. ;;
  110. shr.u r22=r21,3
  111. #ifdef CONFIG_HUGETLB_PAGE
  112. extr.u r26=r25,2,6
  113. ;;
  114. cmp.ne p8,p0=r18,r26
  115. sub r27=r26,r18
  116. ;;
  117. (p8) dep r25=r18,r25,2,6
  118. (p8) shr r22=r22,r27
  119. #endif
  120. ;;
  121. cmp.eq p6,p7=5,r17 // is IFA pointing into to region 5?
  122. shr.u r18=r22,PGDIR_SHIFT // get bottom portion of pgd index bit
  123. ;;
  124. (p7) dep r17=r17,r19,(PAGE_SHIFT-3),3 // put region number bits in place
  125. srlz.d
  126. LOAD_PHYSICAL(p6, r19, swapper_pg_dir) // region 5 is rooted at swapper_pg_dir
  127. .pred.rel "mutex", p6, p7
  128. (p6) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT
  129. (p7) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT-3
  130. ;;
  131. (p6) dep r17=r18,r19,3,(PAGE_SHIFT-3) // r17=pgd_offset for region 5
  132. (p7) dep r17=r18,r17,3,(PAGE_SHIFT-6) // r17=pgd_offset for region[0-4]
  133. cmp.eq p7,p6=0,r21 // unused address bits all zeroes?
  134. #ifdef CONFIG_PGTABLE_4
  135. shr.u r28=r22,PUD_SHIFT // shift pud index into position
  136. #else
  137. shr.u r18=r22,PMD_SHIFT // shift pmd index into position
  138. #endif
  139. ;;
  140. ld8 r17=[r17] // get *pgd (may be 0)
  141. ;;
  142. (p7) cmp.eq p6,p7=r17,r0 // was pgd_present(*pgd) == NULL?
  143. #ifdef CONFIG_PGTABLE_4
  144. dep r28=r28,r17,3,(PAGE_SHIFT-3) // r28=pud_offset(pgd,addr)
  145. ;;
  146. shr.u r18=r22,PMD_SHIFT // shift pmd index into position
  147. (p7) ld8 r29=[r28] // get *pud (may be 0)
  148. ;;
  149. (p7) cmp.eq.or.andcm p6,p7=r29,r0 // was pud_present(*pud) == NULL?
  150. dep r17=r18,r29,3,(PAGE_SHIFT-3) // r17=pmd_offset(pud,addr)
  151. #else
  152. dep r17=r18,r17,3,(PAGE_SHIFT-3) // r17=pmd_offset(pgd,addr)
  153. #endif
  154. ;;
  155. (p7) ld8 r20=[r17] // get *pmd (may be 0)
  156. shr.u r19=r22,PAGE_SHIFT // shift pte index into position
  157. ;;
  158. (p7) cmp.eq.or.andcm p6,p7=r20,r0 // was pmd_present(*pmd) == NULL?
  159. dep r21=r19,r20,3,(PAGE_SHIFT-3) // r21=pte_offset(pmd,addr)
  160. ;;
  161. (p7) ld8 r18=[r21] // read *pte
  162. mov r19=cr.isr // cr.isr bit 32 tells us if this is an insn miss
  163. ;;
  164. (p7) tbit.z p6,p7=r18,_PAGE_P_BIT // page present bit cleared?
  165. mov r22=cr.iha // get the VHPT address that caused the TLB miss
  166. ;; // avoid RAW on p7
  167. (p7) tbit.nz.unc p10,p11=r19,32 // is it an instruction TLB miss?
  168. dep r23=0,r20,0,PAGE_SHIFT // clear low bits to get page address
  169. ;;
  170. (p10) itc.i r18 // insert the instruction TLB entry
  171. (p11) itc.d r18 // insert the data TLB entry
  172. (p6) br.cond.spnt.many page_fault // handle bad address/page not present (page fault)
  173. mov cr.ifa=r22
  174. #ifdef CONFIG_HUGETLB_PAGE
  175. (p8) mov cr.itir=r25 // change to default page-size for VHPT
  176. #endif
  177. /*
  178. * Now compute and insert the TLB entry for the virtual page table. We never
  179. * execute in a page table page so there is no need to set the exception deferral
  180. * bit.
  181. */
  182. adds r24=__DIRTY_BITS_NO_ED|_PAGE_PL_0|_PAGE_AR_RW,r23
  183. ;;
  184. (p7) itc.d r24
  185. ;;
  186. #ifdef CONFIG_SMP
  187. /*
  188. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  189. * cannot possibly affect the following loads:
  190. */
  191. dv_serialize_data
  192. /*
  193. * Re-check pagetable entry. If they changed, we may have received a ptc.g
  194. * between reading the pagetable and the "itc". If so, flush the entry we
  195. * inserted and retry. At this point, we have:
  196. *
  197. * r28 = equivalent of pud_offset(pgd, ifa)
  198. * r17 = equivalent of pmd_offset(pud, ifa)
  199. * r21 = equivalent of pte_offset(pmd, ifa)
  200. *
  201. * r29 = *pud
  202. * r20 = *pmd
  203. * r18 = *pte
  204. */
  205. ld8 r25=[r21] // read *pte again
  206. ld8 r26=[r17] // read *pmd again
  207. #ifdef CONFIG_PGTABLE_4
  208. ld8 r19=[r28] // read *pud again
  209. #endif
  210. cmp.ne p6,p7=r0,r0
  211. ;;
  212. cmp.ne.or.andcm p6,p7=r26,r20 // did *pmd change
  213. #ifdef CONFIG_PGTABLE_4
  214. cmp.ne.or.andcm p6,p7=r19,r29 // did *pud change
  215. #endif
  216. mov r27=PAGE_SHIFT<<2
  217. ;;
  218. (p6) ptc.l r22,r27 // purge PTE page translation
  219. (p7) cmp.ne.or.andcm p6,p7=r25,r18 // did *pte change
  220. ;;
  221. (p6) ptc.l r16,r27 // purge translation
  222. #endif
  223. mov pr=r31,-1 // restore predicate registers
  224. rfi
  225. END(vhpt_miss)
  226. .org ia64_ivt+0x400
  227. /////////////////////////////////////////////////////////////////////////////////////////
  228. // 0x0400 Entry 1 (size 64 bundles) ITLB (21)
  229. ENTRY(itlb_miss)
  230. DBG_FAULT(1)
  231. /*
  232. * The ITLB handler accesses the PTE via the virtually mapped linear
  233. * page table. If a nested TLB miss occurs, we switch into physical
  234. * mode, walk the page table, and then re-execute the PTE read and
  235. * go on normally after that.
  236. */
  237. mov r16=cr.ifa // get virtual address
  238. mov r29=b0 // save b0
  239. mov r31=pr // save predicates
  240. .itlb_fault:
  241. mov r17=cr.iha // get virtual address of PTE
  242. movl r30=1f // load nested fault continuation point
  243. ;;
  244. 1: ld8 r18=[r17] // read *pte
  245. ;;
  246. mov b0=r29
  247. tbit.z p6,p0=r18,_PAGE_P_BIT // page present bit cleared?
  248. (p6) br.cond.spnt page_fault
  249. ;;
  250. itc.i r18
  251. ;;
  252. #ifdef CONFIG_SMP
  253. /*
  254. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  255. * cannot possibly affect the following loads:
  256. */
  257. dv_serialize_data
  258. ld8 r19=[r17] // read *pte again and see if same
  259. mov r20=PAGE_SHIFT<<2 // setup page size for purge
  260. ;;
  261. cmp.ne p7,p0=r18,r19
  262. ;;
  263. (p7) ptc.l r16,r20
  264. #endif
  265. mov pr=r31,-1
  266. rfi
  267. END(itlb_miss)
  268. .org ia64_ivt+0x0800
  269. /////////////////////////////////////////////////////////////////////////////////////////
  270. // 0x0800 Entry 2 (size 64 bundles) DTLB (9,48)
  271. ENTRY(dtlb_miss)
  272. DBG_FAULT(2)
  273. /*
  274. * The DTLB handler accesses the PTE via the virtually mapped linear
  275. * page table. If a nested TLB miss occurs, we switch into physical
  276. * mode, walk the page table, and then re-execute the PTE read and
  277. * go on normally after that.
  278. */
  279. mov r16=cr.ifa // get virtual address
  280. mov r29=b0 // save b0
  281. mov r31=pr // save predicates
  282. dtlb_fault:
  283. mov r17=cr.iha // get virtual address of PTE
  284. movl r30=1f // load nested fault continuation point
  285. ;;
  286. 1: ld8 r18=[r17] // read *pte
  287. ;;
  288. mov b0=r29
  289. tbit.z p6,p0=r18,_PAGE_P_BIT // page present bit cleared?
  290. (p6) br.cond.spnt page_fault
  291. ;;
  292. itc.d r18
  293. ;;
  294. #ifdef CONFIG_SMP
  295. /*
  296. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  297. * cannot possibly affect the following loads:
  298. */
  299. dv_serialize_data
  300. ld8 r19=[r17] // read *pte again and see if same
  301. mov r20=PAGE_SHIFT<<2 // setup page size for purge
  302. ;;
  303. cmp.ne p7,p0=r18,r19
  304. ;;
  305. (p7) ptc.l r16,r20
  306. #endif
  307. mov pr=r31,-1
  308. rfi
  309. END(dtlb_miss)
  310. .org ia64_ivt+0x0c00
  311. /////////////////////////////////////////////////////////////////////////////////////////
  312. // 0x0c00 Entry 3 (size 64 bundles) Alt ITLB (19)
  313. ENTRY(alt_itlb_miss)
  314. DBG_FAULT(3)
  315. mov r16=cr.ifa // get address that caused the TLB miss
  316. movl r17=PAGE_KERNEL
  317. mov r21=cr.ipsr
  318. movl r19=(((1 << IA64_MAX_PHYS_BITS) - 1) & ~0xfff)
  319. mov r31=pr
  320. ;;
  321. #ifdef CONFIG_DISABLE_VHPT
  322. shr.u r22=r16,61 // get the region number into r21
  323. ;;
  324. cmp.gt p8,p0=6,r22 // user mode
  325. ;;
  326. (p8) thash r17=r16
  327. ;;
  328. (p8) mov cr.iha=r17
  329. (p8) mov r29=b0 // save b0
  330. (p8) br.cond.dptk .itlb_fault
  331. #endif
  332. extr.u r23=r21,IA64_PSR_CPL0_BIT,2 // extract psr.cpl
  333. and r19=r19,r16 // clear ed, reserved bits, and PTE control bits
  334. shr.u r18=r16,57 // move address bit 61 to bit 4
  335. ;;
  336. andcm r18=0x10,r18 // bit 4=~address-bit(61)
  337. cmp.ne p8,p0=r0,r23 // psr.cpl != 0?
  338. or r19=r17,r19 // insert PTE control bits into r19
  339. ;;
  340. or r19=r19,r18 // set bit 4 (uncached) if the access was to region 6
  341. (p8) br.cond.spnt page_fault
  342. ;;
  343. itc.i r19 // insert the TLB entry
  344. mov pr=r31,-1
  345. rfi
  346. END(alt_itlb_miss)
  347. .org ia64_ivt+0x1000
  348. /////////////////////////////////////////////////////////////////////////////////////////
  349. // 0x1000 Entry 4 (size 64 bundles) Alt DTLB (7,46)
  350. ENTRY(alt_dtlb_miss)
  351. DBG_FAULT(4)
  352. mov r16=cr.ifa // get address that caused the TLB miss
  353. movl r17=PAGE_KERNEL
  354. mov r20=cr.isr
  355. movl r19=(((1 << IA64_MAX_PHYS_BITS) - 1) & ~0xfff)
  356. mov r21=cr.ipsr
  357. mov r31=pr
  358. ;;
  359. #ifdef CONFIG_DISABLE_VHPT
  360. shr.u r22=r16,61 // get the region number into r21
  361. ;;
  362. cmp.gt p8,p0=6,r22 // access to region 0-5
  363. ;;
  364. (p8) thash r17=r16
  365. ;;
  366. (p8) mov cr.iha=r17
  367. (p8) mov r29=b0 // save b0
  368. (p8) br.cond.dptk dtlb_fault
  369. #endif
  370. extr.u r23=r21,IA64_PSR_CPL0_BIT,2 // extract psr.cpl
  371. and r22=IA64_ISR_CODE_MASK,r20 // get the isr.code field
  372. tbit.nz p6,p7=r20,IA64_ISR_SP_BIT // is speculation bit on?
  373. shr.u r18=r16,57 // move address bit 61 to bit 4
  374. and r19=r19,r16 // clear ed, reserved bits, and PTE control bits
  375. tbit.nz p9,p0=r20,IA64_ISR_NA_BIT // is non-access bit on?
  376. ;;
  377. andcm r18=0x10,r18 // bit 4=~address-bit(61)
  378. cmp.ne p8,p0=r0,r23
  379. (p9) cmp.eq.or.andcm p6,p7=IA64_ISR_CODE_LFETCH,r22 // check isr.code field
  380. (p8) br.cond.spnt page_fault
  381. dep r21=-1,r21,IA64_PSR_ED_BIT,1
  382. or r19=r19,r17 // insert PTE control bits into r19
  383. ;;
  384. or r19=r19,r18 // set bit 4 (uncached) if the access was to region 6
  385. (p6) mov cr.ipsr=r21
  386. ;;
  387. (p7) itc.d r19 // insert the TLB entry
  388. mov pr=r31,-1
  389. rfi
  390. END(alt_dtlb_miss)
  391. .org ia64_ivt+0x1400
  392. /////////////////////////////////////////////////////////////////////////////////////////
  393. // 0x1400 Entry 5 (size 64 bundles) Data nested TLB (6,45)
  394. ENTRY(nested_dtlb_miss)
  395. /*
  396. * In the absence of kernel bugs, we get here when the virtually mapped linear
  397. * page table is accessed non-speculatively (e.g., in the Dirty-bit, Instruction
  398. * Access-bit, or Data Access-bit faults). If the DTLB entry for the virtual page
  399. * table is missing, a nested TLB miss fault is triggered and control is
  400. * transferred to this point. When this happens, we lookup the pte for the
  401. * faulting address by walking the page table in physical mode and return to the
  402. * continuation point passed in register r30 (or call page_fault if the address is
  403. * not mapped).
  404. *
  405. * Input: r16: faulting address
  406. * r29: saved b0
  407. * r30: continuation address
  408. * r31: saved pr
  409. *
  410. * Output: r17: physical address of PTE of faulting address
  411. * r29: saved b0
  412. * r30: continuation address
  413. * r31: saved pr
  414. *
  415. * Clobbered: b0, r18, r19, r21, r22, psr.dt (cleared)
  416. */
  417. rsm psr.dt // switch to using physical data addressing
  418. mov r19=IA64_KR(PT_BASE) // get the page table base address
  419. shl r21=r16,3 // shift bit 60 into sign bit
  420. mov r18=cr.itir
  421. ;;
  422. shr.u r17=r16,61 // get the region number into r17
  423. extr.u r18=r18,2,6 // get the faulting page size
  424. ;;
  425. cmp.eq p6,p7=5,r17 // is faulting address in region 5?
  426. add r22=-PAGE_SHIFT,r18 // adjustment for hugetlb address
  427. add r18=PGDIR_SHIFT-PAGE_SHIFT,r18
  428. ;;
  429. shr.u r22=r16,r22
  430. shr.u r18=r16,r18
  431. (p7) dep r17=r17,r19,(PAGE_SHIFT-3),3 // put region number bits in place
  432. srlz.d
  433. LOAD_PHYSICAL(p6, r19, swapper_pg_dir) // region 5 is rooted at swapper_pg_dir
  434. .pred.rel "mutex", p6, p7
  435. (p6) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT
  436. (p7) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT-3
  437. ;;
  438. (p6) dep r17=r18,r19,3,(PAGE_SHIFT-3) // r17=pgd_offset for region 5
  439. (p7) dep r17=r18,r17,3,(PAGE_SHIFT-6) // r17=pgd_offset for region[0-4]
  440. cmp.eq p7,p6=0,r21 // unused address bits all zeroes?
  441. #ifdef CONFIG_PGTABLE_4
  442. shr.u r18=r22,PUD_SHIFT // shift pud index into position
  443. #else
  444. shr.u r18=r22,PMD_SHIFT // shift pmd index into position
  445. #endif
  446. ;;
  447. ld8 r17=[r17] // get *pgd (may be 0)
  448. ;;
  449. (p7) cmp.eq p6,p7=r17,r0 // was pgd_present(*pgd) == NULL?
  450. dep r17=r18,r17,3,(PAGE_SHIFT-3) // r17=p[u|m]d_offset(pgd,addr)
  451. ;;
  452. #ifdef CONFIG_PGTABLE_4
  453. (p7) ld8 r17=[r17] // get *pud (may be 0)
  454. shr.u r18=r22,PMD_SHIFT // shift pmd index into position
  455. ;;
  456. (p7) cmp.eq.or.andcm p6,p7=r17,r0 // was pud_present(*pud) == NULL?
  457. dep r17=r18,r17,3,(PAGE_SHIFT-3) // r17=pmd_offset(pud,addr)
  458. ;;
  459. #endif
  460. (p7) ld8 r17=[r17] // get *pmd (may be 0)
  461. shr.u r19=r22,PAGE_SHIFT // shift pte index into position
  462. ;;
  463. (p7) cmp.eq.or.andcm p6,p7=r17,r0 // was pmd_present(*pmd) == NULL?
  464. dep r17=r19,r17,3,(PAGE_SHIFT-3) // r17=pte_offset(pmd,addr);
  465. (p6) br.cond.spnt page_fault
  466. mov b0=r30
  467. br.sptk.many b0 // return to continuation point
  468. END(nested_dtlb_miss)
  469. .org ia64_ivt+0x1800
  470. /////////////////////////////////////////////////////////////////////////////////////////
  471. // 0x1800 Entry 6 (size 64 bundles) Instruction Key Miss (24)
  472. ENTRY(ikey_miss)
  473. DBG_FAULT(6)
  474. FAULT(6)
  475. END(ikey_miss)
  476. //-----------------------------------------------------------------------------------
  477. // call do_page_fault (predicates are in r31, psr.dt may be off, r16 is faulting address)
  478. ENTRY(page_fault)
  479. ssm psr.dt
  480. ;;
  481. srlz.i
  482. ;;
  483. SAVE_MIN_WITH_COVER
  484. alloc r15=ar.pfs,0,0,3,0
  485. mov out0=cr.ifa
  486. mov out1=cr.isr
  487. adds r3=8,r2 // set up second base pointer
  488. ;;
  489. ssm psr.ic | PSR_DEFAULT_BITS
  490. ;;
  491. srlz.i // guarantee that interruption collectin is on
  492. ;;
  493. (p15) ssm psr.i // restore psr.i
  494. movl r14=ia64_leave_kernel
  495. ;;
  496. SAVE_REST
  497. mov rp=r14
  498. ;;
  499. adds out2=16,r12 // out2 = pointer to pt_regs
  500. br.call.sptk.many b6=ia64_do_page_fault // ignore return address
  501. END(page_fault)
  502. .org ia64_ivt+0x1c00
  503. /////////////////////////////////////////////////////////////////////////////////////////
  504. // 0x1c00 Entry 7 (size 64 bundles) Data Key Miss (12,51)
  505. ENTRY(dkey_miss)
  506. DBG_FAULT(7)
  507. FAULT(7)
  508. END(dkey_miss)
  509. .org ia64_ivt+0x2000
  510. /////////////////////////////////////////////////////////////////////////////////////////
  511. // 0x2000 Entry 8 (size 64 bundles) Dirty-bit (54)
  512. ENTRY(dirty_bit)
  513. DBG_FAULT(8)
  514. /*
  515. * What we do here is to simply turn on the dirty bit in the PTE. We need to
  516. * update both the page-table and the TLB entry. To efficiently access the PTE,
  517. * we address it through the virtual page table. Most likely, the TLB entry for
  518. * the relevant virtual page table page is still present in the TLB so we can
  519. * normally do this without additional TLB misses. In case the necessary virtual
  520. * page table TLB entry isn't present, we take a nested TLB miss hit where we look
  521. * up the physical address of the L3 PTE and then continue at label 1 below.
  522. */
  523. mov r16=cr.ifa // get the address that caused the fault
  524. movl r30=1f // load continuation point in case of nested fault
  525. ;;
  526. thash r17=r16 // compute virtual address of L3 PTE
  527. mov r29=b0 // save b0 in case of nested fault
  528. mov r31=pr // save pr
  529. #ifdef CONFIG_SMP
  530. mov r28=ar.ccv // save ar.ccv
  531. ;;
  532. 1: ld8 r18=[r17]
  533. ;; // avoid RAW on r18
  534. mov ar.ccv=r18 // set compare value for cmpxchg
  535. or r25=_PAGE_D|_PAGE_A,r18 // set the dirty and accessed bits
  536. tbit.z p7,p6 = r18,_PAGE_P_BIT // Check present bit
  537. ;;
  538. (p6) cmpxchg8.acq r26=[r17],r25,ar.ccv // Only update if page is present
  539. mov r24=PAGE_SHIFT<<2
  540. ;;
  541. (p6) cmp.eq p6,p7=r26,r18 // Only compare if page is present
  542. ;;
  543. (p6) itc.d r25 // install updated PTE
  544. ;;
  545. /*
  546. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  547. * cannot possibly affect the following loads:
  548. */
  549. dv_serialize_data
  550. ld8 r18=[r17] // read PTE again
  551. ;;
  552. cmp.eq p6,p7=r18,r25 // is it same as the newly installed
  553. ;;
  554. (p7) ptc.l r16,r24
  555. mov b0=r29 // restore b0
  556. mov ar.ccv=r28
  557. #else
  558. ;;
  559. 1: ld8 r18=[r17]
  560. ;; // avoid RAW on r18
  561. or r18=_PAGE_D|_PAGE_A,r18 // set the dirty and accessed bits
  562. mov b0=r29 // restore b0
  563. ;;
  564. st8 [r17]=r18 // store back updated PTE
  565. itc.d r18 // install updated PTE
  566. #endif
  567. mov pr=r31,-1 // restore pr
  568. rfi
  569. END(dirty_bit)
  570. .org ia64_ivt+0x2400
  571. /////////////////////////////////////////////////////////////////////////////////////////
  572. // 0x2400 Entry 9 (size 64 bundles) Instruction Access-bit (27)
  573. ENTRY(iaccess_bit)
  574. DBG_FAULT(9)
  575. // Like Entry 8, except for instruction access
  576. mov r16=cr.ifa // get the address that caused the fault
  577. movl r30=1f // load continuation point in case of nested fault
  578. mov r31=pr // save predicates
  579. #ifdef CONFIG_ITANIUM
  580. /*
  581. * Erratum 10 (IFA may contain incorrect address) has "NoFix" status.
  582. */
  583. mov r17=cr.ipsr
  584. ;;
  585. mov r18=cr.iip
  586. tbit.z p6,p0=r17,IA64_PSR_IS_BIT // IA64 instruction set?
  587. ;;
  588. (p6) mov r16=r18 // if so, use cr.iip instead of cr.ifa
  589. #endif /* CONFIG_ITANIUM */
  590. ;;
  591. thash r17=r16 // compute virtual address of L3 PTE
  592. mov r29=b0 // save b0 in case of nested fault)
  593. #ifdef CONFIG_SMP
  594. mov r28=ar.ccv // save ar.ccv
  595. ;;
  596. 1: ld8 r18=[r17]
  597. ;;
  598. mov ar.ccv=r18 // set compare value for cmpxchg
  599. or r25=_PAGE_A,r18 // set the accessed bit
  600. tbit.z p7,p6 = r18,_PAGE_P_BIT // Check present bit
  601. ;;
  602. (p6) cmpxchg8.acq r26=[r17],r25,ar.ccv // Only if page present
  603. mov r24=PAGE_SHIFT<<2
  604. ;;
  605. (p6) cmp.eq p6,p7=r26,r18 // Only if page present
  606. ;;
  607. (p6) itc.i r25 // install updated PTE
  608. ;;
  609. /*
  610. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  611. * cannot possibly affect the following loads:
  612. */
  613. dv_serialize_data
  614. ld8 r18=[r17] // read PTE again
  615. ;;
  616. cmp.eq p6,p7=r18,r25 // is it same as the newly installed
  617. ;;
  618. (p7) ptc.l r16,r24
  619. mov b0=r29 // restore b0
  620. mov ar.ccv=r28
  621. #else /* !CONFIG_SMP */
  622. ;;
  623. 1: ld8 r18=[r17]
  624. ;;
  625. or r18=_PAGE_A,r18 // set the accessed bit
  626. mov b0=r29 // restore b0
  627. ;;
  628. st8 [r17]=r18 // store back updated PTE
  629. itc.i r18 // install updated PTE
  630. #endif /* !CONFIG_SMP */
  631. mov pr=r31,-1
  632. rfi
  633. END(iaccess_bit)
  634. .org ia64_ivt+0x2800
  635. /////////////////////////////////////////////////////////////////////////////////////////
  636. // 0x2800 Entry 10 (size 64 bundles) Data Access-bit (15,55)
  637. ENTRY(daccess_bit)
  638. DBG_FAULT(10)
  639. // Like Entry 8, except for data access
  640. mov r16=cr.ifa // get the address that caused the fault
  641. movl r30=1f // load continuation point in case of nested fault
  642. ;;
  643. thash r17=r16 // compute virtual address of L3 PTE
  644. mov r31=pr
  645. mov r29=b0 // save b0 in case of nested fault)
  646. #ifdef CONFIG_SMP
  647. mov r28=ar.ccv // save ar.ccv
  648. ;;
  649. 1: ld8 r18=[r17]
  650. ;; // avoid RAW on r18
  651. mov ar.ccv=r18 // set compare value for cmpxchg
  652. or r25=_PAGE_A,r18 // set the dirty bit
  653. tbit.z p7,p6 = r18,_PAGE_P_BIT // Check present bit
  654. ;;
  655. (p6) cmpxchg8.acq r26=[r17],r25,ar.ccv // Only if page is present
  656. mov r24=PAGE_SHIFT<<2
  657. ;;
  658. (p6) cmp.eq p6,p7=r26,r18 // Only if page is present
  659. ;;
  660. (p6) itc.d r25 // install updated PTE
  661. /*
  662. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  663. * cannot possibly affect the following loads:
  664. */
  665. dv_serialize_data
  666. ;;
  667. ld8 r18=[r17] // read PTE again
  668. ;;
  669. cmp.eq p6,p7=r18,r25 // is it same as the newly installed
  670. ;;
  671. (p7) ptc.l r16,r24
  672. mov ar.ccv=r28
  673. #else
  674. ;;
  675. 1: ld8 r18=[r17]
  676. ;; // avoid RAW on r18
  677. or r18=_PAGE_A,r18 // set the accessed bit
  678. ;;
  679. st8 [r17]=r18 // store back updated PTE
  680. itc.d r18 // install updated PTE
  681. #endif
  682. mov b0=r29 // restore b0
  683. mov pr=r31,-1
  684. rfi
  685. END(daccess_bit)
  686. .org ia64_ivt+0x2c00
  687. /////////////////////////////////////////////////////////////////////////////////////////
  688. // 0x2c00 Entry 11 (size 64 bundles) Break instruction (33)
  689. ENTRY(break_fault)
  690. /*
  691. * The streamlined system call entry/exit paths only save/restore the initial part
  692. * of pt_regs. This implies that the callers of system-calls must adhere to the
  693. * normal procedure calling conventions.
  694. *
  695. * Registers to be saved & restored:
  696. * CR registers: cr.ipsr, cr.iip, cr.ifs
  697. * AR registers: ar.unat, ar.pfs, ar.rsc, ar.rnat, ar.bspstore, ar.fpsr
  698. * others: pr, b0, b6, loadrs, r1, r11, r12, r13, r15
  699. * Registers to be restored only:
  700. * r8-r11: output value from the system call.
  701. *
  702. * During system call exit, scratch registers (including r15) are modified/cleared
  703. * to prevent leaking bits from kernel to user level.
  704. */
  705. DBG_FAULT(11)
  706. mov.m r16=IA64_KR(CURRENT) // M2 r16 <- current task (12 cyc)
  707. mov r29=cr.ipsr // M2 (12 cyc)
  708. mov r31=pr // I0 (2 cyc)
  709. mov r17=cr.iim // M2 (2 cyc)
  710. mov.m r27=ar.rsc // M2 (12 cyc)
  711. mov r18=__IA64_BREAK_SYSCALL // A
  712. mov.m ar.rsc=0 // M2
  713. mov.m r21=ar.fpsr // M2 (12 cyc)
  714. mov r19=b6 // I0 (2 cyc)
  715. ;;
  716. mov.m r23=ar.bspstore // M2 (12 cyc)
  717. mov.m r24=ar.rnat // M2 (5 cyc)
  718. mov.i r26=ar.pfs // I0 (2 cyc)
  719. invala // M0|1
  720. nop.m 0 // M
  721. mov r20=r1 // A save r1
  722. nop.m 0
  723. movl r30=sys_call_table // X
  724. mov r28=cr.iip // M2 (2 cyc)
  725. cmp.eq p0,p7=r18,r17 // I0 is this a system call?
  726. (p7) br.cond.spnt non_syscall // B no ->
  727. //
  728. // From this point on, we are definitely on the syscall-path
  729. // and we can use (non-banked) scratch registers.
  730. //
  731. ///////////////////////////////////////////////////////////////////////
  732. mov r1=r16 // A move task-pointer to "addl"-addressable reg
  733. mov r2=r16 // A setup r2 for ia64_syscall_setup
  734. add r9=TI_FLAGS+IA64_TASK_SIZE,r16 // A r9 = &current_thread_info()->flags
  735. adds r16=IA64_TASK_THREAD_ON_USTACK_OFFSET,r16
  736. adds r15=-1024,r15 // A subtract 1024 from syscall number
  737. mov r3=NR_syscalls - 1
  738. ;;
  739. ld1.bias r17=[r16] // M0|1 r17 = current->thread.on_ustack flag
  740. ld4 r9=[r9] // M0|1 r9 = current_thread_info()->flags
  741. extr.u r8=r29,41,2 // I0 extract ei field from cr.ipsr
  742. shladd r30=r15,3,r30 // A r30 = sys_call_table + 8*(syscall-1024)
  743. addl r22=IA64_RBS_OFFSET,r1 // A compute base of RBS
  744. cmp.leu p6,p7=r15,r3 // A syscall number in range?
  745. ;;
  746. lfetch.fault.excl.nt1 [r22] // M0|1 prefetch RBS
  747. (p6) ld8 r30=[r30] // M0|1 load address of syscall entry point
  748. tnat.nz.or p7,p0=r15 // I0 is syscall nr a NaT?
  749. mov.m ar.bspstore=r22 // M2 switch to kernel RBS
  750. cmp.eq p8,p9=2,r8 // A isr.ei==2?
  751. ;;
  752. (p8) mov r8=0 // A clear ei to 0
  753. (p7) movl r30=sys_ni_syscall // X
  754. (p8) adds r28=16,r28 // A switch cr.iip to next bundle
  755. (p9) adds r8=1,r8 // A increment ei to next slot
  756. nop.i 0
  757. ;;
  758. mov.m r25=ar.unat // M2 (5 cyc)
  759. dep r29=r8,r29,41,2 // I0 insert new ei into cr.ipsr
  760. adds r15=1024,r15 // A restore original syscall number
  761. //
  762. // If any of the above loads miss in L1D, we'll stall here until
  763. // the data arrives.
  764. //
  765. ///////////////////////////////////////////////////////////////////////
  766. st1 [r16]=r0 // M2|3 clear current->thread.on_ustack flag
  767. mov b6=r30 // I0 setup syscall handler branch reg early
  768. cmp.eq pKStk,pUStk=r0,r17 // A were we on kernel stacks already?
  769. and r9=_TIF_SYSCALL_TRACEAUDIT,r9 // A mask trace or audit
  770. mov r18=ar.bsp // M2 (12 cyc)
  771. (pKStk) br.cond.spnt .break_fixup // B we're already in kernel-mode -- fix up RBS
  772. ;;
  773. .back_from_break_fixup:
  774. (pUStk) addl r1=IA64_STK_OFFSET-IA64_PT_REGS_SIZE,r1 // A compute base of memory stack
  775. cmp.eq p14,p0=r9,r0 // A are syscalls being traced/audited?
  776. br.call.sptk.many b7=ia64_syscall_setup // B
  777. 1:
  778. mov ar.rsc=0x3 // M2 set eager mode, pl 0, LE, loadrs=0
  779. nop 0
  780. bsw.1 // B (6 cyc) regs are saved, switch to bank 1
  781. ;;
  782. ssm psr.ic | PSR_DEFAULT_BITS // M2 now it's safe to re-enable intr.-collection
  783. movl r3=ia64_ret_from_syscall // X
  784. ;;
  785. srlz.i // M0 ensure interruption collection is on
  786. mov rp=r3 // I0 set the real return addr
  787. (p10) br.cond.spnt.many ia64_ret_from_syscall // B return if bad call-frame or r15 is a NaT
  788. (p15) ssm psr.i // M2 restore psr.i
  789. (p14) br.call.sptk.many b6=b6 // B invoke syscall-handker (ignore return addr)
  790. br.cond.spnt.many ia64_trace_syscall // B do syscall-tracing thingamagic
  791. // NOT REACHED
  792. ///////////////////////////////////////////////////////////////////////
  793. // On entry, we optimistically assumed that we're coming from user-space.
  794. // For the rare cases where a system-call is done from within the kernel,
  795. // we fix things up at this point:
  796. .break_fixup:
  797. add r1=-IA64_PT_REGS_SIZE,sp // A allocate space for pt_regs structure
  798. mov ar.rnat=r24 // M2 restore kernel's AR.RNAT
  799. ;;
  800. mov ar.bspstore=r23 // M2 restore kernel's AR.BSPSTORE
  801. br.cond.sptk .back_from_break_fixup
  802. END(break_fault)
  803. .org ia64_ivt+0x3000
  804. /////////////////////////////////////////////////////////////////////////////////////////
  805. // 0x3000 Entry 12 (size 64 bundles) External Interrupt (4)
  806. ENTRY(interrupt)
  807. DBG_FAULT(12)
  808. mov r31=pr // prepare to save predicates
  809. ;;
  810. SAVE_MIN_WITH_COVER // uses r31; defines r2 and r3
  811. ssm psr.ic | PSR_DEFAULT_BITS
  812. ;;
  813. adds r3=8,r2 // set up second base pointer for SAVE_REST
  814. srlz.i // ensure everybody knows psr.ic is back on
  815. ;;
  816. SAVE_REST
  817. ;;
  818. MCA_RECOVER_RANGE(interrupt)
  819. alloc r14=ar.pfs,0,0,2,0 // must be first in an insn group
  820. mov out0=cr.ivr // pass cr.ivr as first arg
  821. add out1=16,sp // pass pointer to pt_regs as second arg
  822. ;;
  823. srlz.d // make sure we see the effect of cr.ivr
  824. movl r14=ia64_leave_kernel
  825. ;;
  826. mov rp=r14
  827. br.call.sptk.many b6=ia64_handle_irq
  828. END(interrupt)
  829. .org ia64_ivt+0x3400
  830. /////////////////////////////////////////////////////////////////////////////////////////
  831. // 0x3400 Entry 13 (size 64 bundles) Reserved
  832. DBG_FAULT(13)
  833. FAULT(13)
  834. .org ia64_ivt+0x3800
  835. /////////////////////////////////////////////////////////////////////////////////////////
  836. // 0x3800 Entry 14 (size 64 bundles) Reserved
  837. DBG_FAULT(14)
  838. FAULT(14)
  839. /*
  840. * There is no particular reason for this code to be here, other than that
  841. * there happens to be space here that would go unused otherwise. If this
  842. * fault ever gets "unreserved", simply moved the following code to a more
  843. * suitable spot...
  844. *
  845. * ia64_syscall_setup() is a separate subroutine so that it can
  846. * allocate stacked registers so it can safely demine any
  847. * potential NaT values from the input registers.
  848. *
  849. * On entry:
  850. * - executing on bank 0 or bank 1 register set (doesn't matter)
  851. * - r1: stack pointer
  852. * - r2: current task pointer
  853. * - r3: preserved
  854. * - r11: original contents (saved ar.pfs to be saved)
  855. * - r12: original contents (sp to be saved)
  856. * - r13: original contents (tp to be saved)
  857. * - r15: original contents (syscall # to be saved)
  858. * - r18: saved bsp (after switching to kernel stack)
  859. * - r19: saved b6
  860. * - r20: saved r1 (gp)
  861. * - r21: saved ar.fpsr
  862. * - r22: kernel's register backing store base (krbs_base)
  863. * - r23: saved ar.bspstore
  864. * - r24: saved ar.rnat
  865. * - r25: saved ar.unat
  866. * - r26: saved ar.pfs
  867. * - r27: saved ar.rsc
  868. * - r28: saved cr.iip
  869. * - r29: saved cr.ipsr
  870. * - r31: saved pr
  871. * - b0: original contents (to be saved)
  872. * On exit:
  873. * - p10: TRUE if syscall is invoked with more than 8 out
  874. * registers or r15's Nat is true
  875. * - r1: kernel's gp
  876. * - r3: preserved (same as on entry)
  877. * - r8: -EINVAL if p10 is true
  878. * - r12: points to kernel stack
  879. * - r13: points to current task
  880. * - r14: preserved (same as on entry)
  881. * - p13: preserved
  882. * - p15: TRUE if interrupts need to be re-enabled
  883. * - ar.fpsr: set to kernel settings
  884. * - b6: preserved (same as on entry)
  885. */
  886. GLOBAL_ENTRY(ia64_syscall_setup)
  887. #if PT(B6) != 0
  888. # error This code assumes that b6 is the first field in pt_regs.
  889. #endif
  890. st8 [r1]=r19 // save b6
  891. add r16=PT(CR_IPSR),r1 // initialize first base pointer
  892. add r17=PT(R11),r1 // initialize second base pointer
  893. ;;
  894. alloc r19=ar.pfs,8,0,0,0 // ensure in0-in7 are writable
  895. st8 [r16]=r29,PT(AR_PFS)-PT(CR_IPSR) // save cr.ipsr
  896. tnat.nz p8,p0=in0
  897. st8.spill [r17]=r11,PT(CR_IIP)-PT(R11) // save r11
  898. tnat.nz p9,p0=in1
  899. (pKStk) mov r18=r0 // make sure r18 isn't NaT
  900. ;;
  901. st8 [r16]=r26,PT(CR_IFS)-PT(AR_PFS) // save ar.pfs
  902. st8 [r17]=r28,PT(AR_UNAT)-PT(CR_IIP) // save cr.iip
  903. mov r28=b0 // save b0 (2 cyc)
  904. ;;
  905. st8 [r17]=r25,PT(AR_RSC)-PT(AR_UNAT) // save ar.unat
  906. dep r19=0,r19,38,26 // clear all bits but 0..37 [I0]
  907. (p8) mov in0=-1
  908. ;;
  909. st8 [r16]=r19,PT(AR_RNAT)-PT(CR_IFS) // store ar.pfs.pfm in cr.ifs
  910. extr.u r11=r19,7,7 // I0 // get sol of ar.pfs
  911. and r8=0x7f,r19 // A // get sof of ar.pfs
  912. st8 [r17]=r27,PT(AR_BSPSTORE)-PT(AR_RSC)// save ar.rsc
  913. tbit.nz p15,p0=r29,IA64_PSR_I_BIT // I0
  914. (p9) mov in1=-1
  915. ;;
  916. (pUStk) sub r18=r18,r22 // r18=RSE.ndirty*8
  917. tnat.nz p10,p0=in2
  918. add r11=8,r11
  919. ;;
  920. (pKStk) adds r16=PT(PR)-PT(AR_RNAT),r16 // skip over ar_rnat field
  921. (pKStk) adds r17=PT(B0)-PT(AR_BSPSTORE),r17 // skip over ar_bspstore field
  922. tnat.nz p11,p0=in3
  923. ;;
  924. (p10) mov in2=-1
  925. tnat.nz p12,p0=in4 // [I0]
  926. (p11) mov in3=-1
  927. ;;
  928. (pUStk) st8 [r16]=r24,PT(PR)-PT(AR_RNAT) // save ar.rnat
  929. (pUStk) st8 [r17]=r23,PT(B0)-PT(AR_BSPSTORE) // save ar.bspstore
  930. shl r18=r18,16 // compute ar.rsc to be used for "loadrs"
  931. ;;
  932. st8 [r16]=r31,PT(LOADRS)-PT(PR) // save predicates
  933. st8 [r17]=r28,PT(R1)-PT(B0) // save b0
  934. tnat.nz p13,p0=in5 // [I0]
  935. ;;
  936. st8 [r16]=r18,PT(R12)-PT(LOADRS) // save ar.rsc value for "loadrs"
  937. st8.spill [r17]=r20,PT(R13)-PT(R1) // save original r1
  938. (p12) mov in4=-1
  939. ;;
  940. .mem.offset 0,0; st8.spill [r16]=r12,PT(AR_FPSR)-PT(R12) // save r12
  941. .mem.offset 8,0; st8.spill [r17]=r13,PT(R15)-PT(R13) // save r13
  942. (p13) mov in5=-1
  943. ;;
  944. st8 [r16]=r21,PT(R8)-PT(AR_FPSR) // save ar.fpsr
  945. tnat.nz p13,p0=in6
  946. cmp.lt p10,p9=r11,r8 // frame size can't be more than local+8
  947. ;;
  948. mov r8=1
  949. (p9) tnat.nz p10,p0=r15
  950. adds r12=-16,r1 // switch to kernel memory stack (with 16 bytes of scratch)
  951. st8.spill [r17]=r15 // save r15
  952. tnat.nz p8,p0=in7
  953. nop.i 0
  954. mov r13=r2 // establish `current'
  955. movl r1=__gp // establish kernel global pointer
  956. ;;
  957. st8 [r16]=r8 // ensure pt_regs.r8 != 0 (see handle_syscall_error)
  958. (p13) mov in6=-1
  959. (p8) mov in7=-1
  960. cmp.eq pSys,pNonSys=r0,r0 // set pSys=1, pNonSys=0
  961. movl r17=FPSR_DEFAULT
  962. ;;
  963. mov.m ar.fpsr=r17 // set ar.fpsr to kernel default value
  964. (p10) mov r8=-EINVAL
  965. br.ret.sptk.many b7
  966. END(ia64_syscall_setup)
  967. .org ia64_ivt+0x3c00
  968. /////////////////////////////////////////////////////////////////////////////////////////
  969. // 0x3c00 Entry 15 (size 64 bundles) Reserved
  970. DBG_FAULT(15)
  971. FAULT(15)
  972. /*
  973. * Squatting in this space ...
  974. *
  975. * This special case dispatcher for illegal operation faults allows preserved
  976. * registers to be modified through a callback function (asm only) that is handed
  977. * back from the fault handler in r8. Up to three arguments can be passed to the
  978. * callback function by returning an aggregate with the callback as its first
  979. * element, followed by the arguments.
  980. */
  981. ENTRY(dispatch_illegal_op_fault)
  982. .prologue
  983. .body
  984. SAVE_MIN_WITH_COVER
  985. ssm psr.ic | PSR_DEFAULT_BITS
  986. ;;
  987. srlz.i // guarantee that interruption collection is on
  988. ;;
  989. (p15) ssm psr.i // restore psr.i
  990. adds r3=8,r2 // set up second base pointer for SAVE_REST
  991. ;;
  992. alloc r14=ar.pfs,0,0,1,0 // must be first in insn group
  993. mov out0=ar.ec
  994. ;;
  995. SAVE_REST
  996. PT_REGS_UNWIND_INFO(0)
  997. ;;
  998. br.call.sptk.many rp=ia64_illegal_op_fault
  999. .ret0: ;;
  1000. alloc r14=ar.pfs,0,0,3,0 // must be first in insn group
  1001. mov out0=r9
  1002. mov out1=r10
  1003. mov out2=r11
  1004. movl r15=ia64_leave_kernel
  1005. ;;
  1006. mov rp=r15
  1007. mov b6=r8
  1008. ;;
  1009. cmp.ne p6,p0=0,r8
  1010. (p6) br.call.dpnt.many b6=b6 // call returns to ia64_leave_kernel
  1011. br.sptk.many ia64_leave_kernel
  1012. END(dispatch_illegal_op_fault)
  1013. .org ia64_ivt+0x4000
  1014. /////////////////////////////////////////////////////////////////////////////////////////
  1015. // 0x4000 Entry 16 (size 64 bundles) Reserved
  1016. DBG_FAULT(16)
  1017. FAULT(16)
  1018. .org ia64_ivt+0x4400
  1019. /////////////////////////////////////////////////////////////////////////////////////////
  1020. // 0x4400 Entry 17 (size 64 bundles) Reserved
  1021. DBG_FAULT(17)
  1022. FAULT(17)
  1023. ENTRY(non_syscall)
  1024. mov ar.rsc=r27 // restore ar.rsc before SAVE_MIN_WITH_COVER
  1025. ;;
  1026. SAVE_MIN_WITH_COVER
  1027. // There is no particular reason for this code to be here, other than that
  1028. // there happens to be space here that would go unused otherwise. If this
  1029. // fault ever gets "unreserved", simply moved the following code to a more
  1030. // suitable spot...
  1031. alloc r14=ar.pfs,0,0,2,0
  1032. mov out0=cr.iim
  1033. add out1=16,sp
  1034. adds r3=8,r2 // set up second base pointer for SAVE_REST
  1035. ssm psr.ic | PSR_DEFAULT_BITS
  1036. ;;
  1037. srlz.i // guarantee that interruption collection is on
  1038. ;;
  1039. (p15) ssm psr.i // restore psr.i
  1040. movl r15=ia64_leave_kernel
  1041. ;;
  1042. SAVE_REST
  1043. mov rp=r15
  1044. ;;
  1045. br.call.sptk.many b6=ia64_bad_break // avoid WAW on CFM and ignore return addr
  1046. END(non_syscall)
  1047. .org ia64_ivt+0x4800
  1048. /////////////////////////////////////////////////////////////////////////////////////////
  1049. // 0x4800 Entry 18 (size 64 bundles) Reserved
  1050. DBG_FAULT(18)
  1051. FAULT(18)
  1052. /*
  1053. * There is no particular reason for this code to be here, other than that
  1054. * there happens to be space here that would go unused otherwise. If this
  1055. * fault ever gets "unreserved", simply moved the following code to a more
  1056. * suitable spot...
  1057. */
  1058. ENTRY(dispatch_unaligned_handler)
  1059. SAVE_MIN_WITH_COVER
  1060. ;;
  1061. alloc r14=ar.pfs,0,0,2,0 // now it's safe (must be first in insn group!)
  1062. mov out0=cr.ifa
  1063. adds out1=16,sp
  1064. ssm psr.ic | PSR_DEFAULT_BITS
  1065. ;;
  1066. srlz.i // guarantee that interruption collection is on
  1067. ;;
  1068. (p15) ssm psr.i // restore psr.i
  1069. adds r3=8,r2 // set up second base pointer
  1070. ;;
  1071. SAVE_REST
  1072. movl r14=ia64_leave_kernel
  1073. ;;
  1074. mov rp=r14
  1075. br.sptk.many ia64_prepare_handle_unaligned
  1076. END(dispatch_unaligned_handler)
  1077. .org ia64_ivt+0x4c00
  1078. /////////////////////////////////////////////////////////////////////////////////////////
  1079. // 0x4c00 Entry 19 (size 64 bundles) Reserved
  1080. DBG_FAULT(19)
  1081. FAULT(19)
  1082. /*
  1083. * There is no particular reason for this code to be here, other than that
  1084. * there happens to be space here that would go unused otherwise. If this
  1085. * fault ever gets "unreserved", simply moved the following code to a more
  1086. * suitable spot...
  1087. */
  1088. ENTRY(dispatch_to_fault_handler)
  1089. /*
  1090. * Input:
  1091. * psr.ic: off
  1092. * r19: fault vector number (e.g., 24 for General Exception)
  1093. * r31: contains saved predicates (pr)
  1094. */
  1095. SAVE_MIN_WITH_COVER_R19
  1096. alloc r14=ar.pfs,0,0,5,0
  1097. mov out0=r15
  1098. mov out1=cr.isr
  1099. mov out2=cr.ifa
  1100. mov out3=cr.iim
  1101. mov out4=cr.itir
  1102. ;;
  1103. ssm psr.ic | PSR_DEFAULT_BITS
  1104. ;;
  1105. srlz.i // guarantee that interruption collection is on
  1106. ;;
  1107. (p15) ssm psr.i // restore psr.i
  1108. adds r3=8,r2 // set up second base pointer for SAVE_REST
  1109. ;;
  1110. SAVE_REST
  1111. movl r14=ia64_leave_kernel
  1112. ;;
  1113. mov rp=r14
  1114. br.call.sptk.many b6=ia64_fault
  1115. END(dispatch_to_fault_handler)
  1116. //
  1117. // --- End of long entries, Beginning of short entries
  1118. //
  1119. .org ia64_ivt+0x5000
  1120. /////////////////////////////////////////////////////////////////////////////////////////
  1121. // 0x5000 Entry 20 (size 16 bundles) Page Not Present (10,22,49)
  1122. ENTRY(page_not_present)
  1123. DBG_FAULT(20)
  1124. mov r16=cr.ifa
  1125. rsm psr.dt
  1126. /*
  1127. * The Linux page fault handler doesn't expect non-present pages to be in
  1128. * the TLB. Flush the existing entry now, so we meet that expectation.
  1129. */
  1130. mov r17=PAGE_SHIFT<<2
  1131. ;;
  1132. ptc.l r16,r17
  1133. ;;
  1134. mov r31=pr
  1135. srlz.d
  1136. br.sptk.many page_fault
  1137. END(page_not_present)
  1138. .org ia64_ivt+0x5100
  1139. /////////////////////////////////////////////////////////////////////////////////////////
  1140. // 0x5100 Entry 21 (size 16 bundles) Key Permission (13,25,52)
  1141. ENTRY(key_permission)
  1142. DBG_FAULT(21)
  1143. mov r16=cr.ifa
  1144. rsm psr.dt
  1145. mov r31=pr
  1146. ;;
  1147. srlz.d
  1148. br.sptk.many page_fault
  1149. END(key_permission)
  1150. .org ia64_ivt+0x5200
  1151. /////////////////////////////////////////////////////////////////////////////////////////
  1152. // 0x5200 Entry 22 (size 16 bundles) Instruction Access Rights (26)
  1153. ENTRY(iaccess_rights)
  1154. DBG_FAULT(22)
  1155. mov r16=cr.ifa
  1156. rsm psr.dt
  1157. mov r31=pr
  1158. ;;
  1159. srlz.d
  1160. br.sptk.many page_fault
  1161. END(iaccess_rights)
  1162. .org ia64_ivt+0x5300
  1163. /////////////////////////////////////////////////////////////////////////////////////////
  1164. // 0x5300 Entry 23 (size 16 bundles) Data Access Rights (14,53)
  1165. ENTRY(daccess_rights)
  1166. DBG_FAULT(23)
  1167. mov r16=cr.ifa
  1168. rsm psr.dt
  1169. mov r31=pr
  1170. ;;
  1171. srlz.d
  1172. br.sptk.many page_fault
  1173. END(daccess_rights)
  1174. .org ia64_ivt+0x5400
  1175. /////////////////////////////////////////////////////////////////////////////////////////
  1176. // 0x5400 Entry 24 (size 16 bundles) General Exception (5,32,34,36,38,39)
  1177. ENTRY(general_exception)
  1178. DBG_FAULT(24)
  1179. mov r16=cr.isr
  1180. mov r31=pr
  1181. ;;
  1182. cmp4.eq p6,p0=0,r16
  1183. (p6) br.sptk.many dispatch_illegal_op_fault
  1184. ;;
  1185. mov r19=24 // fault number
  1186. br.sptk.many dispatch_to_fault_handler
  1187. END(general_exception)
  1188. .org ia64_ivt+0x5500
  1189. /////////////////////////////////////////////////////////////////////////////////////////
  1190. // 0x5500 Entry 25 (size 16 bundles) Disabled FP-Register (35)
  1191. ENTRY(disabled_fp_reg)
  1192. DBG_FAULT(25)
  1193. rsm psr.dfh // ensure we can access fph
  1194. ;;
  1195. srlz.d
  1196. mov r31=pr
  1197. mov r19=25
  1198. br.sptk.many dispatch_to_fault_handler
  1199. END(disabled_fp_reg)
  1200. .org ia64_ivt+0x5600
  1201. /////////////////////////////////////////////////////////////////////////////////////////
  1202. // 0x5600 Entry 26 (size 16 bundles) Nat Consumption (11,23,37,50)
  1203. ENTRY(nat_consumption)
  1204. DBG_FAULT(26)
  1205. mov r16=cr.ipsr
  1206. mov r17=cr.isr
  1207. mov r31=pr // save PR
  1208. ;;
  1209. and r18=0xf,r17 // r18 = cr.ipsr.code{3:0}
  1210. tbit.z p6,p0=r17,IA64_ISR_NA_BIT
  1211. ;;
  1212. cmp.ne.or p6,p0=IA64_ISR_CODE_LFETCH,r18
  1213. dep r16=-1,r16,IA64_PSR_ED_BIT,1
  1214. (p6) br.cond.spnt 1f // branch if (cr.ispr.na == 0 || cr.ipsr.code{3:0} != LFETCH)
  1215. ;;
  1216. mov cr.ipsr=r16 // set cr.ipsr.na
  1217. mov pr=r31,-1
  1218. ;;
  1219. rfi
  1220. 1: mov pr=r31,-1
  1221. ;;
  1222. FAULT(26)
  1223. END(nat_consumption)
  1224. .org ia64_ivt+0x5700
  1225. /////////////////////////////////////////////////////////////////////////////////////////
  1226. // 0x5700 Entry 27 (size 16 bundles) Speculation (40)
  1227. ENTRY(speculation_vector)
  1228. DBG_FAULT(27)
  1229. /*
  1230. * A [f]chk.[as] instruction needs to take the branch to the recovery code but
  1231. * this part of the architecture is not implemented in hardware on some CPUs, such
  1232. * as Itanium. Thus, in general we need to emulate the behavior. IIM contains
  1233. * the relative target (not yet sign extended). So after sign extending it we
  1234. * simply add it to IIP. We also need to reset the EI field of the IPSR to zero,
  1235. * i.e., the slot to restart into.
  1236. *
  1237. * cr.imm contains zero_ext(imm21)
  1238. */
  1239. mov r18=cr.iim
  1240. ;;
  1241. mov r17=cr.iip
  1242. shl r18=r18,43 // put sign bit in position (43=64-21)
  1243. ;;
  1244. mov r16=cr.ipsr
  1245. shr r18=r18,39 // sign extend (39=43-4)
  1246. ;;
  1247. add r17=r17,r18 // now add the offset
  1248. ;;
  1249. mov cr.iip=r17
  1250. dep r16=0,r16,41,2 // clear EI
  1251. ;;
  1252. mov cr.ipsr=r16
  1253. ;;
  1254. rfi // and go back
  1255. END(speculation_vector)
  1256. .org ia64_ivt+0x5800
  1257. /////////////////////////////////////////////////////////////////////////////////////////
  1258. // 0x5800 Entry 28 (size 16 bundles) Reserved
  1259. DBG_FAULT(28)
  1260. FAULT(28)
  1261. .org ia64_ivt+0x5900
  1262. /////////////////////////////////////////////////////////////////////////////////////////
  1263. // 0x5900 Entry 29 (size 16 bundles) Debug (16,28,56)
  1264. ENTRY(debug_vector)
  1265. DBG_FAULT(29)
  1266. FAULT(29)
  1267. END(debug_vector)
  1268. .org ia64_ivt+0x5a00
  1269. /////////////////////////////////////////////////////////////////////////////////////////
  1270. // 0x5a00 Entry 30 (size 16 bundles) Unaligned Reference (57)
  1271. ENTRY(unaligned_access)
  1272. DBG_FAULT(30)
  1273. mov r31=pr // prepare to save predicates
  1274. ;;
  1275. br.sptk.many dispatch_unaligned_handler
  1276. END(unaligned_access)
  1277. .org ia64_ivt+0x5b00
  1278. /////////////////////////////////////////////////////////////////////////////////////////
  1279. // 0x5b00 Entry 31 (size 16 bundles) Unsupported Data Reference (57)
  1280. ENTRY(unsupported_data_reference)
  1281. DBG_FAULT(31)
  1282. FAULT(31)
  1283. END(unsupported_data_reference)
  1284. .org ia64_ivt+0x5c00
  1285. /////////////////////////////////////////////////////////////////////////////////////////
  1286. // 0x5c00 Entry 32 (size 16 bundles) Floating-Point Fault (64)
  1287. ENTRY(floating_point_fault)
  1288. DBG_FAULT(32)
  1289. FAULT(32)
  1290. END(floating_point_fault)
  1291. .org ia64_ivt+0x5d00
  1292. /////////////////////////////////////////////////////////////////////////////////////////
  1293. // 0x5d00 Entry 33 (size 16 bundles) Floating Point Trap (66)
  1294. ENTRY(floating_point_trap)
  1295. DBG_FAULT(33)
  1296. FAULT(33)
  1297. END(floating_point_trap)
  1298. .org ia64_ivt+0x5e00
  1299. /////////////////////////////////////////////////////////////////////////////////////////
  1300. // 0x5e00 Entry 34 (size 16 bundles) Lower Privilege Transfer Trap (66)
  1301. ENTRY(lower_privilege_trap)
  1302. DBG_FAULT(34)
  1303. FAULT(34)
  1304. END(lower_privilege_trap)
  1305. .org ia64_ivt+0x5f00
  1306. /////////////////////////////////////////////////////////////////////////////////////////
  1307. // 0x5f00 Entry 35 (size 16 bundles) Taken Branch Trap (68)
  1308. ENTRY(taken_branch_trap)
  1309. DBG_FAULT(35)
  1310. FAULT(35)
  1311. END(taken_branch_trap)
  1312. .org ia64_ivt+0x6000
  1313. /////////////////////////////////////////////////////////////////////////////////////////
  1314. // 0x6000 Entry 36 (size 16 bundles) Single Step Trap (69)
  1315. ENTRY(single_step_trap)
  1316. DBG_FAULT(36)
  1317. FAULT(36)
  1318. END(single_step_trap)
  1319. .org ia64_ivt+0x6100
  1320. /////////////////////////////////////////////////////////////////////////////////////////
  1321. // 0x6100 Entry 37 (size 16 bundles) Reserved
  1322. DBG_FAULT(37)
  1323. FAULT(37)
  1324. .org ia64_ivt+0x6200
  1325. /////////////////////////////////////////////////////////////////////////////////////////
  1326. // 0x6200 Entry 38 (size 16 bundles) Reserved
  1327. DBG_FAULT(38)
  1328. FAULT(38)
  1329. .org ia64_ivt+0x6300
  1330. /////////////////////////////////////////////////////////////////////////////////////////
  1331. // 0x6300 Entry 39 (size 16 bundles) Reserved
  1332. DBG_FAULT(39)
  1333. FAULT(39)
  1334. .org ia64_ivt+0x6400
  1335. /////////////////////////////////////////////////////////////////////////////////////////
  1336. // 0x6400 Entry 40 (size 16 bundles) Reserved
  1337. DBG_FAULT(40)
  1338. FAULT(40)
  1339. .org ia64_ivt+0x6500
  1340. /////////////////////////////////////////////////////////////////////////////////////////
  1341. // 0x6500 Entry 41 (size 16 bundles) Reserved
  1342. DBG_FAULT(41)
  1343. FAULT(41)
  1344. .org ia64_ivt+0x6600
  1345. /////////////////////////////////////////////////////////////////////////////////////////
  1346. // 0x6600 Entry 42 (size 16 bundles) Reserved
  1347. DBG_FAULT(42)
  1348. FAULT(42)
  1349. .org ia64_ivt+0x6700
  1350. /////////////////////////////////////////////////////////////////////////////////////////
  1351. // 0x6700 Entry 43 (size 16 bundles) Reserved
  1352. DBG_FAULT(43)
  1353. FAULT(43)
  1354. .org ia64_ivt+0x6800
  1355. /////////////////////////////////////////////////////////////////////////////////////////
  1356. // 0x6800 Entry 44 (size 16 bundles) Reserved
  1357. DBG_FAULT(44)
  1358. FAULT(44)
  1359. .org ia64_ivt+0x6900
  1360. /////////////////////////////////////////////////////////////////////////////////////////
  1361. // 0x6900 Entry 45 (size 16 bundles) IA-32 Exeception (17,18,29,41,42,43,44,58,60,61,62,72,73,75,76,77)
  1362. ENTRY(ia32_exception)
  1363. DBG_FAULT(45)
  1364. FAULT(45)
  1365. END(ia32_exception)
  1366. .org ia64_ivt+0x6a00
  1367. /////////////////////////////////////////////////////////////////////////////////////////
  1368. // 0x6a00 Entry 46 (size 16 bundles) IA-32 Intercept (30,31,59,70,71)
  1369. ENTRY(ia32_intercept)
  1370. DBG_FAULT(46)
  1371. #ifdef CONFIG_IA32_SUPPORT
  1372. mov r31=pr
  1373. mov r16=cr.isr
  1374. ;;
  1375. extr.u r17=r16,16,8 // get ISR.code
  1376. mov r18=ar.eflag
  1377. mov r19=cr.iim // old eflag value
  1378. ;;
  1379. cmp.ne p6,p0=2,r17
  1380. (p6) br.cond.spnt 1f // not a system flag fault
  1381. xor r16=r18,r19
  1382. ;;
  1383. extr.u r17=r16,18,1 // get the eflags.ac bit
  1384. ;;
  1385. cmp.eq p6,p0=0,r17
  1386. (p6) br.cond.spnt 1f // eflags.ac bit didn't change
  1387. ;;
  1388. mov pr=r31,-1 // restore predicate registers
  1389. rfi
  1390. 1:
  1391. #endif // CONFIG_IA32_SUPPORT
  1392. FAULT(46)
  1393. END(ia32_intercept)
  1394. .org ia64_ivt+0x6b00
  1395. /////////////////////////////////////////////////////////////////////////////////////////
  1396. // 0x6b00 Entry 47 (size 16 bundles) IA-32 Interrupt (74)
  1397. ENTRY(ia32_interrupt)
  1398. DBG_FAULT(47)
  1399. #ifdef CONFIG_IA32_SUPPORT
  1400. mov r31=pr
  1401. br.sptk.many dispatch_to_ia32_handler
  1402. #else
  1403. FAULT(47)
  1404. #endif
  1405. END(ia32_interrupt)
  1406. .org ia64_ivt+0x6c00
  1407. /////////////////////////////////////////////////////////////////////////////////////////
  1408. // 0x6c00 Entry 48 (size 16 bundles) Reserved
  1409. DBG_FAULT(48)
  1410. FAULT(48)
  1411. .org ia64_ivt+0x6d00
  1412. /////////////////////////////////////////////////////////////////////////////////////////
  1413. // 0x6d00 Entry 49 (size 16 bundles) Reserved
  1414. DBG_FAULT(49)
  1415. FAULT(49)
  1416. .org ia64_ivt+0x6e00
  1417. /////////////////////////////////////////////////////////////////////////////////////////
  1418. // 0x6e00 Entry 50 (size 16 bundles) Reserved
  1419. DBG_FAULT(50)
  1420. FAULT(50)
  1421. .org ia64_ivt+0x6f00
  1422. /////////////////////////////////////////////////////////////////////////////////////////
  1423. // 0x6f00 Entry 51 (size 16 bundles) Reserved
  1424. DBG_FAULT(51)
  1425. FAULT(51)
  1426. .org ia64_ivt+0x7000
  1427. /////////////////////////////////////////////////////////////////////////////////////////
  1428. // 0x7000 Entry 52 (size 16 bundles) Reserved
  1429. DBG_FAULT(52)
  1430. FAULT(52)
  1431. .org ia64_ivt+0x7100
  1432. /////////////////////////////////////////////////////////////////////////////////////////
  1433. // 0x7100 Entry 53 (size 16 bundles) Reserved
  1434. DBG_FAULT(53)
  1435. FAULT(53)
  1436. .org ia64_ivt+0x7200
  1437. /////////////////////////////////////////////////////////////////////////////////////////
  1438. // 0x7200 Entry 54 (size 16 bundles) Reserved
  1439. DBG_FAULT(54)
  1440. FAULT(54)
  1441. .org ia64_ivt+0x7300
  1442. /////////////////////////////////////////////////////////////////////////////////////////
  1443. // 0x7300 Entry 55 (size 16 bundles) Reserved
  1444. DBG_FAULT(55)
  1445. FAULT(55)
  1446. .org ia64_ivt+0x7400
  1447. /////////////////////////////////////////////////////////////////////////////////////////
  1448. // 0x7400 Entry 56 (size 16 bundles) Reserved
  1449. DBG_FAULT(56)
  1450. FAULT(56)
  1451. .org ia64_ivt+0x7500
  1452. /////////////////////////////////////////////////////////////////////////////////////////
  1453. // 0x7500 Entry 57 (size 16 bundles) Reserved
  1454. DBG_FAULT(57)
  1455. FAULT(57)
  1456. .org ia64_ivt+0x7600
  1457. /////////////////////////////////////////////////////////////////////////////////////////
  1458. // 0x7600 Entry 58 (size 16 bundles) Reserved
  1459. DBG_FAULT(58)
  1460. FAULT(58)
  1461. .org ia64_ivt+0x7700
  1462. /////////////////////////////////////////////////////////////////////////////////////////
  1463. // 0x7700 Entry 59 (size 16 bundles) Reserved
  1464. DBG_FAULT(59)
  1465. FAULT(59)
  1466. .org ia64_ivt+0x7800
  1467. /////////////////////////////////////////////////////////////////////////////////////////
  1468. // 0x7800 Entry 60 (size 16 bundles) Reserved
  1469. DBG_FAULT(60)
  1470. FAULT(60)
  1471. .org ia64_ivt+0x7900
  1472. /////////////////////////////////////////////////////////////////////////////////////////
  1473. // 0x7900 Entry 61 (size 16 bundles) Reserved
  1474. DBG_FAULT(61)
  1475. FAULT(61)
  1476. .org ia64_ivt+0x7a00
  1477. /////////////////////////////////////////////////////////////////////////////////////////
  1478. // 0x7a00 Entry 62 (size 16 bundles) Reserved
  1479. DBG_FAULT(62)
  1480. FAULT(62)
  1481. .org ia64_ivt+0x7b00
  1482. /////////////////////////////////////////////////////////////////////////////////////////
  1483. // 0x7b00 Entry 63 (size 16 bundles) Reserved
  1484. DBG_FAULT(63)
  1485. FAULT(63)
  1486. .org ia64_ivt+0x7c00
  1487. /////////////////////////////////////////////////////////////////////////////////////////
  1488. // 0x7c00 Entry 64 (size 16 bundles) Reserved
  1489. DBG_FAULT(64)
  1490. FAULT(64)
  1491. .org ia64_ivt+0x7d00
  1492. /////////////////////////////////////////////////////////////////////////////////////////
  1493. // 0x7d00 Entry 65 (size 16 bundles) Reserved
  1494. DBG_FAULT(65)
  1495. FAULT(65)
  1496. .org ia64_ivt+0x7e00
  1497. /////////////////////////////////////////////////////////////////////////////////////////
  1498. // 0x7e00 Entry 66 (size 16 bundles) Reserved
  1499. DBG_FAULT(66)
  1500. FAULT(66)
  1501. .org ia64_ivt+0x7f00
  1502. /////////////////////////////////////////////////////////////////////////////////////////
  1503. // 0x7f00 Entry 67 (size 16 bundles) Reserved
  1504. DBG_FAULT(67)
  1505. FAULT(67)
  1506. #ifdef CONFIG_IA32_SUPPORT
  1507. /*
  1508. * There is no particular reason for this code to be here, other than that
  1509. * there happens to be space here that would go unused otherwise. If this
  1510. * fault ever gets "unreserved", simply moved the following code to a more
  1511. * suitable spot...
  1512. */
  1513. // IA32 interrupt entry point
  1514. ENTRY(dispatch_to_ia32_handler)
  1515. SAVE_MIN
  1516. ;;
  1517. mov r14=cr.isr
  1518. ssm psr.ic | PSR_DEFAULT_BITS
  1519. ;;
  1520. srlz.i // guarantee that interruption collection is on
  1521. ;;
  1522. (p15) ssm psr.i
  1523. adds r3=8,r2 // Base pointer for SAVE_REST
  1524. ;;
  1525. SAVE_REST
  1526. ;;
  1527. mov r15=0x80
  1528. shr r14=r14,16 // Get interrupt number
  1529. ;;
  1530. cmp.ne p6,p0=r14,r15
  1531. (p6) br.call.dpnt.many b6=non_ia32_syscall
  1532. adds r14=IA64_PT_REGS_R8_OFFSET + 16,sp // 16 byte hole per SW conventions
  1533. adds r15=IA64_PT_REGS_R1_OFFSET + 16,sp
  1534. ;;
  1535. cmp.eq pSys,pNonSys=r0,r0 // set pSys=1, pNonSys=0
  1536. ld8 r8=[r14] // get r8
  1537. ;;
  1538. st8 [r15]=r8 // save original EAX in r1 (IA32 procs don't use the GP)
  1539. ;;
  1540. alloc r15=ar.pfs,0,0,6,0 // must first in an insn group
  1541. ;;
  1542. ld4 r8=[r14],8 // r8 == eax (syscall number)
  1543. mov r15=IA32_NR_syscalls
  1544. ;;
  1545. cmp.ltu.unc p6,p7=r8,r15
  1546. ld4 out1=[r14],8 // r9 == ecx
  1547. ;;
  1548. ld4 out2=[r14],8 // r10 == edx
  1549. ;;
  1550. ld4 out0=[r14] // r11 == ebx
  1551. adds r14=(IA64_PT_REGS_R13_OFFSET) + 16,sp
  1552. ;;
  1553. ld4 out5=[r14],PT(R14)-PT(R13) // r13 == ebp
  1554. ;;
  1555. ld4 out3=[r14],PT(R15)-PT(R14) // r14 == esi
  1556. adds r2=TI_FLAGS+IA64_TASK_SIZE,r13
  1557. ;;
  1558. ld4 out4=[r14] // r15 == edi
  1559. movl r16=ia32_syscall_table
  1560. ;;
  1561. (p6) shladd r16=r8,3,r16 // force ni_syscall if not valid syscall number
  1562. ld4 r2=[r2] // r2 = current_thread_info()->flags
  1563. ;;
  1564. ld8 r16=[r16]
  1565. and r2=_TIF_SYSCALL_TRACEAUDIT,r2 // mask trace or audit
  1566. ;;
  1567. mov b6=r16
  1568. movl r15=ia32_ret_from_syscall
  1569. cmp.eq p8,p0=r2,r0
  1570. ;;
  1571. mov rp=r15
  1572. (p8) br.call.sptk.many b6=b6
  1573. br.cond.sptk ia32_trace_syscall
  1574. non_ia32_syscall:
  1575. alloc r15=ar.pfs,0,0,2,0
  1576. mov out0=r14 // interrupt #
  1577. add out1=16,sp // pointer to pt_regs
  1578. ;; // avoid WAW on CFM
  1579. br.call.sptk.many rp=ia32_bad_interrupt
  1580. .ret1: movl r15=ia64_leave_kernel
  1581. ;;
  1582. mov rp=r15
  1583. br.ret.sptk.many rp
  1584. END(dispatch_to_ia32_handler)
  1585. #endif /* CONFIG_IA32_SUPPORT */