head.S 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221
  1. /*
  2. * Here is where the ball gets rolling as far as the kernel is concerned.
  3. * When control is transferred to _start, the bootload has already
  4. * loaded us to the correct address. All that's left to do here is
  5. * to set up the kernel's global pointer and jump to the kernel
  6. * entry point.
  7. *
  8. * Copyright (C) 1998-2001, 2003, 2005 Hewlett-Packard Co
  9. * David Mosberger-Tang <davidm@hpl.hp.com>
  10. * Stephane Eranian <eranian@hpl.hp.com>
  11. * Copyright (C) 1999 VA Linux Systems
  12. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  13. * Copyright (C) 1999 Intel Corp.
  14. * Copyright (C) 1999 Asit Mallick <Asit.K.Mallick@intel.com>
  15. * Copyright (C) 1999 Don Dugger <Don.Dugger@intel.com>
  16. * Copyright (C) 2002 Fenghua Yu <fenghua.yu@intel.com>
  17. * -Optimize __ia64_save_fpu() and __ia64_load_fpu() for Itanium 2.
  18. * Copyright (C) 2004 Ashok Raj <ashok.raj@intel.com>
  19. * Support for CPU Hotplug
  20. */
  21. #include <linux/config.h>
  22. #include <asm/asmmacro.h>
  23. #include <asm/fpu.h>
  24. #include <asm/kregs.h>
  25. #include <asm/mmu_context.h>
  26. #include <asm/asm-offsets.h>
  27. #include <asm/pal.h>
  28. #include <asm/pgtable.h>
  29. #include <asm/processor.h>
  30. #include <asm/ptrace.h>
  31. #include <asm/system.h>
  32. #include <asm/mca_asm.h>
  33. #ifdef CONFIG_HOTPLUG_CPU
  34. #define SAL_PSR_BITS_TO_SET \
  35. (IA64_PSR_AC | IA64_PSR_BN | IA64_PSR_MFH | IA64_PSR_MFL)
  36. #define SAVE_FROM_REG(src, ptr, dest) \
  37. mov dest=src;; \
  38. st8 [ptr]=dest,0x08
  39. #define RESTORE_REG(reg, ptr, _tmp) \
  40. ld8 _tmp=[ptr],0x08;; \
  41. mov reg=_tmp
  42. #define SAVE_BREAK_REGS(ptr, _idx, _breg, _dest)\
  43. mov ar.lc=IA64_NUM_DBG_REGS-1;; \
  44. mov _idx=0;; \
  45. 1: \
  46. SAVE_FROM_REG(_breg[_idx], ptr, _dest);; \
  47. add _idx=1,_idx;; \
  48. br.cloop.sptk.many 1b
  49. #define RESTORE_BREAK_REGS(ptr, _idx, _breg, _tmp, _lbl)\
  50. mov ar.lc=IA64_NUM_DBG_REGS-1;; \
  51. mov _idx=0;; \
  52. _lbl: RESTORE_REG(_breg[_idx], ptr, _tmp);; \
  53. add _idx=1, _idx;; \
  54. br.cloop.sptk.many _lbl
  55. #define SAVE_ONE_RR(num, _reg, _tmp) \
  56. movl _tmp=(num<<61);; \
  57. mov _reg=rr[_tmp]
  58. #define SAVE_REGION_REGS(_tmp, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7) \
  59. SAVE_ONE_RR(0,_r0, _tmp);; \
  60. SAVE_ONE_RR(1,_r1, _tmp);; \
  61. SAVE_ONE_RR(2,_r2, _tmp);; \
  62. SAVE_ONE_RR(3,_r3, _tmp);; \
  63. SAVE_ONE_RR(4,_r4, _tmp);; \
  64. SAVE_ONE_RR(5,_r5, _tmp);; \
  65. SAVE_ONE_RR(6,_r6, _tmp);; \
  66. SAVE_ONE_RR(7,_r7, _tmp);;
  67. #define STORE_REGION_REGS(ptr, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7) \
  68. st8 [ptr]=_r0, 8;; \
  69. st8 [ptr]=_r1, 8;; \
  70. st8 [ptr]=_r2, 8;; \
  71. st8 [ptr]=_r3, 8;; \
  72. st8 [ptr]=_r4, 8;; \
  73. st8 [ptr]=_r5, 8;; \
  74. st8 [ptr]=_r6, 8;; \
  75. st8 [ptr]=_r7, 8;;
  76. #define RESTORE_REGION_REGS(ptr, _idx1, _idx2, _tmp) \
  77. mov ar.lc=0x08-1;; \
  78. movl _idx1=0x00;; \
  79. RestRR: \
  80. dep.z _idx2=_idx1,61,3;; \
  81. ld8 _tmp=[ptr],8;; \
  82. mov rr[_idx2]=_tmp;; \
  83. srlz.d;; \
  84. add _idx1=1,_idx1;; \
  85. br.cloop.sptk.few RestRR
  86. #define SET_AREA_FOR_BOOTING_CPU(reg1, reg2) \
  87. movl reg1=sal_state_for_booting_cpu;; \
  88. ld8 reg2=[reg1];;
  89. /*
  90. * Adjust region registers saved before starting to save
  91. * break regs and rest of the states that need to be preserved.
  92. */
  93. #define SAL_TO_OS_BOOT_HANDOFF_STATE_SAVE(_reg1,_reg2,_pred) \
  94. SAVE_FROM_REG(b0,_reg1,_reg2);; \
  95. SAVE_FROM_REG(b1,_reg1,_reg2);; \
  96. SAVE_FROM_REG(b2,_reg1,_reg2);; \
  97. SAVE_FROM_REG(b3,_reg1,_reg2);; \
  98. SAVE_FROM_REG(b4,_reg1,_reg2);; \
  99. SAVE_FROM_REG(b5,_reg1,_reg2);; \
  100. st8 [_reg1]=r1,0x08;; \
  101. st8 [_reg1]=r12,0x08;; \
  102. st8 [_reg1]=r13,0x08;; \
  103. SAVE_FROM_REG(ar.fpsr,_reg1,_reg2);; \
  104. SAVE_FROM_REG(ar.pfs,_reg1,_reg2);; \
  105. SAVE_FROM_REG(ar.rnat,_reg1,_reg2);; \
  106. SAVE_FROM_REG(ar.unat,_reg1,_reg2);; \
  107. SAVE_FROM_REG(ar.bspstore,_reg1,_reg2);; \
  108. SAVE_FROM_REG(cr.dcr,_reg1,_reg2);; \
  109. SAVE_FROM_REG(cr.iva,_reg1,_reg2);; \
  110. SAVE_FROM_REG(cr.pta,_reg1,_reg2);; \
  111. SAVE_FROM_REG(cr.itv,_reg1,_reg2);; \
  112. SAVE_FROM_REG(cr.pmv,_reg1,_reg2);; \
  113. SAVE_FROM_REG(cr.cmcv,_reg1,_reg2);; \
  114. SAVE_FROM_REG(cr.lrr0,_reg1,_reg2);; \
  115. SAVE_FROM_REG(cr.lrr1,_reg1,_reg2);; \
  116. st8 [_reg1]=r4,0x08;; \
  117. st8 [_reg1]=r5,0x08;; \
  118. st8 [_reg1]=r6,0x08;; \
  119. st8 [_reg1]=r7,0x08;; \
  120. st8 [_reg1]=_pred,0x08;; \
  121. SAVE_FROM_REG(ar.lc, _reg1, _reg2);; \
  122. stf.spill.nta [_reg1]=f2,16;; \
  123. stf.spill.nta [_reg1]=f3,16;; \
  124. stf.spill.nta [_reg1]=f4,16;; \
  125. stf.spill.nta [_reg1]=f5,16;; \
  126. stf.spill.nta [_reg1]=f16,16;; \
  127. stf.spill.nta [_reg1]=f17,16;; \
  128. stf.spill.nta [_reg1]=f18,16;; \
  129. stf.spill.nta [_reg1]=f19,16;; \
  130. stf.spill.nta [_reg1]=f20,16;; \
  131. stf.spill.nta [_reg1]=f21,16;; \
  132. stf.spill.nta [_reg1]=f22,16;; \
  133. stf.spill.nta [_reg1]=f23,16;; \
  134. stf.spill.nta [_reg1]=f24,16;; \
  135. stf.spill.nta [_reg1]=f25,16;; \
  136. stf.spill.nta [_reg1]=f26,16;; \
  137. stf.spill.nta [_reg1]=f27,16;; \
  138. stf.spill.nta [_reg1]=f28,16;; \
  139. stf.spill.nta [_reg1]=f29,16;; \
  140. stf.spill.nta [_reg1]=f30,16;; \
  141. stf.spill.nta [_reg1]=f31,16;;
  142. #else
  143. #define SET_AREA_FOR_BOOTING_CPU(a1, a2)
  144. #define SAL_TO_OS_BOOT_HANDOFF_STATE_SAVE(a1,a2, a3)
  145. #define SAVE_REGION_REGS(_tmp, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7)
  146. #define STORE_REGION_REGS(ptr, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7)
  147. #endif
  148. #define SET_ONE_RR(num, pgsize, _tmp1, _tmp2, vhpt) \
  149. movl _tmp1=(num << 61);; \
  150. mov _tmp2=((ia64_rid(IA64_REGION_ID_KERNEL, (num<<61)) << 8) | (pgsize << 2) | vhpt);; \
  151. mov rr[_tmp1]=_tmp2
  152. .section __special_page_section,"ax"
  153. .global empty_zero_page
  154. empty_zero_page:
  155. .skip PAGE_SIZE
  156. .global swapper_pg_dir
  157. swapper_pg_dir:
  158. .skip PAGE_SIZE
  159. .rodata
  160. halt_msg:
  161. stringz "Halting kernel\n"
  162. .text
  163. .global start_ap
  164. /*
  165. * Start the kernel. When the bootloader passes control to _start(), r28
  166. * points to the address of the boot parameter area. Execution reaches
  167. * here in physical mode.
  168. */
  169. GLOBAL_ENTRY(_start)
  170. start_ap:
  171. .prologue
  172. .save rp, r0 // terminate unwind chain with a NULL rp
  173. .body
  174. rsm psr.i | psr.ic
  175. ;;
  176. srlz.i
  177. ;;
  178. /*
  179. * Save the region registers, predicate before they get clobbered
  180. */
  181. SAVE_REGION_REGS(r2, r8,r9,r10,r11,r12,r13,r14,r15);
  182. mov r25=pr;;
  183. /*
  184. * Initialize kernel region registers:
  185. * rr[0]: VHPT enabled, page size = PAGE_SHIFT
  186. * rr[1]: VHPT enabled, page size = PAGE_SHIFT
  187. * rr[2]: VHPT enabled, page size = PAGE_SHIFT
  188. * rr[3]: VHPT enabled, page size = PAGE_SHIFT
  189. * rr[4]: VHPT enabled, page size = PAGE_SHIFT
  190. * rr[5]: VHPT enabled, page size = PAGE_SHIFT
  191. * rr[6]: VHPT disabled, page size = IA64_GRANULE_SHIFT
  192. * rr[7]: VHPT disabled, page size = IA64_GRANULE_SHIFT
  193. * We initialize all of them to prevent inadvertently assuming
  194. * something about the state of address translation early in boot.
  195. */
  196. SET_ONE_RR(0, PAGE_SHIFT, r2, r16, 1);;
  197. SET_ONE_RR(1, PAGE_SHIFT, r2, r16, 1);;
  198. SET_ONE_RR(2, PAGE_SHIFT, r2, r16, 1);;
  199. SET_ONE_RR(3, PAGE_SHIFT, r2, r16, 1);;
  200. SET_ONE_RR(4, PAGE_SHIFT, r2, r16, 1);;
  201. SET_ONE_RR(5, PAGE_SHIFT, r2, r16, 1);;
  202. SET_ONE_RR(6, IA64_GRANULE_SHIFT, r2, r16, 0);;
  203. SET_ONE_RR(7, IA64_GRANULE_SHIFT, r2, r16, 0);;
  204. /*
  205. * Now pin mappings into the TLB for kernel text and data
  206. */
  207. mov r18=KERNEL_TR_PAGE_SHIFT<<2
  208. movl r17=KERNEL_START
  209. ;;
  210. mov cr.itir=r18
  211. mov cr.ifa=r17
  212. mov r16=IA64_TR_KERNEL
  213. mov r3=ip
  214. movl r18=PAGE_KERNEL
  215. ;;
  216. dep r2=0,r3,0,KERNEL_TR_PAGE_SHIFT
  217. ;;
  218. or r18=r2,r18
  219. ;;
  220. srlz.i
  221. ;;
  222. itr.i itr[r16]=r18
  223. ;;
  224. itr.d dtr[r16]=r18
  225. ;;
  226. srlz.i
  227. /*
  228. * Switch into virtual mode:
  229. */
  230. movl r16=(IA64_PSR_IT|IA64_PSR_IC|IA64_PSR_DT|IA64_PSR_RT|IA64_PSR_DFH|IA64_PSR_BN \
  231. |IA64_PSR_DI)
  232. ;;
  233. mov cr.ipsr=r16
  234. movl r17=1f
  235. ;;
  236. mov cr.iip=r17
  237. mov cr.ifs=r0
  238. ;;
  239. rfi
  240. ;;
  241. 1: // now we are in virtual mode
  242. SET_AREA_FOR_BOOTING_CPU(r2, r16);
  243. STORE_REGION_REGS(r16, r8,r9,r10,r11,r12,r13,r14,r15);
  244. SAL_TO_OS_BOOT_HANDOFF_STATE_SAVE(r16,r17,r25)
  245. ;;
  246. // set IVT entry point---can't access I/O ports without it
  247. movl r3=ia64_ivt
  248. ;;
  249. mov cr.iva=r3
  250. movl r2=FPSR_DEFAULT
  251. ;;
  252. srlz.i
  253. movl gp=__gp
  254. mov ar.fpsr=r2
  255. ;;
  256. #define isAP p2 // are we an Application Processor?
  257. #define isBP p3 // are we the Bootstrap Processor?
  258. #ifdef CONFIG_SMP
  259. /*
  260. * Find the init_task for the currently booting CPU. At poweron, and in
  261. * UP mode, task_for_booting_cpu is NULL.
  262. */
  263. movl r3=task_for_booting_cpu
  264. ;;
  265. ld8 r3=[r3]
  266. movl r2=init_task
  267. ;;
  268. cmp.eq isBP,isAP=r3,r0
  269. ;;
  270. (isAP) mov r2=r3
  271. #else
  272. movl r2=init_task
  273. cmp.eq isBP,isAP=r0,r0
  274. #endif
  275. ;;
  276. tpa r3=r2 // r3 == phys addr of task struct
  277. mov r16=-1
  278. (isBP) br.cond.dpnt .load_current // BP stack is on region 5 --- no need to map it
  279. // load mapping for stack (virtaddr in r2, physaddr in r3)
  280. rsm psr.ic
  281. movl r17=PAGE_KERNEL
  282. ;;
  283. srlz.d
  284. dep r18=0,r3,0,12
  285. ;;
  286. or r18=r17,r18
  287. dep r2=-1,r3,61,3 // IMVA of task
  288. ;;
  289. mov r17=rr[r2]
  290. shr.u r16=r3,IA64_GRANULE_SHIFT
  291. ;;
  292. dep r17=0,r17,8,24
  293. ;;
  294. mov cr.itir=r17
  295. mov cr.ifa=r2
  296. mov r19=IA64_TR_CURRENT_STACK
  297. ;;
  298. itr.d dtr[r19]=r18
  299. ;;
  300. ssm psr.ic
  301. srlz.d
  302. ;;
  303. .load_current:
  304. // load the "current" pointer (r13) and ar.k6 with the current task
  305. mov IA64_KR(CURRENT)=r2 // virtual address
  306. mov IA64_KR(CURRENT_STACK)=r16
  307. mov r13=r2
  308. /*
  309. * Reserve space at the top of the stack for "struct pt_regs". Kernel
  310. * threads don't store interesting values in that structure, but the space
  311. * still needs to be there because time-critical stuff such as the context
  312. * switching can be implemented more efficiently (for example, __switch_to()
  313. * always sets the psr.dfh bit of the task it is switching to).
  314. */
  315. addl r12=IA64_STK_OFFSET-IA64_PT_REGS_SIZE-16,r2
  316. addl r2=IA64_RBS_OFFSET,r2 // initialize the RSE
  317. mov ar.rsc=0 // place RSE in enforced lazy mode
  318. ;;
  319. loadrs // clear the dirty partition
  320. mov IA64_KR(PER_CPU_DATA)=r0 // clear physical per-CPU base
  321. ;;
  322. mov ar.bspstore=r2 // establish the new RSE stack
  323. ;;
  324. mov ar.rsc=0x3 // place RSE in eager mode
  325. (isBP) dep r28=-1,r28,61,3 // make address virtual
  326. (isBP) movl r2=ia64_boot_param
  327. ;;
  328. (isBP) st8 [r2]=r28 // save the address of the boot param area passed by the bootloader
  329. #ifdef CONFIG_SMP
  330. (isAP) br.call.sptk.many rp=start_secondary
  331. .ret0:
  332. (isAP) br.cond.sptk self
  333. #endif
  334. // This is executed by the bootstrap processor (bsp) only:
  335. #ifdef CONFIG_IA64_FW_EMU
  336. // initialize PAL & SAL emulator:
  337. br.call.sptk.many rp=sys_fw_init
  338. .ret1:
  339. #endif
  340. br.call.sptk.many rp=start_kernel
  341. .ret2: addl r3=@ltoff(halt_msg),gp
  342. ;;
  343. alloc r2=ar.pfs,8,0,2,0
  344. ;;
  345. ld8 out0=[r3]
  346. br.call.sptk.many b0=console_print
  347. self: hint @pause
  348. br.sptk.many self // endless loop
  349. END(_start)
  350. GLOBAL_ENTRY(ia64_save_debug_regs)
  351. alloc r16=ar.pfs,1,0,0,0
  352. mov r20=ar.lc // preserve ar.lc
  353. mov ar.lc=IA64_NUM_DBG_REGS-1
  354. mov r18=0
  355. add r19=IA64_NUM_DBG_REGS*8,in0
  356. ;;
  357. 1: mov r16=dbr[r18]
  358. #ifdef CONFIG_ITANIUM
  359. ;;
  360. srlz.d
  361. #endif
  362. mov r17=ibr[r18]
  363. add r18=1,r18
  364. ;;
  365. st8.nta [in0]=r16,8
  366. st8.nta [r19]=r17,8
  367. br.cloop.sptk.many 1b
  368. ;;
  369. mov ar.lc=r20 // restore ar.lc
  370. br.ret.sptk.many rp
  371. END(ia64_save_debug_regs)
  372. GLOBAL_ENTRY(ia64_load_debug_regs)
  373. alloc r16=ar.pfs,1,0,0,0
  374. lfetch.nta [in0]
  375. mov r20=ar.lc // preserve ar.lc
  376. add r19=IA64_NUM_DBG_REGS*8,in0
  377. mov ar.lc=IA64_NUM_DBG_REGS-1
  378. mov r18=-1
  379. ;;
  380. 1: ld8.nta r16=[in0],8
  381. ld8.nta r17=[r19],8
  382. add r18=1,r18
  383. ;;
  384. mov dbr[r18]=r16
  385. #ifdef CONFIG_ITANIUM
  386. ;;
  387. srlz.d // Errata 132 (NoFix status)
  388. #endif
  389. mov ibr[r18]=r17
  390. br.cloop.sptk.many 1b
  391. ;;
  392. mov ar.lc=r20 // restore ar.lc
  393. br.ret.sptk.many rp
  394. END(ia64_load_debug_regs)
  395. GLOBAL_ENTRY(__ia64_save_fpu)
  396. alloc r2=ar.pfs,1,4,0,0
  397. adds loc0=96*16-16,in0
  398. adds loc1=96*16-16-128,in0
  399. ;;
  400. stf.spill.nta [loc0]=f127,-256
  401. stf.spill.nta [loc1]=f119,-256
  402. ;;
  403. stf.spill.nta [loc0]=f111,-256
  404. stf.spill.nta [loc1]=f103,-256
  405. ;;
  406. stf.spill.nta [loc0]=f95,-256
  407. stf.spill.nta [loc1]=f87,-256
  408. ;;
  409. stf.spill.nta [loc0]=f79,-256
  410. stf.spill.nta [loc1]=f71,-256
  411. ;;
  412. stf.spill.nta [loc0]=f63,-256
  413. stf.spill.nta [loc1]=f55,-256
  414. adds loc2=96*16-32,in0
  415. ;;
  416. stf.spill.nta [loc0]=f47,-256
  417. stf.spill.nta [loc1]=f39,-256
  418. adds loc3=96*16-32-128,in0
  419. ;;
  420. stf.spill.nta [loc2]=f126,-256
  421. stf.spill.nta [loc3]=f118,-256
  422. ;;
  423. stf.spill.nta [loc2]=f110,-256
  424. stf.spill.nta [loc3]=f102,-256
  425. ;;
  426. stf.spill.nta [loc2]=f94,-256
  427. stf.spill.nta [loc3]=f86,-256
  428. ;;
  429. stf.spill.nta [loc2]=f78,-256
  430. stf.spill.nta [loc3]=f70,-256
  431. ;;
  432. stf.spill.nta [loc2]=f62,-256
  433. stf.spill.nta [loc3]=f54,-256
  434. adds loc0=96*16-48,in0
  435. ;;
  436. stf.spill.nta [loc2]=f46,-256
  437. stf.spill.nta [loc3]=f38,-256
  438. adds loc1=96*16-48-128,in0
  439. ;;
  440. stf.spill.nta [loc0]=f125,-256
  441. stf.spill.nta [loc1]=f117,-256
  442. ;;
  443. stf.spill.nta [loc0]=f109,-256
  444. stf.spill.nta [loc1]=f101,-256
  445. ;;
  446. stf.spill.nta [loc0]=f93,-256
  447. stf.spill.nta [loc1]=f85,-256
  448. ;;
  449. stf.spill.nta [loc0]=f77,-256
  450. stf.spill.nta [loc1]=f69,-256
  451. ;;
  452. stf.spill.nta [loc0]=f61,-256
  453. stf.spill.nta [loc1]=f53,-256
  454. adds loc2=96*16-64,in0
  455. ;;
  456. stf.spill.nta [loc0]=f45,-256
  457. stf.spill.nta [loc1]=f37,-256
  458. adds loc3=96*16-64-128,in0
  459. ;;
  460. stf.spill.nta [loc2]=f124,-256
  461. stf.spill.nta [loc3]=f116,-256
  462. ;;
  463. stf.spill.nta [loc2]=f108,-256
  464. stf.spill.nta [loc3]=f100,-256
  465. ;;
  466. stf.spill.nta [loc2]=f92,-256
  467. stf.spill.nta [loc3]=f84,-256
  468. ;;
  469. stf.spill.nta [loc2]=f76,-256
  470. stf.spill.nta [loc3]=f68,-256
  471. ;;
  472. stf.spill.nta [loc2]=f60,-256
  473. stf.spill.nta [loc3]=f52,-256
  474. adds loc0=96*16-80,in0
  475. ;;
  476. stf.spill.nta [loc2]=f44,-256
  477. stf.spill.nta [loc3]=f36,-256
  478. adds loc1=96*16-80-128,in0
  479. ;;
  480. stf.spill.nta [loc0]=f123,-256
  481. stf.spill.nta [loc1]=f115,-256
  482. ;;
  483. stf.spill.nta [loc0]=f107,-256
  484. stf.spill.nta [loc1]=f99,-256
  485. ;;
  486. stf.spill.nta [loc0]=f91,-256
  487. stf.spill.nta [loc1]=f83,-256
  488. ;;
  489. stf.spill.nta [loc0]=f75,-256
  490. stf.spill.nta [loc1]=f67,-256
  491. ;;
  492. stf.spill.nta [loc0]=f59,-256
  493. stf.spill.nta [loc1]=f51,-256
  494. adds loc2=96*16-96,in0
  495. ;;
  496. stf.spill.nta [loc0]=f43,-256
  497. stf.spill.nta [loc1]=f35,-256
  498. adds loc3=96*16-96-128,in0
  499. ;;
  500. stf.spill.nta [loc2]=f122,-256
  501. stf.spill.nta [loc3]=f114,-256
  502. ;;
  503. stf.spill.nta [loc2]=f106,-256
  504. stf.spill.nta [loc3]=f98,-256
  505. ;;
  506. stf.spill.nta [loc2]=f90,-256
  507. stf.spill.nta [loc3]=f82,-256
  508. ;;
  509. stf.spill.nta [loc2]=f74,-256
  510. stf.spill.nta [loc3]=f66,-256
  511. ;;
  512. stf.spill.nta [loc2]=f58,-256
  513. stf.spill.nta [loc3]=f50,-256
  514. adds loc0=96*16-112,in0
  515. ;;
  516. stf.spill.nta [loc2]=f42,-256
  517. stf.spill.nta [loc3]=f34,-256
  518. adds loc1=96*16-112-128,in0
  519. ;;
  520. stf.spill.nta [loc0]=f121,-256
  521. stf.spill.nta [loc1]=f113,-256
  522. ;;
  523. stf.spill.nta [loc0]=f105,-256
  524. stf.spill.nta [loc1]=f97,-256
  525. ;;
  526. stf.spill.nta [loc0]=f89,-256
  527. stf.spill.nta [loc1]=f81,-256
  528. ;;
  529. stf.spill.nta [loc0]=f73,-256
  530. stf.spill.nta [loc1]=f65,-256
  531. ;;
  532. stf.spill.nta [loc0]=f57,-256
  533. stf.spill.nta [loc1]=f49,-256
  534. adds loc2=96*16-128,in0
  535. ;;
  536. stf.spill.nta [loc0]=f41,-256
  537. stf.spill.nta [loc1]=f33,-256
  538. adds loc3=96*16-128-128,in0
  539. ;;
  540. stf.spill.nta [loc2]=f120,-256
  541. stf.spill.nta [loc3]=f112,-256
  542. ;;
  543. stf.spill.nta [loc2]=f104,-256
  544. stf.spill.nta [loc3]=f96,-256
  545. ;;
  546. stf.spill.nta [loc2]=f88,-256
  547. stf.spill.nta [loc3]=f80,-256
  548. ;;
  549. stf.spill.nta [loc2]=f72,-256
  550. stf.spill.nta [loc3]=f64,-256
  551. ;;
  552. stf.spill.nta [loc2]=f56,-256
  553. stf.spill.nta [loc3]=f48,-256
  554. ;;
  555. stf.spill.nta [loc2]=f40
  556. stf.spill.nta [loc3]=f32
  557. br.ret.sptk.many rp
  558. END(__ia64_save_fpu)
  559. GLOBAL_ENTRY(__ia64_load_fpu)
  560. alloc r2=ar.pfs,1,2,0,0
  561. adds r3=128,in0
  562. adds r14=256,in0
  563. adds r15=384,in0
  564. mov loc0=512
  565. mov loc1=-1024+16
  566. ;;
  567. ldf.fill.nta f32=[in0],loc0
  568. ldf.fill.nta f40=[ r3],loc0
  569. ldf.fill.nta f48=[r14],loc0
  570. ldf.fill.nta f56=[r15],loc0
  571. ;;
  572. ldf.fill.nta f64=[in0],loc0
  573. ldf.fill.nta f72=[ r3],loc0
  574. ldf.fill.nta f80=[r14],loc0
  575. ldf.fill.nta f88=[r15],loc0
  576. ;;
  577. ldf.fill.nta f96=[in0],loc1
  578. ldf.fill.nta f104=[ r3],loc1
  579. ldf.fill.nta f112=[r14],loc1
  580. ldf.fill.nta f120=[r15],loc1
  581. ;;
  582. ldf.fill.nta f33=[in0],loc0
  583. ldf.fill.nta f41=[ r3],loc0
  584. ldf.fill.nta f49=[r14],loc0
  585. ldf.fill.nta f57=[r15],loc0
  586. ;;
  587. ldf.fill.nta f65=[in0],loc0
  588. ldf.fill.nta f73=[ r3],loc0
  589. ldf.fill.nta f81=[r14],loc0
  590. ldf.fill.nta f89=[r15],loc0
  591. ;;
  592. ldf.fill.nta f97=[in0],loc1
  593. ldf.fill.nta f105=[ r3],loc1
  594. ldf.fill.nta f113=[r14],loc1
  595. ldf.fill.nta f121=[r15],loc1
  596. ;;
  597. ldf.fill.nta f34=[in0],loc0
  598. ldf.fill.nta f42=[ r3],loc0
  599. ldf.fill.nta f50=[r14],loc0
  600. ldf.fill.nta f58=[r15],loc0
  601. ;;
  602. ldf.fill.nta f66=[in0],loc0
  603. ldf.fill.nta f74=[ r3],loc0
  604. ldf.fill.nta f82=[r14],loc0
  605. ldf.fill.nta f90=[r15],loc0
  606. ;;
  607. ldf.fill.nta f98=[in0],loc1
  608. ldf.fill.nta f106=[ r3],loc1
  609. ldf.fill.nta f114=[r14],loc1
  610. ldf.fill.nta f122=[r15],loc1
  611. ;;
  612. ldf.fill.nta f35=[in0],loc0
  613. ldf.fill.nta f43=[ r3],loc0
  614. ldf.fill.nta f51=[r14],loc0
  615. ldf.fill.nta f59=[r15],loc0
  616. ;;
  617. ldf.fill.nta f67=[in0],loc0
  618. ldf.fill.nta f75=[ r3],loc0
  619. ldf.fill.nta f83=[r14],loc0
  620. ldf.fill.nta f91=[r15],loc0
  621. ;;
  622. ldf.fill.nta f99=[in0],loc1
  623. ldf.fill.nta f107=[ r3],loc1
  624. ldf.fill.nta f115=[r14],loc1
  625. ldf.fill.nta f123=[r15],loc1
  626. ;;
  627. ldf.fill.nta f36=[in0],loc0
  628. ldf.fill.nta f44=[ r3],loc0
  629. ldf.fill.nta f52=[r14],loc0
  630. ldf.fill.nta f60=[r15],loc0
  631. ;;
  632. ldf.fill.nta f68=[in0],loc0
  633. ldf.fill.nta f76=[ r3],loc0
  634. ldf.fill.nta f84=[r14],loc0
  635. ldf.fill.nta f92=[r15],loc0
  636. ;;
  637. ldf.fill.nta f100=[in0],loc1
  638. ldf.fill.nta f108=[ r3],loc1
  639. ldf.fill.nta f116=[r14],loc1
  640. ldf.fill.nta f124=[r15],loc1
  641. ;;
  642. ldf.fill.nta f37=[in0],loc0
  643. ldf.fill.nta f45=[ r3],loc0
  644. ldf.fill.nta f53=[r14],loc0
  645. ldf.fill.nta f61=[r15],loc0
  646. ;;
  647. ldf.fill.nta f69=[in0],loc0
  648. ldf.fill.nta f77=[ r3],loc0
  649. ldf.fill.nta f85=[r14],loc0
  650. ldf.fill.nta f93=[r15],loc0
  651. ;;
  652. ldf.fill.nta f101=[in0],loc1
  653. ldf.fill.nta f109=[ r3],loc1
  654. ldf.fill.nta f117=[r14],loc1
  655. ldf.fill.nta f125=[r15],loc1
  656. ;;
  657. ldf.fill.nta f38 =[in0],loc0
  658. ldf.fill.nta f46 =[ r3],loc0
  659. ldf.fill.nta f54 =[r14],loc0
  660. ldf.fill.nta f62 =[r15],loc0
  661. ;;
  662. ldf.fill.nta f70 =[in0],loc0
  663. ldf.fill.nta f78 =[ r3],loc0
  664. ldf.fill.nta f86 =[r14],loc0
  665. ldf.fill.nta f94 =[r15],loc0
  666. ;;
  667. ldf.fill.nta f102=[in0],loc1
  668. ldf.fill.nta f110=[ r3],loc1
  669. ldf.fill.nta f118=[r14],loc1
  670. ldf.fill.nta f126=[r15],loc1
  671. ;;
  672. ldf.fill.nta f39 =[in0],loc0
  673. ldf.fill.nta f47 =[ r3],loc0
  674. ldf.fill.nta f55 =[r14],loc0
  675. ldf.fill.nta f63 =[r15],loc0
  676. ;;
  677. ldf.fill.nta f71 =[in0],loc0
  678. ldf.fill.nta f79 =[ r3],loc0
  679. ldf.fill.nta f87 =[r14],loc0
  680. ldf.fill.nta f95 =[r15],loc0
  681. ;;
  682. ldf.fill.nta f103=[in0]
  683. ldf.fill.nta f111=[ r3]
  684. ldf.fill.nta f119=[r14]
  685. ldf.fill.nta f127=[r15]
  686. br.ret.sptk.many rp
  687. END(__ia64_load_fpu)
  688. GLOBAL_ENTRY(__ia64_init_fpu)
  689. stf.spill [sp]=f0 // M3
  690. mov f32=f0 // F
  691. nop.b 0
  692. ldfps f33,f34=[sp] // M0
  693. ldfps f35,f36=[sp] // M1
  694. mov f37=f0 // F
  695. ;;
  696. setf.s f38=r0 // M2
  697. setf.s f39=r0 // M3
  698. mov f40=f0 // F
  699. ldfps f41,f42=[sp] // M0
  700. ldfps f43,f44=[sp] // M1
  701. mov f45=f0 // F
  702. setf.s f46=r0 // M2
  703. setf.s f47=r0 // M3
  704. mov f48=f0 // F
  705. ldfps f49,f50=[sp] // M0
  706. ldfps f51,f52=[sp] // M1
  707. mov f53=f0 // F
  708. setf.s f54=r0 // M2
  709. setf.s f55=r0 // M3
  710. mov f56=f0 // F
  711. ldfps f57,f58=[sp] // M0
  712. ldfps f59,f60=[sp] // M1
  713. mov f61=f0 // F
  714. setf.s f62=r0 // M2
  715. setf.s f63=r0 // M3
  716. mov f64=f0 // F
  717. ldfps f65,f66=[sp] // M0
  718. ldfps f67,f68=[sp] // M1
  719. mov f69=f0 // F
  720. setf.s f70=r0 // M2
  721. setf.s f71=r0 // M3
  722. mov f72=f0 // F
  723. ldfps f73,f74=[sp] // M0
  724. ldfps f75,f76=[sp] // M1
  725. mov f77=f0 // F
  726. setf.s f78=r0 // M2
  727. setf.s f79=r0 // M3
  728. mov f80=f0 // F
  729. ldfps f81,f82=[sp] // M0
  730. ldfps f83,f84=[sp] // M1
  731. mov f85=f0 // F
  732. setf.s f86=r0 // M2
  733. setf.s f87=r0 // M3
  734. mov f88=f0 // F
  735. /*
  736. * When the instructions are cached, it would be faster to initialize
  737. * the remaining registers with simply mov instructions (F-unit).
  738. * This gets the time down to ~29 cycles. However, this would use up
  739. * 33 bundles, whereas continuing with the above pattern yields
  740. * 10 bundles and ~30 cycles.
  741. */
  742. ldfps f89,f90=[sp] // M0
  743. ldfps f91,f92=[sp] // M1
  744. mov f93=f0 // F
  745. setf.s f94=r0 // M2
  746. setf.s f95=r0 // M3
  747. mov f96=f0 // F
  748. ldfps f97,f98=[sp] // M0
  749. ldfps f99,f100=[sp] // M1
  750. mov f101=f0 // F
  751. setf.s f102=r0 // M2
  752. setf.s f103=r0 // M3
  753. mov f104=f0 // F
  754. ldfps f105,f106=[sp] // M0
  755. ldfps f107,f108=[sp] // M1
  756. mov f109=f0 // F
  757. setf.s f110=r0 // M2
  758. setf.s f111=r0 // M3
  759. mov f112=f0 // F
  760. ldfps f113,f114=[sp] // M0
  761. ldfps f115,f116=[sp] // M1
  762. mov f117=f0 // F
  763. setf.s f118=r0 // M2
  764. setf.s f119=r0 // M3
  765. mov f120=f0 // F
  766. ldfps f121,f122=[sp] // M0
  767. ldfps f123,f124=[sp] // M1
  768. mov f125=f0 // F
  769. setf.s f126=r0 // M2
  770. setf.s f127=r0 // M3
  771. br.ret.sptk.many rp // F
  772. END(__ia64_init_fpu)
  773. /*
  774. * Switch execution mode from virtual to physical
  775. *
  776. * Inputs:
  777. * r16 = new psr to establish
  778. * Output:
  779. * r19 = old virtual address of ar.bsp
  780. * r20 = old virtual address of sp
  781. *
  782. * Note: RSE must already be in enforced lazy mode
  783. */
  784. GLOBAL_ENTRY(ia64_switch_mode_phys)
  785. {
  786. alloc r2=ar.pfs,0,0,0,0
  787. rsm psr.i | psr.ic // disable interrupts and interrupt collection
  788. mov r15=ip
  789. }
  790. ;;
  791. {
  792. flushrs // must be first insn in group
  793. srlz.i
  794. }
  795. ;;
  796. mov cr.ipsr=r16 // set new PSR
  797. add r3=1f-ia64_switch_mode_phys,r15
  798. mov r19=ar.bsp
  799. mov r20=sp
  800. mov r14=rp // get return address into a general register
  801. ;;
  802. // going to physical mode, use tpa to translate virt->phys
  803. tpa r17=r19
  804. tpa r3=r3
  805. tpa sp=sp
  806. tpa r14=r14
  807. ;;
  808. mov r18=ar.rnat // save ar.rnat
  809. mov ar.bspstore=r17 // this steps on ar.rnat
  810. mov cr.iip=r3
  811. mov cr.ifs=r0
  812. ;;
  813. mov ar.rnat=r18 // restore ar.rnat
  814. rfi // must be last insn in group
  815. ;;
  816. 1: mov rp=r14
  817. br.ret.sptk.many rp
  818. END(ia64_switch_mode_phys)
  819. /*
  820. * Switch execution mode from physical to virtual
  821. *
  822. * Inputs:
  823. * r16 = new psr to establish
  824. * r19 = new bspstore to establish
  825. * r20 = new sp to establish
  826. *
  827. * Note: RSE must already be in enforced lazy mode
  828. */
  829. GLOBAL_ENTRY(ia64_switch_mode_virt)
  830. {
  831. alloc r2=ar.pfs,0,0,0,0
  832. rsm psr.i | psr.ic // disable interrupts and interrupt collection
  833. mov r15=ip
  834. }
  835. ;;
  836. {
  837. flushrs // must be first insn in group
  838. srlz.i
  839. }
  840. ;;
  841. mov cr.ipsr=r16 // set new PSR
  842. add r3=1f-ia64_switch_mode_virt,r15
  843. mov r14=rp // get return address into a general register
  844. ;;
  845. // going to virtual
  846. // - for code addresses, set upper bits of addr to KERNEL_START
  847. // - for stack addresses, copy from input argument
  848. movl r18=KERNEL_START
  849. dep r3=0,r3,KERNEL_TR_PAGE_SHIFT,64-KERNEL_TR_PAGE_SHIFT
  850. dep r14=0,r14,KERNEL_TR_PAGE_SHIFT,64-KERNEL_TR_PAGE_SHIFT
  851. mov sp=r20
  852. ;;
  853. or r3=r3,r18
  854. or r14=r14,r18
  855. ;;
  856. mov r18=ar.rnat // save ar.rnat
  857. mov ar.bspstore=r19 // this steps on ar.rnat
  858. mov cr.iip=r3
  859. mov cr.ifs=r0
  860. ;;
  861. mov ar.rnat=r18 // restore ar.rnat
  862. rfi // must be last insn in group
  863. ;;
  864. 1: mov rp=r14
  865. br.ret.sptk.many rp
  866. END(ia64_switch_mode_virt)
  867. GLOBAL_ENTRY(ia64_delay_loop)
  868. .prologue
  869. { nop 0 // work around GAS unwind info generation bug...
  870. .save ar.lc,r2
  871. mov r2=ar.lc
  872. .body
  873. ;;
  874. mov ar.lc=r32
  875. }
  876. ;;
  877. // force loop to be 32-byte aligned (GAS bug means we cannot use .align
  878. // inside function body without corrupting unwind info).
  879. { nop 0 }
  880. 1: br.cloop.sptk.few 1b
  881. ;;
  882. mov ar.lc=r2
  883. br.ret.sptk.many rp
  884. END(ia64_delay_loop)
  885. /*
  886. * Return a CPU-local timestamp in nano-seconds. This timestamp is
  887. * NOT synchronized across CPUs its return value must never be
  888. * compared against the values returned on another CPU. The usage in
  889. * kernel/sched.c ensures that.
  890. *
  891. * The return-value of sched_clock() is NOT supposed to wrap-around.
  892. * If it did, it would cause some scheduling hiccups (at the worst).
  893. * Fortunately, with a 64-bit cycle-counter ticking at 100GHz, even
  894. * that would happen only once every 5+ years.
  895. *
  896. * The code below basically calculates:
  897. *
  898. * (ia64_get_itc() * local_cpu_data->nsec_per_cyc) >> IA64_NSEC_PER_CYC_SHIFT
  899. *
  900. * except that the multiplication and the shift are done with 128-bit
  901. * intermediate precision so that we can produce a full 64-bit result.
  902. */
  903. GLOBAL_ENTRY(sched_clock)
  904. addl r8=THIS_CPU(cpu_info) + IA64_CPUINFO_NSEC_PER_CYC_OFFSET,r0
  905. mov.m r9=ar.itc // fetch cycle-counter (35 cyc)
  906. ;;
  907. ldf8 f8=[r8]
  908. ;;
  909. setf.sig f9=r9 // certain to stall, so issue it _after_ ldf8...
  910. ;;
  911. xmpy.lu f10=f9,f8 // calculate low 64 bits of 128-bit product (4 cyc)
  912. xmpy.hu f11=f9,f8 // calculate high 64 bits of 128-bit product
  913. ;;
  914. getf.sig r8=f10 // (5 cyc)
  915. getf.sig r9=f11
  916. ;;
  917. shrp r8=r9,r8,IA64_NSEC_PER_CYC_SHIFT
  918. br.ret.sptk.many rp
  919. END(sched_clock)
  920. GLOBAL_ENTRY(start_kernel_thread)
  921. .prologue
  922. .save rp, r0 // this is the end of the call-chain
  923. .body
  924. alloc r2 = ar.pfs, 0, 0, 2, 0
  925. mov out0 = r9
  926. mov out1 = r11;;
  927. br.call.sptk.many rp = kernel_thread_helper;;
  928. mov out0 = r8
  929. br.call.sptk.many rp = sys_exit;;
  930. 1: br.sptk.few 1b // not reached
  931. END(start_kernel_thread)
  932. #ifdef CONFIG_IA64_BRL_EMU
  933. /*
  934. * Assembly routines used by brl_emu.c to set preserved register state.
  935. */
  936. #define SET_REG(reg) \
  937. GLOBAL_ENTRY(ia64_set_##reg); \
  938. alloc r16=ar.pfs,1,0,0,0; \
  939. mov reg=r32; \
  940. ;; \
  941. br.ret.sptk.many rp; \
  942. END(ia64_set_##reg)
  943. SET_REG(b1);
  944. SET_REG(b2);
  945. SET_REG(b3);
  946. SET_REG(b4);
  947. SET_REG(b5);
  948. #endif /* CONFIG_IA64_BRL_EMU */
  949. #ifdef CONFIG_SMP
  950. /*
  951. * This routine handles spinlock contention. It uses a non-standard calling
  952. * convention to avoid converting leaf routines into interior routines. Because
  953. * of this special convention, there are several restrictions:
  954. *
  955. * - do not use gp relative variables, this code is called from the kernel
  956. * and from modules, r1 is undefined.
  957. * - do not use stacked registers, the caller owns them.
  958. * - do not use the scratch stack space, the caller owns it.
  959. * - do not use any registers other than the ones listed below
  960. *
  961. * Inputs:
  962. * ar.pfs - saved CFM of caller
  963. * ar.ccv - 0 (and available for use)
  964. * r27 - flags from spin_lock_irqsave or 0. Must be preserved.
  965. * r28 - available for use.
  966. * r29 - available for use.
  967. * r30 - available for use.
  968. * r31 - address of lock, available for use.
  969. * b6 - return address
  970. * p14 - available for use.
  971. * p15 - used to track flag status.
  972. *
  973. * If you patch this code to use more registers, do not forget to update
  974. * the clobber lists for spin_lock() in include/asm-ia64/spinlock.h.
  975. */
  976. #if (__GNUC__ == 3 && __GNUC_MINOR__ < 3)
  977. GLOBAL_ENTRY(ia64_spinlock_contention_pre3_4)
  978. .prologue
  979. .save ar.pfs, r0 // this code effectively has a zero frame size
  980. .save rp, r28
  981. .body
  982. nop 0
  983. tbit.nz p15,p0=r27,IA64_PSR_I_BIT
  984. .restore sp // pop existing prologue after next insn
  985. mov b6 = r28
  986. .prologue
  987. .save ar.pfs, r0
  988. .altrp b6
  989. .body
  990. ;;
  991. (p15) ssm psr.i // reenable interrupts if they were on
  992. // DavidM says that srlz.d is slow and is not required in this case
  993. .wait:
  994. // exponential backoff, kdb, lockmeter etc. go in here
  995. hint @pause
  996. ld4 r30=[r31] // don't use ld4.bias; if it's contended, we won't write the word
  997. nop 0
  998. ;;
  999. cmp4.ne p14,p0=r30,r0
  1000. (p14) br.cond.sptk.few .wait
  1001. (p15) rsm psr.i // disable interrupts if we reenabled them
  1002. br.cond.sptk.few b6 // lock is now free, try to acquire
  1003. .global ia64_spinlock_contention_pre3_4_end // for kernprof
  1004. ia64_spinlock_contention_pre3_4_end:
  1005. END(ia64_spinlock_contention_pre3_4)
  1006. #else
  1007. GLOBAL_ENTRY(ia64_spinlock_contention)
  1008. .prologue
  1009. .altrp b6
  1010. .body
  1011. tbit.nz p15,p0=r27,IA64_PSR_I_BIT
  1012. ;;
  1013. .wait:
  1014. (p15) ssm psr.i // reenable interrupts if they were on
  1015. // DavidM says that srlz.d is slow and is not required in this case
  1016. .wait2:
  1017. // exponential backoff, kdb, lockmeter etc. go in here
  1018. hint @pause
  1019. ld4 r30=[r31] // don't use ld4.bias; if it's contended, we won't write the word
  1020. ;;
  1021. cmp4.ne p14,p0=r30,r0
  1022. mov r30 = 1
  1023. (p14) br.cond.sptk.few .wait2
  1024. (p15) rsm psr.i // disable interrupts if we reenabled them
  1025. ;;
  1026. cmpxchg4.acq r30=[r31], r30, ar.ccv
  1027. ;;
  1028. cmp4.ne p14,p0=r0,r30
  1029. (p14) br.cond.sptk.few .wait
  1030. br.ret.sptk.many b6 // lock is now taken
  1031. END(ia64_spinlock_contention)
  1032. #endif
  1033. #ifdef CONFIG_HOTPLUG_CPU
  1034. GLOBAL_ENTRY(ia64_jump_to_sal)
  1035. alloc r16=ar.pfs,1,0,0,0;;
  1036. rsm psr.i | psr.ic
  1037. {
  1038. flushrs
  1039. srlz.i
  1040. }
  1041. tpa r25=in0
  1042. movl r18=tlb_purge_done;;
  1043. DATA_VA_TO_PA(r18);;
  1044. mov b1=r18 // Return location
  1045. movl r18=ia64_do_tlb_purge;;
  1046. DATA_VA_TO_PA(r18);;
  1047. mov b2=r18 // doing tlb_flush work
  1048. mov ar.rsc=0 // Put RSE in enforced lazy, LE mode
  1049. movl r17=1f;;
  1050. DATA_VA_TO_PA(r17);;
  1051. mov cr.iip=r17
  1052. movl r16=SAL_PSR_BITS_TO_SET;;
  1053. mov cr.ipsr=r16
  1054. mov cr.ifs=r0;;
  1055. rfi;;
  1056. 1:
  1057. /*
  1058. * Invalidate all TLB data/inst
  1059. */
  1060. br.sptk.many b2;; // jump to tlb purge code
  1061. tlb_purge_done:
  1062. RESTORE_REGION_REGS(r25, r17,r18,r19);;
  1063. RESTORE_REG(b0, r25, r17);;
  1064. RESTORE_REG(b1, r25, r17);;
  1065. RESTORE_REG(b2, r25, r17);;
  1066. RESTORE_REG(b3, r25, r17);;
  1067. RESTORE_REG(b4, r25, r17);;
  1068. RESTORE_REG(b5, r25, r17);;
  1069. ld8 r1=[r25],0x08;;
  1070. ld8 r12=[r25],0x08;;
  1071. ld8 r13=[r25],0x08;;
  1072. RESTORE_REG(ar.fpsr, r25, r17);;
  1073. RESTORE_REG(ar.pfs, r25, r17);;
  1074. RESTORE_REG(ar.rnat, r25, r17);;
  1075. RESTORE_REG(ar.unat, r25, r17);;
  1076. RESTORE_REG(ar.bspstore, r25, r17);;
  1077. RESTORE_REG(cr.dcr, r25, r17);;
  1078. RESTORE_REG(cr.iva, r25, r17);;
  1079. RESTORE_REG(cr.pta, r25, r17);;
  1080. RESTORE_REG(cr.itv, r25, r17);;
  1081. RESTORE_REG(cr.pmv, r25, r17);;
  1082. RESTORE_REG(cr.cmcv, r25, r17);;
  1083. RESTORE_REG(cr.lrr0, r25, r17);;
  1084. RESTORE_REG(cr.lrr1, r25, r17);;
  1085. ld8 r4=[r25],0x08;;
  1086. ld8 r5=[r25],0x08;;
  1087. ld8 r6=[r25],0x08;;
  1088. ld8 r7=[r25],0x08;;
  1089. ld8 r17=[r25],0x08;;
  1090. mov pr=r17,-1;;
  1091. RESTORE_REG(ar.lc, r25, r17);;
  1092. /*
  1093. * Now Restore floating point regs
  1094. */
  1095. ldf.fill.nta f2=[r25],16;;
  1096. ldf.fill.nta f3=[r25],16;;
  1097. ldf.fill.nta f4=[r25],16;;
  1098. ldf.fill.nta f5=[r25],16;;
  1099. ldf.fill.nta f16=[r25],16;;
  1100. ldf.fill.nta f17=[r25],16;;
  1101. ldf.fill.nta f18=[r25],16;;
  1102. ldf.fill.nta f19=[r25],16;;
  1103. ldf.fill.nta f20=[r25],16;;
  1104. ldf.fill.nta f21=[r25],16;;
  1105. ldf.fill.nta f22=[r25],16;;
  1106. ldf.fill.nta f23=[r25],16;;
  1107. ldf.fill.nta f24=[r25],16;;
  1108. ldf.fill.nta f25=[r25],16;;
  1109. ldf.fill.nta f26=[r25],16;;
  1110. ldf.fill.nta f27=[r25],16;;
  1111. ldf.fill.nta f28=[r25],16;;
  1112. ldf.fill.nta f29=[r25],16;;
  1113. ldf.fill.nta f30=[r25],16;;
  1114. ldf.fill.nta f31=[r25],16;;
  1115. /*
  1116. * Now that we have done all the register restores
  1117. * we are now ready for the big DIVE to SAL Land
  1118. */
  1119. ssm psr.ic;;
  1120. srlz.d;;
  1121. br.ret.sptk.many b0;;
  1122. END(ia64_jump_to_sal)
  1123. #endif /* CONFIG_HOTPLUG_CPU */
  1124. #endif /* CONFIG_SMP */