visws.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112
  1. /*
  2. * Low-Level PCI Support for SGI Visual Workstation
  3. *
  4. * (c) 1999--2000 Martin Mares <mj@ucw.cz>
  5. */
  6. #include <linux/config.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pci.h>
  9. #include <linux/init.h>
  10. #include "cobalt.h"
  11. #include "lithium.h"
  12. #include "pci.h"
  13. extern struct pci_raw_ops pci_direct_conf1;
  14. static int pci_visws_enable_irq(struct pci_dev *dev) { return 0; }
  15. static void pci_visws_disable_irq(struct pci_dev *dev) { }
  16. int (*pcibios_enable_irq)(struct pci_dev *dev) = &pci_visws_enable_irq;
  17. void (*pcibios_disable_irq)(struct pci_dev *dev) = &pci_visws_disable_irq;
  18. void __init pcibios_penalize_isa_irq(int irq, int active) {}
  19. unsigned int pci_bus0, pci_bus1;
  20. static inline u8 bridge_swizzle(u8 pin, u8 slot)
  21. {
  22. return (((pin - 1) + slot) % 4) + 1;
  23. }
  24. static u8 __init visws_swizzle(struct pci_dev *dev, u8 *pinp)
  25. {
  26. u8 pin = *pinp;
  27. while (dev->bus->self) { /* Move up the chain of bridges. */
  28. pin = bridge_swizzle(pin, PCI_SLOT(dev->devfn));
  29. dev = dev->bus->self;
  30. }
  31. *pinp = pin;
  32. return PCI_SLOT(dev->devfn);
  33. }
  34. static int __init visws_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
  35. {
  36. int irq, bus = dev->bus->number;
  37. pin--;
  38. /* Nothing useful at PIIX4 pin 1 */
  39. if (bus == pci_bus0 && slot == 4 && pin == 0)
  40. return -1;
  41. /* PIIX4 USB is on Bus 0, Slot 4, Line 3 */
  42. if (bus == pci_bus0 && slot == 4 && pin == 3) {
  43. irq = CO_IRQ(CO_APIC_PIIX4_USB);
  44. goto out;
  45. }
  46. /* First pin spread down 1 APIC entry per slot */
  47. if (pin == 0) {
  48. irq = CO_IRQ((bus == pci_bus0 ? CO_APIC_PCIB_BASE0 :
  49. CO_APIC_PCIA_BASE0) + slot);
  50. goto out;
  51. }
  52. /* lines 1,2,3 from any slot is shared in this twirly pattern */
  53. if (bus == pci_bus1) {
  54. /* lines 1-3 from devices 0 1 rotate over 2 apic entries */
  55. irq = CO_IRQ(CO_APIC_PCIA_BASE123 + ((slot + (pin - 1)) % 2));
  56. } else { /* bus == pci_bus0 */
  57. /* lines 1-3 from devices 0-3 rotate over 3 apic entries */
  58. if (slot == 0)
  59. slot = 3; /* same pattern */
  60. irq = CO_IRQ(CO_APIC_PCIA_BASE123 + ((3 - slot) + (pin - 1) % 3));
  61. }
  62. out:
  63. printk(KERN_DEBUG "PCI: Bus %d Slot %d Line %d -> IRQ %d\n", bus, slot, pin, irq);
  64. return irq;
  65. }
  66. void __init pcibios_update_irq(struct pci_dev *dev, int irq)
  67. {
  68. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
  69. }
  70. static int __init pcibios_init(void)
  71. {
  72. /* The VISWS supports configuration access type 1 only */
  73. pci_probe = (pci_probe | PCI_PROBE_CONF1) &
  74. ~(PCI_PROBE_BIOS | PCI_PROBE_CONF2);
  75. pci_bus0 = li_pcib_read16(LI_PCI_BUSNUM) & 0xff;
  76. pci_bus1 = li_pcia_read16(LI_PCI_BUSNUM) & 0xff;
  77. printk(KERN_INFO "PCI: Lithium bridge A bus: %u, "
  78. "bridge B (PIIX4) bus: %u\n", pci_bus1, pci_bus0);
  79. raw_pci_ops = &pci_direct_conf1;
  80. pci_scan_bus(pci_bus0, &pci_root_ops, NULL);
  81. pci_scan_bus(pci_bus1, &pci_root_ops, NULL);
  82. pci_fixup_irqs(visws_swizzle, visws_map_irq);
  83. pcibios_resource_survey();
  84. return 0;
  85. }
  86. subsys_initcall(pcibios_init);