fixup.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467
  1. /*
  2. * Exceptions for specific devices. Usually work-arounds for fatal design flaws.
  3. */
  4. #include <linux/delay.h>
  5. #include <linux/dmi.h>
  6. #include <linux/pci.h>
  7. #include <linux/init.h>
  8. #include "pci.h"
  9. static void __devinit pci_fixup_i450nx(struct pci_dev *d)
  10. {
  11. /*
  12. * i450NX -- Find and scan all secondary buses on all PXB's.
  13. */
  14. int pxb, reg;
  15. u8 busno, suba, subb;
  16. printk(KERN_WARNING "PCI: Searching for i450NX host bridges on %s\n", pci_name(d));
  17. reg = 0xd0;
  18. for(pxb=0; pxb<2; pxb++) {
  19. pci_read_config_byte(d, reg++, &busno);
  20. pci_read_config_byte(d, reg++, &suba);
  21. pci_read_config_byte(d, reg++, &subb);
  22. DBG("i450NX PXB %d: %02x/%02x/%02x\n", pxb, busno, suba, subb);
  23. if (busno)
  24. pci_scan_bus(busno, &pci_root_ops, NULL); /* Bus A */
  25. if (suba < subb)
  26. pci_scan_bus(suba+1, &pci_root_ops, NULL); /* Bus B */
  27. }
  28. pcibios_last_bus = -1;
  29. }
  30. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82451NX, pci_fixup_i450nx);
  31. static void __devinit pci_fixup_i450gx(struct pci_dev *d)
  32. {
  33. /*
  34. * i450GX and i450KX -- Find and scan all secondary buses.
  35. * (called separately for each PCI bridge found)
  36. */
  37. u8 busno;
  38. pci_read_config_byte(d, 0x4a, &busno);
  39. printk(KERN_INFO "PCI: i440KX/GX host bridge %s: secondary bus %02x\n", pci_name(d), busno);
  40. pci_scan_bus(busno, &pci_root_ops, NULL);
  41. pcibios_last_bus = -1;
  42. }
  43. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454GX, pci_fixup_i450gx);
  44. static void __devinit pci_fixup_umc_ide(struct pci_dev *d)
  45. {
  46. /*
  47. * UM8886BF IDE controller sets region type bits incorrectly,
  48. * therefore they look like memory despite of them being I/O.
  49. */
  50. int i;
  51. printk(KERN_WARNING "PCI: Fixing base address flags for device %s\n", pci_name(d));
  52. for(i=0; i<4; i++)
  53. d->resource[i].flags |= PCI_BASE_ADDRESS_SPACE_IO;
  54. }
  55. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_UMC, PCI_DEVICE_ID_UMC_UM8886BF, pci_fixup_umc_ide);
  56. static void __devinit pci_fixup_ncr53c810(struct pci_dev *d)
  57. {
  58. /*
  59. * NCR 53C810 returns class code 0 (at least on some systems).
  60. * Fix class to be PCI_CLASS_STORAGE_SCSI
  61. */
  62. if (!d->class) {
  63. printk(KERN_WARNING "PCI: fixing NCR 53C810 class code for %s\n", pci_name(d));
  64. d->class = PCI_CLASS_STORAGE_SCSI << 8;
  65. }
  66. }
  67. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, pci_fixup_ncr53c810);
  68. static void __devinit pci_fixup_ide_bases(struct pci_dev *d)
  69. {
  70. int i;
  71. /*
  72. * PCI IDE controllers use non-standard I/O port decoding, respect it.
  73. */
  74. if ((d->class >> 8) != PCI_CLASS_STORAGE_IDE)
  75. return;
  76. DBG("PCI: IDE base address fixup for %s\n", pci_name(d));
  77. for(i=0; i<4; i++) {
  78. struct resource *r = &d->resource[i];
  79. if ((r->start & ~0x80) == 0x374) {
  80. r->start |= 2;
  81. r->end = r->start;
  82. }
  83. }
  84. }
  85. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pci_fixup_ide_bases);
  86. static void __devinit pci_fixup_ide_trash(struct pci_dev *d)
  87. {
  88. int i;
  89. /*
  90. * Runs the fixup only for the first IDE controller
  91. * (Shai Fultheim - shai@ftcon.com)
  92. */
  93. static int called = 0;
  94. if (called)
  95. return;
  96. called = 1;
  97. /*
  98. * There exist PCI IDE controllers which have utter garbage
  99. * in first four base registers. Ignore that.
  100. */
  101. DBG("PCI: IDE base address trash cleared for %s\n", pci_name(d));
  102. for(i=0; i<4; i++)
  103. d->resource[i].start = d->resource[i].end = d->resource[i].flags = 0;
  104. }
  105. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5513, pci_fixup_ide_trash);
  106. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, pci_fixup_ide_trash);
  107. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_11, pci_fixup_ide_trash);
  108. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_9, pci_fixup_ide_trash);
  109. static void __devinit pci_fixup_latency(struct pci_dev *d)
  110. {
  111. /*
  112. * SiS 5597 and 5598 chipsets require latency timer set to
  113. * at most 32 to avoid lockups.
  114. */
  115. DBG("PCI: Setting max latency to 32\n");
  116. pcibios_max_latency = 32;
  117. }
  118. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, pci_fixup_latency);
  119. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5598, pci_fixup_latency);
  120. static void __devinit pci_fixup_piix4_acpi(struct pci_dev *d)
  121. {
  122. /*
  123. * PIIX4 ACPI device: hardwired IRQ9
  124. */
  125. d->irq = 9;
  126. }
  127. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, pci_fixup_piix4_acpi);
  128. /*
  129. * Addresses issues with problems in the memory write queue timer in
  130. * certain VIA Northbridges. This bugfix is per VIA's specifications,
  131. * except for the KL133/KM133: clearing bit 5 on those Northbridges seems
  132. * to trigger a bug in its integrated ProSavage video card, which
  133. * causes screen corruption. We only clear bits 6 and 7 for that chipset,
  134. * until VIA can provide us with definitive information on why screen
  135. * corruption occurs, and what exactly those bits do.
  136. *
  137. * VIA 8363,8622,8361 Northbridges:
  138. * - bits 5, 6, 7 at offset 0x55 need to be turned off
  139. * VIA 8367 (KT266x) Northbridges:
  140. * - bits 5, 6, 7 at offset 0x95 need to be turned off
  141. * VIA 8363 rev 0x81/0x84 (KL133/KM133) Northbridges:
  142. * - bits 6, 7 at offset 0x55 need to be turned off
  143. */
  144. #define VIA_8363_KL133_REVISION_ID 0x81
  145. #define VIA_8363_KM133_REVISION_ID 0x84
  146. static void __devinit pci_fixup_via_northbridge_bug(struct pci_dev *d)
  147. {
  148. u8 v;
  149. u8 revision;
  150. int where = 0x55;
  151. int mask = 0x1f; /* clear bits 5, 6, 7 by default */
  152. pci_read_config_byte(d, PCI_REVISION_ID, &revision);
  153. if (d->device == PCI_DEVICE_ID_VIA_8367_0) {
  154. /* fix pci bus latency issues resulted by NB bios error
  155. it appears on bug free^Wreduced kt266x's bios forces
  156. NB latency to zero */
  157. pci_write_config_byte(d, PCI_LATENCY_TIMER, 0);
  158. where = 0x95; /* the memory write queue timer register is
  159. different for the KT266x's: 0x95 not 0x55 */
  160. } else if (d->device == PCI_DEVICE_ID_VIA_8363_0 &&
  161. (revision == VIA_8363_KL133_REVISION_ID ||
  162. revision == VIA_8363_KM133_REVISION_ID)) {
  163. mask = 0x3f; /* clear only bits 6 and 7; clearing bit 5
  164. causes screen corruption on the KL133/KM133 */
  165. }
  166. pci_read_config_byte(d, where, &v);
  167. if (v & ~mask) {
  168. printk(KERN_WARNING "Disabling VIA memory write queue (PCI ID %04x, rev %02x): [%02x] %02x & %02x -> %02x\n", \
  169. d->device, revision, where, v, mask, v & mask);
  170. v &= mask;
  171. pci_write_config_byte(d, where, v);
  172. }
  173. }
  174. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, pci_fixup_via_northbridge_bug);
  175. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8622, pci_fixup_via_northbridge_bug);
  176. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, pci_fixup_via_northbridge_bug);
  177. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8367_0, pci_fixup_via_northbridge_bug);
  178. /*
  179. * For some reasons Intel decided that certain parts of their
  180. * 815, 845 and some other chipsets must look like PCI-to-PCI bridges
  181. * while they are obviously not. The 82801 family (AA, AB, BAM/CAM,
  182. * BA/CA/DB and E) PCI bridges are actually HUB-to-PCI ones, according
  183. * to Intel terminology. These devices do forward all addresses from
  184. * system to PCI bus no matter what are their window settings, so they are
  185. * "transparent" (or subtractive decoding) from programmers point of view.
  186. */
  187. static void __devinit pci_fixup_transparent_bridge(struct pci_dev *dev)
  188. {
  189. if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI &&
  190. (dev->device & 0xff00) == 0x2400)
  191. dev->transparent = 1;
  192. }
  193. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_fixup_transparent_bridge);
  194. /*
  195. * Fixup for C1 Halt Disconnect problem on nForce2 systems.
  196. *
  197. * From information provided by "Allen Martin" <AMartin@nvidia.com>:
  198. *
  199. * A hang is caused when the CPU generates a very fast CONNECT/HALT cycle
  200. * sequence. Workaround is to set the SYSTEM_IDLE_TIMEOUT to 80 ns.
  201. * This allows the state-machine and timer to return to a proper state within
  202. * 80 ns of the CONNECT and probe appearing together. Since the CPU will not
  203. * issue another HALT within 80 ns of the initial HALT, the failure condition
  204. * is avoided.
  205. */
  206. static void __init pci_fixup_nforce2(struct pci_dev *dev)
  207. {
  208. u32 val;
  209. /*
  210. * Chip Old value New value
  211. * C17 0x1F0FFF01 0x1F01FF01
  212. * C18D 0x9F0FFF01 0x9F01FF01
  213. *
  214. * Northbridge chip version may be determined by
  215. * reading the PCI revision ID (0xC1 or greater is C18D).
  216. */
  217. pci_read_config_dword(dev, 0x6c, &val);
  218. /*
  219. * Apply fixup if needed, but don't touch disconnect state
  220. */
  221. if ((val & 0x00FF0000) != 0x00010000) {
  222. printk(KERN_WARNING "PCI: nForce2 C1 Halt Disconnect fixup\n");
  223. pci_write_config_dword(dev, 0x6c, (val & 0xFF00FFFF) | 0x00010000);
  224. }
  225. }
  226. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2, pci_fixup_nforce2);
  227. /* Max PCI Express root ports */
  228. #define MAX_PCIEROOT 6
  229. static int quirk_aspm_offset[MAX_PCIEROOT << 3];
  230. #define GET_INDEX(a, b) ((((a) - PCI_DEVICE_ID_INTEL_MCH_PA) << 3) + ((b) & 7))
  231. static int quirk_pcie_aspm_read(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *value)
  232. {
  233. return raw_pci_ops->read(0, bus->number, devfn, where, size, value);
  234. }
  235. /*
  236. * Replace the original pci bus ops for write with a new one that will filter
  237. * the request to insure ASPM cannot be enabled.
  238. */
  239. static int quirk_pcie_aspm_write(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 value)
  240. {
  241. u8 offset;
  242. offset = quirk_aspm_offset[GET_INDEX(bus->self->device, devfn)];
  243. if ((offset) && (where == offset))
  244. value = value & 0xfffffffc;
  245. return raw_pci_ops->write(0, bus->number, devfn, where, size, value);
  246. }
  247. static struct pci_ops quirk_pcie_aspm_ops = {
  248. .read = quirk_pcie_aspm_read,
  249. .write = quirk_pcie_aspm_write,
  250. };
  251. /*
  252. * Prevents PCI Express ASPM (Active State Power Management) being enabled.
  253. *
  254. * Save the register offset, where the ASPM control bits are located,
  255. * for each PCI Express device that is in the device list of
  256. * the root port in an array for fast indexing. Replace the bus ops
  257. * with the modified one.
  258. */
  259. static void pcie_rootport_aspm_quirk(struct pci_dev *pdev)
  260. {
  261. int cap_base, i;
  262. struct pci_bus *pbus;
  263. struct pci_dev *dev;
  264. if ((pbus = pdev->subordinate) == NULL)
  265. return;
  266. /*
  267. * Check if the DID of pdev matches one of the six root ports. This
  268. * check is needed in the case this function is called directly by the
  269. * hot-plug driver.
  270. */
  271. if ((pdev->device < PCI_DEVICE_ID_INTEL_MCH_PA) ||
  272. (pdev->device > PCI_DEVICE_ID_INTEL_MCH_PC1))
  273. return;
  274. if (list_empty(&pbus->devices)) {
  275. /*
  276. * If no device is attached to the root port at power-up or
  277. * after hot-remove, the pbus->devices is empty and this code
  278. * will set the offsets to zero and the bus ops to parent's bus
  279. * ops, which is unmodified.
  280. */
  281. for (i= GET_INDEX(pdev->device, 0); i <= GET_INDEX(pdev->device, 7); ++i)
  282. quirk_aspm_offset[i] = 0;
  283. pbus->ops = pbus->parent->ops;
  284. } else {
  285. /*
  286. * If devices are attached to the root port at power-up or
  287. * after hot-add, the code loops through the device list of
  288. * each root port to save the register offsets and replace the
  289. * bus ops.
  290. */
  291. list_for_each_entry(dev, &pbus->devices, bus_list) {
  292. /* There are 0 to 8 devices attached to this bus */
  293. cap_base = pci_find_capability(dev, PCI_CAP_ID_EXP);
  294. quirk_aspm_offset[GET_INDEX(pdev->device, dev->devfn)]= cap_base + 0x10;
  295. }
  296. pbus->ops = &quirk_pcie_aspm_ops;
  297. }
  298. }
  299. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PA, pcie_rootport_aspm_quirk );
  300. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PA1, pcie_rootport_aspm_quirk );
  301. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PB, pcie_rootport_aspm_quirk );
  302. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PB1, pcie_rootport_aspm_quirk );
  303. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PC, pcie_rootport_aspm_quirk );
  304. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PC1, pcie_rootport_aspm_quirk );
  305. /*
  306. * Fixup to mark boot BIOS video selected by BIOS before it changes
  307. *
  308. * From information provided by "Jon Smirl" <jonsmirl@gmail.com>
  309. *
  310. * The standard boot ROM sequence for an x86 machine uses the BIOS
  311. * to select an initial video card for boot display. This boot video
  312. * card will have it's BIOS copied to C0000 in system RAM.
  313. * IORESOURCE_ROM_SHADOW is used to associate the boot video
  314. * card with this copy. On laptops this copy has to be used since
  315. * the main ROM may be compressed or combined with another image.
  316. * See pci_map_rom() for use of this flag. IORESOURCE_ROM_SHADOW
  317. * is marked here since the boot video device will be the only enabled
  318. * video device at this point.
  319. */
  320. static void __devinit pci_fixup_video(struct pci_dev *pdev)
  321. {
  322. struct pci_dev *bridge;
  323. struct pci_bus *bus;
  324. u16 config;
  325. if ((pdev->class >> 8) != PCI_CLASS_DISPLAY_VGA)
  326. return;
  327. /* Is VGA routed to us? */
  328. bus = pdev->bus;
  329. while (bus) {
  330. bridge = bus->self;
  331. if (bridge) {
  332. pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
  333. &config);
  334. if (!(config & PCI_BRIDGE_CTL_VGA))
  335. return;
  336. }
  337. bus = bus->parent;
  338. }
  339. pci_read_config_word(pdev, PCI_COMMAND, &config);
  340. if (config & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
  341. pdev->resource[PCI_ROM_RESOURCE].flags |= IORESOURCE_ROM_SHADOW;
  342. printk(KERN_DEBUG "Boot video device is %s\n", pci_name(pdev));
  343. }
  344. }
  345. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pci_fixup_video);
  346. /*
  347. * Some Toshiba laptops need extra code to enable their TI TSB43AB22/A.
  348. *
  349. * We pretend to bring them out of full D3 state, and restore the proper
  350. * IRQ, PCI cache line size, and BARs, otherwise the device won't function
  351. * properly. In some cases, the device will generate an interrupt on
  352. * the wrong IRQ line, causing any devices sharing the the line it's
  353. * *supposed* to use to be disabled by the kernel's IRQ debug code.
  354. */
  355. static u16 toshiba_line_size;
  356. static struct dmi_system_id __devinitdata toshiba_ohci1394_dmi_table[] = {
  357. {
  358. .ident = "Toshiba PS5 based laptop",
  359. .matches = {
  360. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  361. DMI_MATCH(DMI_PRODUCT_VERSION, "PS5"),
  362. },
  363. },
  364. {
  365. .ident = "Toshiba PSM4 based laptop",
  366. .matches = {
  367. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  368. DMI_MATCH(DMI_PRODUCT_VERSION, "PSM4"),
  369. },
  370. },
  371. {
  372. .ident = "Toshiba A40 based laptop",
  373. .matches = {
  374. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  375. DMI_MATCH(DMI_PRODUCT_VERSION, "PSA40U"),
  376. },
  377. },
  378. { }
  379. };
  380. static void __devinit pci_pre_fixup_toshiba_ohci1394(struct pci_dev *dev)
  381. {
  382. if (!dmi_check_system(toshiba_ohci1394_dmi_table))
  383. return; /* only applies to certain Toshibas (so far) */
  384. dev->current_state = PCI_D3cold;
  385. pci_read_config_word(dev, PCI_CACHE_LINE_SIZE, &toshiba_line_size);
  386. }
  387. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TI, 0x8032,
  388. pci_pre_fixup_toshiba_ohci1394);
  389. static void __devinit pci_post_fixup_toshiba_ohci1394(struct pci_dev *dev)
  390. {
  391. if (!dmi_check_system(toshiba_ohci1394_dmi_table))
  392. return; /* only applies to certain Toshibas (so far) */
  393. /* Restore config space on Toshiba laptops */
  394. pci_write_config_word(dev, PCI_CACHE_LINE_SIZE, toshiba_line_size);
  395. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, (u8 *)&dev->irq);
  396. pci_write_config_dword(dev, PCI_BASE_ADDRESS_0,
  397. pci_resource_start(dev, 0));
  398. pci_write_config_dword(dev, PCI_BASE_ADDRESS_1,
  399. pci_resource_start(dev, 1));
  400. }
  401. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_TI, 0x8032,
  402. pci_post_fixup_toshiba_ohci1394);
  403. /*
  404. * Prevent the BIOS trapping accesses to the Cyrix CS5530A video device
  405. * configuration space.
  406. */
  407. static void __devinit pci_early_fixup_cyrix_5530(struct pci_dev *dev)
  408. {
  409. u8 r;
  410. /* clear 'F4 Video Configuration Trap' bit */
  411. pci_read_config_byte(dev, 0x42, &r);
  412. r &= 0xfd;
  413. pci_write_config_byte(dev, 0x42, r);
  414. }
  415. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5530_LEGACY,
  416. pci_early_fixup_cyrix_5530);