mpparse.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154
  1. /*
  2. * Intel Multiprocessor Specification 1.1 and 1.4
  3. * compliant MP-table parsing routines.
  4. *
  5. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  6. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  7. *
  8. * Fixes
  9. * Erich Boleyn : MP v1.4 and additional changes.
  10. * Alan Cox : Added EBDA scanning
  11. * Ingo Molnar : various cleanups and rewrites
  12. * Maciej W. Rozycki: Bits for default MP configurations
  13. * Paul Diefenbaugh: Added full ACPI support
  14. */
  15. #include <linux/mm.h>
  16. #include <linux/init.h>
  17. #include <linux/acpi.h>
  18. #include <linux/delay.h>
  19. #include <linux/config.h>
  20. #include <linux/bootmem.h>
  21. #include <linux/smp_lock.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/mc146818rtc.h>
  24. #include <linux/bitops.h>
  25. #include <asm/smp.h>
  26. #include <asm/acpi.h>
  27. #include <asm/mtrr.h>
  28. #include <asm/mpspec.h>
  29. #include <asm/io_apic.h>
  30. #include <mach_apic.h>
  31. #include <mach_mpparse.h>
  32. #include <bios_ebda.h>
  33. /* Have we found an MP table */
  34. int smp_found_config;
  35. unsigned int __initdata maxcpus = NR_CPUS;
  36. /*
  37. * Various Linux-internal data structures created from the
  38. * MP-table.
  39. */
  40. int apic_version [MAX_APICS];
  41. int mp_bus_id_to_type [MAX_MP_BUSSES];
  42. int mp_bus_id_to_node [MAX_MP_BUSSES];
  43. int mp_bus_id_to_local [MAX_MP_BUSSES];
  44. int quad_local_to_mp_bus_id [NR_CPUS/4][4];
  45. int mp_bus_id_to_pci_bus [MAX_MP_BUSSES] = { [0 ... MAX_MP_BUSSES-1] = -1 };
  46. static int mp_current_pci_id;
  47. /* I/O APIC entries */
  48. struct mpc_config_ioapic mp_ioapics[MAX_IO_APICS];
  49. /* # of MP IRQ source entries */
  50. struct mpc_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
  51. /* MP IRQ source entries */
  52. int mp_irq_entries;
  53. int nr_ioapics;
  54. int pic_mode;
  55. unsigned long mp_lapic_addr;
  56. unsigned int def_to_bigsmp = 0;
  57. /* Processor that is doing the boot up */
  58. unsigned int boot_cpu_physical_apicid = -1U;
  59. /* Internal processor count */
  60. static unsigned int __devinitdata num_processors;
  61. /* Bitmask of physically existing CPUs */
  62. physid_mask_t phys_cpu_present_map;
  63. u8 bios_cpu_apicid[NR_CPUS] = { [0 ... NR_CPUS-1] = BAD_APICID };
  64. /*
  65. * Intel MP BIOS table parsing routines:
  66. */
  67. /*
  68. * Checksum an MP configuration block.
  69. */
  70. static int __init mpf_checksum(unsigned char *mp, int len)
  71. {
  72. int sum = 0;
  73. while (len--)
  74. sum += *mp++;
  75. return sum & 0xFF;
  76. }
  77. /*
  78. * Have to match translation table entries to main table entries by counter
  79. * hence the mpc_record variable .... can't see a less disgusting way of
  80. * doing this ....
  81. */
  82. static int mpc_record;
  83. static struct mpc_config_translation *translation_table[MAX_MPC_ENTRY] __initdata;
  84. static void __devinit MP_processor_info (struct mpc_config_processor *m)
  85. {
  86. int ver, apicid;
  87. physid_mask_t phys_cpu;
  88. if (!(m->mpc_cpuflag & CPU_ENABLED))
  89. return;
  90. apicid = mpc_apic_id(m, translation_table[mpc_record]);
  91. if (m->mpc_featureflag&(1<<0))
  92. Dprintk(" Floating point unit present.\n");
  93. if (m->mpc_featureflag&(1<<7))
  94. Dprintk(" Machine Exception supported.\n");
  95. if (m->mpc_featureflag&(1<<8))
  96. Dprintk(" 64 bit compare & exchange supported.\n");
  97. if (m->mpc_featureflag&(1<<9))
  98. Dprintk(" Internal APIC present.\n");
  99. if (m->mpc_featureflag&(1<<11))
  100. Dprintk(" SEP present.\n");
  101. if (m->mpc_featureflag&(1<<12))
  102. Dprintk(" MTRR present.\n");
  103. if (m->mpc_featureflag&(1<<13))
  104. Dprintk(" PGE present.\n");
  105. if (m->mpc_featureflag&(1<<14))
  106. Dprintk(" MCA present.\n");
  107. if (m->mpc_featureflag&(1<<15))
  108. Dprintk(" CMOV present.\n");
  109. if (m->mpc_featureflag&(1<<16))
  110. Dprintk(" PAT present.\n");
  111. if (m->mpc_featureflag&(1<<17))
  112. Dprintk(" PSE present.\n");
  113. if (m->mpc_featureflag&(1<<18))
  114. Dprintk(" PSN present.\n");
  115. if (m->mpc_featureflag&(1<<19))
  116. Dprintk(" Cache Line Flush Instruction present.\n");
  117. /* 20 Reserved */
  118. if (m->mpc_featureflag&(1<<21))
  119. Dprintk(" Debug Trace and EMON Store present.\n");
  120. if (m->mpc_featureflag&(1<<22))
  121. Dprintk(" ACPI Thermal Throttle Registers present.\n");
  122. if (m->mpc_featureflag&(1<<23))
  123. Dprintk(" MMX present.\n");
  124. if (m->mpc_featureflag&(1<<24))
  125. Dprintk(" FXSR present.\n");
  126. if (m->mpc_featureflag&(1<<25))
  127. Dprintk(" XMM present.\n");
  128. if (m->mpc_featureflag&(1<<26))
  129. Dprintk(" Willamette New Instructions present.\n");
  130. if (m->mpc_featureflag&(1<<27))
  131. Dprintk(" Self Snoop present.\n");
  132. if (m->mpc_featureflag&(1<<28))
  133. Dprintk(" HT present.\n");
  134. if (m->mpc_featureflag&(1<<29))
  135. Dprintk(" Thermal Monitor present.\n");
  136. /* 30, 31 Reserved */
  137. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  138. Dprintk(" Bootup CPU\n");
  139. boot_cpu_physical_apicid = m->mpc_apicid;
  140. }
  141. ver = m->mpc_apicver;
  142. /*
  143. * Validate version
  144. */
  145. if (ver == 0x0) {
  146. printk(KERN_WARNING "BIOS bug, APIC version is 0 for CPU#%d! "
  147. "fixing up to 0x10. (tell your hw vendor)\n",
  148. m->mpc_apicid);
  149. ver = 0x10;
  150. }
  151. apic_version[m->mpc_apicid] = ver;
  152. phys_cpu = apicid_to_cpu_present(apicid);
  153. physids_or(phys_cpu_present_map, phys_cpu_present_map, phys_cpu);
  154. if (num_processors >= NR_CPUS) {
  155. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  156. " Processor ignored.\n", NR_CPUS);
  157. return;
  158. }
  159. if (num_processors >= maxcpus) {
  160. printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
  161. " Processor ignored.\n", maxcpus);
  162. return;
  163. }
  164. cpu_set(num_processors, cpu_possible_map);
  165. num_processors++;
  166. /*
  167. * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
  168. * but we need to work other dependencies like SMP_SUSPEND etc
  169. * before this can be done without some confusion.
  170. * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
  171. * - Ashok Raj <ashok.raj@intel.com>
  172. */
  173. if (num_processors > 8) {
  174. switch (boot_cpu_data.x86_vendor) {
  175. case X86_VENDOR_INTEL:
  176. if (!APIC_XAPIC(ver)) {
  177. def_to_bigsmp = 0;
  178. break;
  179. }
  180. /* If P4 and above fall through */
  181. case X86_VENDOR_AMD:
  182. def_to_bigsmp = 1;
  183. }
  184. }
  185. bios_cpu_apicid[num_processors - 1] = m->mpc_apicid;
  186. }
  187. static void __init MP_bus_info (struct mpc_config_bus *m)
  188. {
  189. char str[7];
  190. memcpy(str, m->mpc_bustype, 6);
  191. str[6] = 0;
  192. mpc_oem_bus_info(m, str, translation_table[mpc_record]);
  193. if (m->mpc_busid >= MAX_MP_BUSSES) {
  194. printk(KERN_WARNING "MP table busid value (%d) for bustype %s "
  195. " is too large, max. supported is %d\n",
  196. m->mpc_busid, str, MAX_MP_BUSSES - 1);
  197. return;
  198. }
  199. if (strncmp(str, BUSTYPE_ISA, sizeof(BUSTYPE_ISA)-1) == 0) {
  200. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_ISA;
  201. } else if (strncmp(str, BUSTYPE_EISA, sizeof(BUSTYPE_EISA)-1) == 0) {
  202. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_EISA;
  203. } else if (strncmp(str, BUSTYPE_PCI, sizeof(BUSTYPE_PCI)-1) == 0) {
  204. mpc_oem_pci_bus(m, translation_table[mpc_record]);
  205. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_PCI;
  206. mp_bus_id_to_pci_bus[m->mpc_busid] = mp_current_pci_id;
  207. mp_current_pci_id++;
  208. } else if (strncmp(str, BUSTYPE_MCA, sizeof(BUSTYPE_MCA)-1) == 0) {
  209. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_MCA;
  210. } else if (strncmp(str, BUSTYPE_NEC98, sizeof(BUSTYPE_NEC98)-1) == 0) {
  211. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_NEC98;
  212. } else {
  213. printk(KERN_WARNING "Unknown bustype %s - ignoring\n", str);
  214. }
  215. }
  216. static void __init MP_ioapic_info (struct mpc_config_ioapic *m)
  217. {
  218. if (!(m->mpc_flags & MPC_APIC_USABLE))
  219. return;
  220. printk(KERN_INFO "I/O APIC #%d Version %d at 0x%lX.\n",
  221. m->mpc_apicid, m->mpc_apicver, m->mpc_apicaddr);
  222. if (nr_ioapics >= MAX_IO_APICS) {
  223. printk(KERN_CRIT "Max # of I/O APICs (%d) exceeded (found %d).\n",
  224. MAX_IO_APICS, nr_ioapics);
  225. panic("Recompile kernel with bigger MAX_IO_APICS!.\n");
  226. }
  227. if (!m->mpc_apicaddr) {
  228. printk(KERN_ERR "WARNING: bogus zero I/O APIC address"
  229. " found in MP table, skipping!\n");
  230. return;
  231. }
  232. mp_ioapics[nr_ioapics] = *m;
  233. nr_ioapics++;
  234. }
  235. static void __init MP_intsrc_info (struct mpc_config_intsrc *m)
  236. {
  237. mp_irqs [mp_irq_entries] = *m;
  238. Dprintk("Int: type %d, pol %d, trig %d, bus %d,"
  239. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  240. m->mpc_irqtype, m->mpc_irqflag & 3,
  241. (m->mpc_irqflag >> 2) & 3, m->mpc_srcbus,
  242. m->mpc_srcbusirq, m->mpc_dstapic, m->mpc_dstirq);
  243. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  244. panic("Max # of irq sources exceeded!!\n");
  245. }
  246. static void __init MP_lintsrc_info (struct mpc_config_lintsrc *m)
  247. {
  248. Dprintk("Lint: type %d, pol %d, trig %d, bus %d,"
  249. " IRQ %02x, APIC ID %x, APIC LINT %02x\n",
  250. m->mpc_irqtype, m->mpc_irqflag & 3,
  251. (m->mpc_irqflag >> 2) &3, m->mpc_srcbusid,
  252. m->mpc_srcbusirq, m->mpc_destapic, m->mpc_destapiclint);
  253. /*
  254. * Well it seems all SMP boards in existence
  255. * use ExtINT/LVT1 == LINT0 and
  256. * NMI/LVT2 == LINT1 - the following check
  257. * will show us if this assumptions is false.
  258. * Until then we do not have to add baggage.
  259. */
  260. if ((m->mpc_irqtype == mp_ExtINT) &&
  261. (m->mpc_destapiclint != 0))
  262. BUG();
  263. if ((m->mpc_irqtype == mp_NMI) &&
  264. (m->mpc_destapiclint != 1))
  265. BUG();
  266. }
  267. #ifdef CONFIG_X86_NUMAQ
  268. static void __init MP_translation_info (struct mpc_config_translation *m)
  269. {
  270. printk(KERN_INFO "Translation: record %d, type %d, quad %d, global %d, local %d\n", mpc_record, m->trans_type, m->trans_quad, m->trans_global, m->trans_local);
  271. if (mpc_record >= MAX_MPC_ENTRY)
  272. printk(KERN_ERR "MAX_MPC_ENTRY exceeded!\n");
  273. else
  274. translation_table[mpc_record] = m; /* stash this for later */
  275. if (m->trans_quad < MAX_NUMNODES && !node_online(m->trans_quad))
  276. node_set_online(m->trans_quad);
  277. }
  278. /*
  279. * Read/parse the MPC oem tables
  280. */
  281. static void __init smp_read_mpc_oem(struct mp_config_oemtable *oemtable, \
  282. unsigned short oemsize)
  283. {
  284. int count = sizeof (*oemtable); /* the header size */
  285. unsigned char *oemptr = ((unsigned char *)oemtable)+count;
  286. mpc_record = 0;
  287. printk(KERN_INFO "Found an OEM MPC table at %8p - parsing it ... \n", oemtable);
  288. if (memcmp(oemtable->oem_signature,MPC_OEM_SIGNATURE,4))
  289. {
  290. printk(KERN_WARNING "SMP mpc oemtable: bad signature [%c%c%c%c]!\n",
  291. oemtable->oem_signature[0],
  292. oemtable->oem_signature[1],
  293. oemtable->oem_signature[2],
  294. oemtable->oem_signature[3]);
  295. return;
  296. }
  297. if (mpf_checksum((unsigned char *)oemtable,oemtable->oem_length))
  298. {
  299. printk(KERN_WARNING "SMP oem mptable: checksum error!\n");
  300. return;
  301. }
  302. while (count < oemtable->oem_length) {
  303. switch (*oemptr) {
  304. case MP_TRANSLATION:
  305. {
  306. struct mpc_config_translation *m=
  307. (struct mpc_config_translation *)oemptr;
  308. MP_translation_info(m);
  309. oemptr += sizeof(*m);
  310. count += sizeof(*m);
  311. ++mpc_record;
  312. break;
  313. }
  314. default:
  315. {
  316. printk(KERN_WARNING "Unrecognised OEM table entry type! - %d\n", (int) *oemptr);
  317. return;
  318. }
  319. }
  320. }
  321. }
  322. static inline void mps_oem_check(struct mp_config_table *mpc, char *oem,
  323. char *productid)
  324. {
  325. if (strncmp(oem, "IBM NUMA", 8))
  326. printk("Warning! May not be a NUMA-Q system!\n");
  327. if (mpc->mpc_oemptr)
  328. smp_read_mpc_oem((struct mp_config_oemtable *) mpc->mpc_oemptr,
  329. mpc->mpc_oemsize);
  330. }
  331. #endif /* CONFIG_X86_NUMAQ */
  332. /*
  333. * Read/parse the MPC
  334. */
  335. static int __init smp_read_mpc(struct mp_config_table *mpc)
  336. {
  337. char str[16];
  338. char oem[10];
  339. int count=sizeof(*mpc);
  340. unsigned char *mpt=((unsigned char *)mpc)+count;
  341. if (memcmp(mpc->mpc_signature,MPC_SIGNATURE,4)) {
  342. printk(KERN_ERR "SMP mptable: bad signature [0x%x]!\n",
  343. *(u32 *)mpc->mpc_signature);
  344. return 0;
  345. }
  346. if (mpf_checksum((unsigned char *)mpc,mpc->mpc_length)) {
  347. printk(KERN_ERR "SMP mptable: checksum error!\n");
  348. return 0;
  349. }
  350. if (mpc->mpc_spec!=0x01 && mpc->mpc_spec!=0x04) {
  351. printk(KERN_ERR "SMP mptable: bad table version (%d)!!\n",
  352. mpc->mpc_spec);
  353. return 0;
  354. }
  355. if (!mpc->mpc_lapic) {
  356. printk(KERN_ERR "SMP mptable: null local APIC address!\n");
  357. return 0;
  358. }
  359. memcpy(oem,mpc->mpc_oem,8);
  360. oem[8]=0;
  361. printk(KERN_INFO "OEM ID: %s ",oem);
  362. memcpy(str,mpc->mpc_productid,12);
  363. str[12]=0;
  364. printk("Product ID: %s ",str);
  365. mps_oem_check(mpc, oem, str);
  366. printk("APIC at: 0x%lX\n",mpc->mpc_lapic);
  367. /*
  368. * Save the local APIC address (it might be non-default) -- but only
  369. * if we're not using ACPI.
  370. */
  371. if (!acpi_lapic)
  372. mp_lapic_addr = mpc->mpc_lapic;
  373. /*
  374. * Now process the configuration blocks.
  375. */
  376. mpc_record = 0;
  377. while (count < mpc->mpc_length) {
  378. switch(*mpt) {
  379. case MP_PROCESSOR:
  380. {
  381. struct mpc_config_processor *m=
  382. (struct mpc_config_processor *)mpt;
  383. /* ACPI may have already provided this data */
  384. if (!acpi_lapic)
  385. MP_processor_info(m);
  386. mpt += sizeof(*m);
  387. count += sizeof(*m);
  388. break;
  389. }
  390. case MP_BUS:
  391. {
  392. struct mpc_config_bus *m=
  393. (struct mpc_config_bus *)mpt;
  394. MP_bus_info(m);
  395. mpt += sizeof(*m);
  396. count += sizeof(*m);
  397. break;
  398. }
  399. case MP_IOAPIC:
  400. {
  401. struct mpc_config_ioapic *m=
  402. (struct mpc_config_ioapic *)mpt;
  403. MP_ioapic_info(m);
  404. mpt+=sizeof(*m);
  405. count+=sizeof(*m);
  406. break;
  407. }
  408. case MP_INTSRC:
  409. {
  410. struct mpc_config_intsrc *m=
  411. (struct mpc_config_intsrc *)mpt;
  412. MP_intsrc_info(m);
  413. mpt+=sizeof(*m);
  414. count+=sizeof(*m);
  415. break;
  416. }
  417. case MP_LINTSRC:
  418. {
  419. struct mpc_config_lintsrc *m=
  420. (struct mpc_config_lintsrc *)mpt;
  421. MP_lintsrc_info(m);
  422. mpt+=sizeof(*m);
  423. count+=sizeof(*m);
  424. break;
  425. }
  426. default:
  427. {
  428. count = mpc->mpc_length;
  429. break;
  430. }
  431. }
  432. ++mpc_record;
  433. }
  434. clustered_apic_check();
  435. if (!num_processors)
  436. printk(KERN_ERR "SMP mptable: no processors registered!\n");
  437. return num_processors;
  438. }
  439. static int __init ELCR_trigger(unsigned int irq)
  440. {
  441. unsigned int port;
  442. port = 0x4d0 + (irq >> 3);
  443. return (inb(port) >> (irq & 7)) & 1;
  444. }
  445. static void __init construct_default_ioirq_mptable(int mpc_default_type)
  446. {
  447. struct mpc_config_intsrc intsrc;
  448. int i;
  449. int ELCR_fallback = 0;
  450. intsrc.mpc_type = MP_INTSRC;
  451. intsrc.mpc_irqflag = 0; /* conforming */
  452. intsrc.mpc_srcbus = 0;
  453. intsrc.mpc_dstapic = mp_ioapics[0].mpc_apicid;
  454. intsrc.mpc_irqtype = mp_INT;
  455. /*
  456. * If true, we have an ISA/PCI system with no IRQ entries
  457. * in the MP table. To prevent the PCI interrupts from being set up
  458. * incorrectly, we try to use the ELCR. The sanity check to see if
  459. * there is good ELCR data is very simple - IRQ0, 1, 2 and 13 can
  460. * never be level sensitive, so we simply see if the ELCR agrees.
  461. * If it does, we assume it's valid.
  462. */
  463. if (mpc_default_type == 5) {
  464. printk(KERN_INFO "ISA/PCI bus type with no IRQ information... falling back to ELCR\n");
  465. if (ELCR_trigger(0) || ELCR_trigger(1) || ELCR_trigger(2) || ELCR_trigger(13))
  466. printk(KERN_WARNING "ELCR contains invalid data... not using ELCR\n");
  467. else {
  468. printk(KERN_INFO "Using ELCR to identify PCI interrupts\n");
  469. ELCR_fallback = 1;
  470. }
  471. }
  472. for (i = 0; i < 16; i++) {
  473. switch (mpc_default_type) {
  474. case 2:
  475. if (i == 0 || i == 13)
  476. continue; /* IRQ0 & IRQ13 not connected */
  477. /* fall through */
  478. default:
  479. if (i == 2)
  480. continue; /* IRQ2 is never connected */
  481. }
  482. if (ELCR_fallback) {
  483. /*
  484. * If the ELCR indicates a level-sensitive interrupt, we
  485. * copy that information over to the MP table in the
  486. * irqflag field (level sensitive, active high polarity).
  487. */
  488. if (ELCR_trigger(i))
  489. intsrc.mpc_irqflag = 13;
  490. else
  491. intsrc.mpc_irqflag = 0;
  492. }
  493. intsrc.mpc_srcbusirq = i;
  494. intsrc.mpc_dstirq = i ? i : 2; /* IRQ0 to INTIN2 */
  495. MP_intsrc_info(&intsrc);
  496. }
  497. intsrc.mpc_irqtype = mp_ExtINT;
  498. intsrc.mpc_srcbusirq = 0;
  499. intsrc.mpc_dstirq = 0; /* 8259A to INTIN0 */
  500. MP_intsrc_info(&intsrc);
  501. }
  502. static inline void __init construct_default_ISA_mptable(int mpc_default_type)
  503. {
  504. struct mpc_config_processor processor;
  505. struct mpc_config_bus bus;
  506. struct mpc_config_ioapic ioapic;
  507. struct mpc_config_lintsrc lintsrc;
  508. int linttypes[2] = { mp_ExtINT, mp_NMI };
  509. int i;
  510. /*
  511. * local APIC has default address
  512. */
  513. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  514. /*
  515. * 2 CPUs, numbered 0 & 1.
  516. */
  517. processor.mpc_type = MP_PROCESSOR;
  518. /* Either an integrated APIC or a discrete 82489DX. */
  519. processor.mpc_apicver = mpc_default_type > 4 ? 0x10 : 0x01;
  520. processor.mpc_cpuflag = CPU_ENABLED;
  521. processor.mpc_cpufeature = (boot_cpu_data.x86 << 8) |
  522. (boot_cpu_data.x86_model << 4) |
  523. boot_cpu_data.x86_mask;
  524. processor.mpc_featureflag = boot_cpu_data.x86_capability[0];
  525. processor.mpc_reserved[0] = 0;
  526. processor.mpc_reserved[1] = 0;
  527. for (i = 0; i < 2; i++) {
  528. processor.mpc_apicid = i;
  529. MP_processor_info(&processor);
  530. }
  531. bus.mpc_type = MP_BUS;
  532. bus.mpc_busid = 0;
  533. switch (mpc_default_type) {
  534. default:
  535. printk("???\n");
  536. printk(KERN_ERR "Unknown standard configuration %d\n",
  537. mpc_default_type);
  538. /* fall through */
  539. case 1:
  540. case 5:
  541. memcpy(bus.mpc_bustype, "ISA ", 6);
  542. break;
  543. case 2:
  544. case 6:
  545. case 3:
  546. memcpy(bus.mpc_bustype, "EISA ", 6);
  547. break;
  548. case 4:
  549. case 7:
  550. memcpy(bus.mpc_bustype, "MCA ", 6);
  551. }
  552. MP_bus_info(&bus);
  553. if (mpc_default_type > 4) {
  554. bus.mpc_busid = 1;
  555. memcpy(bus.mpc_bustype, "PCI ", 6);
  556. MP_bus_info(&bus);
  557. }
  558. ioapic.mpc_type = MP_IOAPIC;
  559. ioapic.mpc_apicid = 2;
  560. ioapic.mpc_apicver = mpc_default_type > 4 ? 0x10 : 0x01;
  561. ioapic.mpc_flags = MPC_APIC_USABLE;
  562. ioapic.mpc_apicaddr = 0xFEC00000;
  563. MP_ioapic_info(&ioapic);
  564. /*
  565. * We set up most of the low 16 IO-APIC pins according to MPS rules.
  566. */
  567. construct_default_ioirq_mptable(mpc_default_type);
  568. lintsrc.mpc_type = MP_LINTSRC;
  569. lintsrc.mpc_irqflag = 0; /* conforming */
  570. lintsrc.mpc_srcbusid = 0;
  571. lintsrc.mpc_srcbusirq = 0;
  572. lintsrc.mpc_destapic = MP_APIC_ALL;
  573. for (i = 0; i < 2; i++) {
  574. lintsrc.mpc_irqtype = linttypes[i];
  575. lintsrc.mpc_destapiclint = i;
  576. MP_lintsrc_info(&lintsrc);
  577. }
  578. }
  579. static struct intel_mp_floating *mpf_found;
  580. /*
  581. * Scan the memory blocks for an SMP configuration block.
  582. */
  583. void __init get_smp_config (void)
  584. {
  585. struct intel_mp_floating *mpf = mpf_found;
  586. /*
  587. * ACPI supports both logical (e.g. Hyper-Threading) and physical
  588. * processors, where MPS only supports physical.
  589. */
  590. if (acpi_lapic && acpi_ioapic) {
  591. printk(KERN_INFO "Using ACPI (MADT) for SMP configuration information\n");
  592. return;
  593. }
  594. else if (acpi_lapic)
  595. printk(KERN_INFO "Using ACPI for processor (LAPIC) configuration information\n");
  596. printk(KERN_INFO "Intel MultiProcessor Specification v1.%d\n", mpf->mpf_specification);
  597. if (mpf->mpf_feature2 & (1<<7)) {
  598. printk(KERN_INFO " IMCR and PIC compatibility mode.\n");
  599. pic_mode = 1;
  600. } else {
  601. printk(KERN_INFO " Virtual Wire compatibility mode.\n");
  602. pic_mode = 0;
  603. }
  604. /*
  605. * Now see if we need to read further.
  606. */
  607. if (mpf->mpf_feature1 != 0) {
  608. printk(KERN_INFO "Default MP configuration #%d\n", mpf->mpf_feature1);
  609. construct_default_ISA_mptable(mpf->mpf_feature1);
  610. } else if (mpf->mpf_physptr) {
  611. /*
  612. * Read the physical hardware table. Anything here will
  613. * override the defaults.
  614. */
  615. if (!smp_read_mpc(phys_to_virt(mpf->mpf_physptr))) {
  616. smp_found_config = 0;
  617. printk(KERN_ERR "BIOS bug, MP table errors detected!...\n");
  618. printk(KERN_ERR "... disabling SMP support. (tell your hw vendor)\n");
  619. return;
  620. }
  621. /*
  622. * If there are no explicit MP IRQ entries, then we are
  623. * broken. We set up most of the low 16 IO-APIC pins to
  624. * ISA defaults and hope it will work.
  625. */
  626. if (!mp_irq_entries) {
  627. struct mpc_config_bus bus;
  628. printk(KERN_ERR "BIOS bug, no explicit IRQ entries, using default mptable. (tell your hw vendor)\n");
  629. bus.mpc_type = MP_BUS;
  630. bus.mpc_busid = 0;
  631. memcpy(bus.mpc_bustype, "ISA ", 6);
  632. MP_bus_info(&bus);
  633. construct_default_ioirq_mptable(0);
  634. }
  635. } else
  636. BUG();
  637. printk(KERN_INFO "Processors: %d\n", num_processors);
  638. /*
  639. * Only use the first configuration found.
  640. */
  641. }
  642. static int __init smp_scan_config (unsigned long base, unsigned long length)
  643. {
  644. unsigned long *bp = phys_to_virt(base);
  645. struct intel_mp_floating *mpf;
  646. Dprintk("Scan SMP from %p for %ld bytes.\n", bp,length);
  647. if (sizeof(*mpf) != 16)
  648. printk("Error: MPF size\n");
  649. while (length > 0) {
  650. mpf = (struct intel_mp_floating *)bp;
  651. if ((*bp == SMP_MAGIC_IDENT) &&
  652. (mpf->mpf_length == 1) &&
  653. !mpf_checksum((unsigned char *)bp, 16) &&
  654. ((mpf->mpf_specification == 1)
  655. || (mpf->mpf_specification == 4)) ) {
  656. smp_found_config = 1;
  657. printk(KERN_INFO "found SMP MP-table at %08lx\n",
  658. virt_to_phys(mpf));
  659. reserve_bootmem(virt_to_phys(mpf), PAGE_SIZE);
  660. if (mpf->mpf_physptr) {
  661. /*
  662. * We cannot access to MPC table to compute
  663. * table size yet, as only few megabytes from
  664. * the bottom is mapped now.
  665. * PC-9800's MPC table places on the very last
  666. * of physical memory; so that simply reserving
  667. * PAGE_SIZE from mpg->mpf_physptr yields BUG()
  668. * in reserve_bootmem.
  669. */
  670. unsigned long size = PAGE_SIZE;
  671. unsigned long end = max_low_pfn * PAGE_SIZE;
  672. if (mpf->mpf_physptr + size > end)
  673. size = end - mpf->mpf_physptr;
  674. reserve_bootmem(mpf->mpf_physptr, size);
  675. }
  676. mpf_found = mpf;
  677. return 1;
  678. }
  679. bp += 4;
  680. length -= 16;
  681. }
  682. return 0;
  683. }
  684. void __init find_smp_config (void)
  685. {
  686. unsigned int address;
  687. /*
  688. * FIXME: Linux assumes you have 640K of base ram..
  689. * this continues the error...
  690. *
  691. * 1) Scan the bottom 1K for a signature
  692. * 2) Scan the top 1K of base RAM
  693. * 3) Scan the 64K of bios
  694. */
  695. if (smp_scan_config(0x0,0x400) ||
  696. smp_scan_config(639*0x400,0x400) ||
  697. smp_scan_config(0xF0000,0x10000))
  698. return;
  699. /*
  700. * If it is an SMP machine we should know now, unless the
  701. * configuration is in an EISA/MCA bus machine with an
  702. * extended bios data area.
  703. *
  704. * there is a real-mode segmented pointer pointing to the
  705. * 4K EBDA area at 0x40E, calculate and scan it here.
  706. *
  707. * NOTE! There are Linux loaders that will corrupt the EBDA
  708. * area, and as such this kind of SMP config may be less
  709. * trustworthy, simply because the SMP table may have been
  710. * stomped on during early boot. These loaders are buggy and
  711. * should be fixed.
  712. *
  713. * MP1.4 SPEC states to only scan first 1K of 4K EBDA.
  714. */
  715. address = get_bios_ebda();
  716. if (address)
  717. smp_scan_config(address, 0x400);
  718. }
  719. int es7000_plat;
  720. /* --------------------------------------------------------------------------
  721. ACPI-based MP Configuration
  722. -------------------------------------------------------------------------- */
  723. #ifdef CONFIG_ACPI
  724. void __init mp_register_lapic_address (
  725. u64 address)
  726. {
  727. mp_lapic_addr = (unsigned long) address;
  728. set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
  729. if (boot_cpu_physical_apicid == -1U)
  730. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  731. Dprintk("Boot CPU = %d\n", boot_cpu_physical_apicid);
  732. }
  733. void __devinit mp_register_lapic (
  734. u8 id,
  735. u8 enabled)
  736. {
  737. struct mpc_config_processor processor;
  738. int boot_cpu = 0;
  739. if (MAX_APICS - id <= 0) {
  740. printk(KERN_WARNING "Processor #%d invalid (max %d)\n",
  741. id, MAX_APICS);
  742. return;
  743. }
  744. if (id == boot_cpu_physical_apicid)
  745. boot_cpu = 1;
  746. processor.mpc_type = MP_PROCESSOR;
  747. processor.mpc_apicid = id;
  748. processor.mpc_apicver = GET_APIC_VERSION(apic_read(APIC_LVR));
  749. processor.mpc_cpuflag = (enabled ? CPU_ENABLED : 0);
  750. processor.mpc_cpuflag |= (boot_cpu ? CPU_BOOTPROCESSOR : 0);
  751. processor.mpc_cpufeature = (boot_cpu_data.x86 << 8) |
  752. (boot_cpu_data.x86_model << 4) | boot_cpu_data.x86_mask;
  753. processor.mpc_featureflag = boot_cpu_data.x86_capability[0];
  754. processor.mpc_reserved[0] = 0;
  755. processor.mpc_reserved[1] = 0;
  756. MP_processor_info(&processor);
  757. }
  758. #ifdef CONFIG_X86_IO_APIC
  759. #define MP_ISA_BUS 0
  760. #define MP_MAX_IOAPIC_PIN 127
  761. static struct mp_ioapic_routing {
  762. int apic_id;
  763. int gsi_base;
  764. int gsi_end;
  765. u32 pin_programmed[4];
  766. } mp_ioapic_routing[MAX_IO_APICS];
  767. static int mp_find_ioapic (
  768. int gsi)
  769. {
  770. int i = 0;
  771. /* Find the IOAPIC that manages this GSI. */
  772. for (i = 0; i < nr_ioapics; i++) {
  773. if ((gsi >= mp_ioapic_routing[i].gsi_base)
  774. && (gsi <= mp_ioapic_routing[i].gsi_end))
  775. return i;
  776. }
  777. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  778. return -1;
  779. }
  780. void __init mp_register_ioapic (
  781. u8 id,
  782. u32 address,
  783. u32 gsi_base)
  784. {
  785. int idx = 0;
  786. int tmpid;
  787. if (nr_ioapics >= MAX_IO_APICS) {
  788. printk(KERN_ERR "ERROR: Max # of I/O APICs (%d) exceeded "
  789. "(found %d)\n", MAX_IO_APICS, nr_ioapics);
  790. panic("Recompile kernel with bigger MAX_IO_APICS!\n");
  791. }
  792. if (!address) {
  793. printk(KERN_ERR "WARNING: Bogus (zero) I/O APIC address"
  794. " found in MADT table, skipping!\n");
  795. return;
  796. }
  797. idx = nr_ioapics++;
  798. mp_ioapics[idx].mpc_type = MP_IOAPIC;
  799. mp_ioapics[idx].mpc_flags = MPC_APIC_USABLE;
  800. mp_ioapics[idx].mpc_apicaddr = address;
  801. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  802. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  803. && !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  804. tmpid = io_apic_get_unique_id(idx, id);
  805. else
  806. tmpid = id;
  807. if (tmpid == -1) {
  808. nr_ioapics--;
  809. return;
  810. }
  811. mp_ioapics[idx].mpc_apicid = tmpid;
  812. mp_ioapics[idx].mpc_apicver = io_apic_get_version(idx);
  813. /*
  814. * Build basic GSI lookup table to facilitate gsi->io_apic lookups
  815. * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
  816. */
  817. mp_ioapic_routing[idx].apic_id = mp_ioapics[idx].mpc_apicid;
  818. mp_ioapic_routing[idx].gsi_base = gsi_base;
  819. mp_ioapic_routing[idx].gsi_end = gsi_base +
  820. io_apic_get_redir_entries(idx);
  821. printk("IOAPIC[%d]: apic_id %d, version %d, address 0x%lx, "
  822. "GSI %d-%d\n", idx, mp_ioapics[idx].mpc_apicid,
  823. mp_ioapics[idx].mpc_apicver, mp_ioapics[idx].mpc_apicaddr,
  824. mp_ioapic_routing[idx].gsi_base,
  825. mp_ioapic_routing[idx].gsi_end);
  826. return;
  827. }
  828. void __init mp_override_legacy_irq (
  829. u8 bus_irq,
  830. u8 polarity,
  831. u8 trigger,
  832. u32 gsi)
  833. {
  834. struct mpc_config_intsrc intsrc;
  835. int ioapic = -1;
  836. int pin = -1;
  837. /*
  838. * Convert 'gsi' to 'ioapic.pin'.
  839. */
  840. ioapic = mp_find_ioapic(gsi);
  841. if (ioapic < 0)
  842. return;
  843. pin = gsi - mp_ioapic_routing[ioapic].gsi_base;
  844. /*
  845. * TBD: This check is for faulty timer entries, where the override
  846. * erroneously sets the trigger to level, resulting in a HUGE
  847. * increase of timer interrupts!
  848. */
  849. if ((bus_irq == 0) && (trigger == 3))
  850. trigger = 1;
  851. intsrc.mpc_type = MP_INTSRC;
  852. intsrc.mpc_irqtype = mp_INT;
  853. intsrc.mpc_irqflag = (trigger << 2) | polarity;
  854. intsrc.mpc_srcbus = MP_ISA_BUS;
  855. intsrc.mpc_srcbusirq = bus_irq; /* IRQ */
  856. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid; /* APIC ID */
  857. intsrc.mpc_dstirq = pin; /* INTIN# */
  858. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, %d-%d\n",
  859. intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  860. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  861. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic, intsrc.mpc_dstirq);
  862. mp_irqs[mp_irq_entries] = intsrc;
  863. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  864. panic("Max # of irq sources exceeded!\n");
  865. return;
  866. }
  867. void __init mp_config_acpi_legacy_irqs (void)
  868. {
  869. struct mpc_config_intsrc intsrc;
  870. int i = 0;
  871. int ioapic = -1;
  872. /*
  873. * Fabricate the legacy ISA bus (bus #31).
  874. */
  875. mp_bus_id_to_type[MP_ISA_BUS] = MP_BUS_ISA;
  876. Dprintk("Bus #%d is ISA\n", MP_ISA_BUS);
  877. /*
  878. * Older generations of ES7000 have no legacy identity mappings
  879. */
  880. if (es7000_plat == 1)
  881. return;
  882. /*
  883. * Locate the IOAPIC that manages the ISA IRQs (0-15).
  884. */
  885. ioapic = mp_find_ioapic(0);
  886. if (ioapic < 0)
  887. return;
  888. intsrc.mpc_type = MP_INTSRC;
  889. intsrc.mpc_irqflag = 0; /* Conforming */
  890. intsrc.mpc_srcbus = MP_ISA_BUS;
  891. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid;
  892. /*
  893. * Use the default configuration for the IRQs 0-15. Unless
  894. * overriden by (MADT) interrupt source override entries.
  895. */
  896. for (i = 0; i < 16; i++) {
  897. int idx;
  898. for (idx = 0; idx < mp_irq_entries; idx++) {
  899. struct mpc_config_intsrc *irq = mp_irqs + idx;
  900. /* Do we already have a mapping for this ISA IRQ? */
  901. if (irq->mpc_srcbus == MP_ISA_BUS && irq->mpc_srcbusirq == i)
  902. break;
  903. /* Do we already have a mapping for this IOAPIC pin */
  904. if ((irq->mpc_dstapic == intsrc.mpc_dstapic) &&
  905. (irq->mpc_dstirq == i))
  906. break;
  907. }
  908. if (idx != mp_irq_entries) {
  909. printk(KERN_DEBUG "ACPI: IRQ%d used by override.\n", i);
  910. continue; /* IRQ already used */
  911. }
  912. intsrc.mpc_irqtype = mp_INT;
  913. intsrc.mpc_srcbusirq = i; /* Identity mapped */
  914. intsrc.mpc_dstirq = i;
  915. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, "
  916. "%d-%d\n", intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  917. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  918. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic,
  919. intsrc.mpc_dstirq);
  920. mp_irqs[mp_irq_entries] = intsrc;
  921. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  922. panic("Max # of irq sources exceeded!\n");
  923. }
  924. }
  925. #define MAX_GSI_NUM 4096
  926. int mp_register_gsi (u32 gsi, int triggering, int polarity)
  927. {
  928. int ioapic = -1;
  929. int ioapic_pin = 0;
  930. int idx, bit = 0;
  931. static int pci_irq = 16;
  932. /*
  933. * Mapping between Global System Interrups, which
  934. * represent all possible interrupts, and IRQs
  935. * assigned to actual devices.
  936. */
  937. static int gsi_to_irq[MAX_GSI_NUM];
  938. /* Don't set up the ACPI SCI because it's already set up */
  939. if (acpi_fadt.sci_int == gsi)
  940. return gsi;
  941. ioapic = mp_find_ioapic(gsi);
  942. if (ioapic < 0) {
  943. printk(KERN_WARNING "No IOAPIC for GSI %u\n", gsi);
  944. return gsi;
  945. }
  946. ioapic_pin = gsi - mp_ioapic_routing[ioapic].gsi_base;
  947. if (ioapic_renumber_irq)
  948. gsi = ioapic_renumber_irq(ioapic, gsi);
  949. /*
  950. * Avoid pin reprogramming. PRTs typically include entries
  951. * with redundant pin->gsi mappings (but unique PCI devices);
  952. * we only program the IOAPIC on the first.
  953. */
  954. bit = ioapic_pin % 32;
  955. idx = (ioapic_pin < 32) ? 0 : (ioapic_pin / 32);
  956. if (idx > 3) {
  957. printk(KERN_ERR "Invalid reference to IOAPIC pin "
  958. "%d-%d\n", mp_ioapic_routing[ioapic].apic_id,
  959. ioapic_pin);
  960. return gsi;
  961. }
  962. if ((1<<bit) & mp_ioapic_routing[ioapic].pin_programmed[idx]) {
  963. Dprintk(KERN_DEBUG "Pin %d-%d already programmed\n",
  964. mp_ioapic_routing[ioapic].apic_id, ioapic_pin);
  965. return gsi_to_irq[gsi];
  966. }
  967. mp_ioapic_routing[ioapic].pin_programmed[idx] |= (1<<bit);
  968. if (triggering == ACPI_LEVEL_SENSITIVE) {
  969. /*
  970. * For PCI devices assign IRQs in order, avoiding gaps
  971. * due to unused I/O APIC pins.
  972. */
  973. int irq = gsi;
  974. if (gsi < MAX_GSI_NUM) {
  975. if (gsi > 15)
  976. gsi = pci_irq++;
  977. /*
  978. * Don't assign IRQ used by ACPI SCI
  979. */
  980. if (gsi == acpi_fadt.sci_int)
  981. gsi = pci_irq++;
  982. gsi_to_irq[irq] = gsi;
  983. } else {
  984. printk(KERN_ERR "GSI %u is too high\n", gsi);
  985. return gsi;
  986. }
  987. }
  988. io_apic_set_pci_routing(ioapic, ioapic_pin, gsi,
  989. triggering == ACPI_EDGE_SENSITIVE ? 0 : 1,
  990. polarity == ACPI_ACTIVE_HIGH ? 0 : 1);
  991. return gsi;
  992. }
  993. #endif /* CONFIG_X86_IO_APIC */
  994. #endif /* CONFIG_ACPI */