intel.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. #include <linux/config.h>
  2. #include <linux/init.h>
  3. #include <linux/kernel.h>
  4. #include <linux/string.h>
  5. #include <linux/bitops.h>
  6. #include <linux/smp.h>
  7. #include <linux/thread_info.h>
  8. #include <linux/module.h>
  9. #include <asm/processor.h>
  10. #include <asm/msr.h>
  11. #include <asm/uaccess.h>
  12. #include "cpu.h"
  13. #ifdef CONFIG_X86_LOCAL_APIC
  14. #include <asm/mpspec.h>
  15. #include <asm/apic.h>
  16. #include <mach_apic.h>
  17. #endif
  18. extern int trap_init_f00f_bug(void);
  19. #ifdef CONFIG_X86_INTEL_USERCOPY
  20. /*
  21. * Alignment at which movsl is preferred for bulk memory copies.
  22. */
  23. struct movsl_mask movsl_mask __read_mostly;
  24. #endif
  25. void __cpuinit early_intel_workaround(struct cpuinfo_x86 *c)
  26. {
  27. if (c->x86_vendor != X86_VENDOR_INTEL)
  28. return;
  29. /* Netburst reports 64 bytes clflush size, but does IO in 128 bytes */
  30. if (c->x86 == 15 && c->x86_cache_alignment == 64)
  31. c->x86_cache_alignment = 128;
  32. }
  33. /*
  34. * Early probe support logic for ppro memory erratum #50
  35. *
  36. * This is called before we do cpu ident work
  37. */
  38. int __cpuinit ppro_with_ram_bug(void)
  39. {
  40. /* Uses data from early_cpu_detect now */
  41. if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
  42. boot_cpu_data.x86 == 6 &&
  43. boot_cpu_data.x86_model == 1 &&
  44. boot_cpu_data.x86_mask < 8) {
  45. printk(KERN_INFO "Pentium Pro with Errata#50 detected. Taking evasive action.\n");
  46. return 1;
  47. }
  48. return 0;
  49. }
  50. /*
  51. * P4 Xeon errata 037 workaround.
  52. * Hardware prefetcher may cause stale data to be loaded into the cache.
  53. */
  54. static void __cpuinit Intel_errata_workarounds(struct cpuinfo_x86 *c)
  55. {
  56. unsigned long lo, hi;
  57. if ((c->x86 == 15) && (c->x86_model == 1) && (c->x86_mask == 1)) {
  58. rdmsr (MSR_IA32_MISC_ENABLE, lo, hi);
  59. if ((lo & (1<<9)) == 0) {
  60. printk (KERN_INFO "CPU: C0 stepping P4 Xeon detected.\n");
  61. printk (KERN_INFO "CPU: Disabling hardware prefetching (Errata 037)\n");
  62. lo |= (1<<9); /* Disable hw prefetching */
  63. wrmsr (MSR_IA32_MISC_ENABLE, lo, hi);
  64. }
  65. }
  66. }
  67. /*
  68. * find out the number of processor cores on the die
  69. */
  70. static int __cpuinit num_cpu_cores(struct cpuinfo_x86 *c)
  71. {
  72. unsigned int eax, ebx, ecx, edx;
  73. if (c->cpuid_level < 4)
  74. return 1;
  75. /* Intel has a non-standard dependency on %ecx for this CPUID level. */
  76. cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
  77. if (eax & 0x1f)
  78. return ((eax >> 26) + 1);
  79. else
  80. return 1;
  81. }
  82. static void __cpuinit init_intel(struct cpuinfo_x86 *c)
  83. {
  84. unsigned int l2 = 0;
  85. char *p = NULL;
  86. #ifdef CONFIG_X86_F00F_BUG
  87. /*
  88. * All current models of Pentium and Pentium with MMX technology CPUs
  89. * have the F0 0F bug, which lets nonprivileged users lock up the system.
  90. * Note that the workaround only should be initialized once...
  91. */
  92. c->f00f_bug = 0;
  93. if ( c->x86 == 5 ) {
  94. static int f00f_workaround_enabled = 0;
  95. c->f00f_bug = 1;
  96. if ( !f00f_workaround_enabled ) {
  97. trap_init_f00f_bug();
  98. printk(KERN_NOTICE "Intel Pentium with F0 0F bug - workaround enabled.\n");
  99. f00f_workaround_enabled = 1;
  100. }
  101. }
  102. #endif
  103. select_idle_routine(c);
  104. l2 = init_intel_cacheinfo(c);
  105. /* SEP CPUID bug: Pentium Pro reports SEP but doesn't have it until model 3 mask 3 */
  106. if ((c->x86<<8 | c->x86_model<<4 | c->x86_mask) < 0x633)
  107. clear_bit(X86_FEATURE_SEP, c->x86_capability);
  108. /* Names for the Pentium II/Celeron processors
  109. detectable only by also checking the cache size.
  110. Dixon is NOT a Celeron. */
  111. if (c->x86 == 6) {
  112. switch (c->x86_model) {
  113. case 5:
  114. if (c->x86_mask == 0) {
  115. if (l2 == 0)
  116. p = "Celeron (Covington)";
  117. else if (l2 == 256)
  118. p = "Mobile Pentium II (Dixon)";
  119. }
  120. break;
  121. case 6:
  122. if (l2 == 128)
  123. p = "Celeron (Mendocino)";
  124. else if (c->x86_mask == 0 || c->x86_mask == 5)
  125. p = "Celeron-A";
  126. break;
  127. case 8:
  128. if (l2 == 128)
  129. p = "Celeron (Coppermine)";
  130. break;
  131. }
  132. }
  133. if ( p )
  134. strcpy(c->x86_model_id, p);
  135. c->x86_max_cores = num_cpu_cores(c);
  136. detect_ht(c);
  137. /* Work around errata */
  138. Intel_errata_workarounds(c);
  139. #ifdef CONFIG_X86_INTEL_USERCOPY
  140. /*
  141. * Set up the preferred alignment for movsl bulk memory moves
  142. */
  143. switch (c->x86) {
  144. case 4: /* 486: untested */
  145. break;
  146. case 5: /* Old Pentia: untested */
  147. break;
  148. case 6: /* PII/PIII only like movsl with 8-byte alignment */
  149. movsl_mask.mask = 7;
  150. break;
  151. case 15: /* P4 is OK down to 8-byte alignment */
  152. movsl_mask.mask = 7;
  153. break;
  154. }
  155. #endif
  156. if (c->x86 == 15)
  157. set_bit(X86_FEATURE_P4, c->x86_capability);
  158. if (c->x86 == 6)
  159. set_bit(X86_FEATURE_P3, c->x86_capability);
  160. if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
  161. (c->x86 == 0x6 && c->x86_model >= 0x0e))
  162. set_bit(X86_FEATURE_CONSTANT_TSC, c->x86_capability);
  163. }
  164. static unsigned int intel_size_cache(struct cpuinfo_x86 * c, unsigned int size)
  165. {
  166. /* Intel PIII Tualatin. This comes in two flavours.
  167. * One has 256kb of cache, the other 512. We have no way
  168. * to determine which, so we use a boottime override
  169. * for the 512kb model, and assume 256 otherwise.
  170. */
  171. if ((c->x86 == 6) && (c->x86_model == 11) && (size == 0))
  172. size = 256;
  173. return size;
  174. }
  175. static struct cpu_dev intel_cpu_dev __cpuinitdata = {
  176. .c_vendor = "Intel",
  177. .c_ident = { "GenuineIntel" },
  178. .c_models = {
  179. { .vendor = X86_VENDOR_INTEL, .family = 4, .model_names =
  180. {
  181. [0] = "486 DX-25/33",
  182. [1] = "486 DX-50",
  183. [2] = "486 SX",
  184. [3] = "486 DX/2",
  185. [4] = "486 SL",
  186. [5] = "486 SX/2",
  187. [7] = "486 DX/2-WB",
  188. [8] = "486 DX/4",
  189. [9] = "486 DX/4-WB"
  190. }
  191. },
  192. { .vendor = X86_VENDOR_INTEL, .family = 5, .model_names =
  193. {
  194. [0] = "Pentium 60/66 A-step",
  195. [1] = "Pentium 60/66",
  196. [2] = "Pentium 75 - 200",
  197. [3] = "OverDrive PODP5V83",
  198. [4] = "Pentium MMX",
  199. [7] = "Mobile Pentium 75 - 200",
  200. [8] = "Mobile Pentium MMX"
  201. }
  202. },
  203. { .vendor = X86_VENDOR_INTEL, .family = 6, .model_names =
  204. {
  205. [0] = "Pentium Pro A-step",
  206. [1] = "Pentium Pro",
  207. [3] = "Pentium II (Klamath)",
  208. [4] = "Pentium II (Deschutes)",
  209. [5] = "Pentium II (Deschutes)",
  210. [6] = "Mobile Pentium II",
  211. [7] = "Pentium III (Katmai)",
  212. [8] = "Pentium III (Coppermine)",
  213. [10] = "Pentium III (Cascades)",
  214. [11] = "Pentium III (Tualatin)",
  215. }
  216. },
  217. { .vendor = X86_VENDOR_INTEL, .family = 15, .model_names =
  218. {
  219. [0] = "Pentium 4 (Unknown)",
  220. [1] = "Pentium 4 (Willamette)",
  221. [2] = "Pentium 4 (Northwood)",
  222. [4] = "Pentium 4 (Foster)",
  223. [5] = "Pentium 4 (Foster)",
  224. }
  225. },
  226. },
  227. .c_init = init_intel,
  228. .c_identify = generic_identify,
  229. .c_size_cache = intel_size_cache,
  230. };
  231. __init int intel_cpu_init(void)
  232. {
  233. cpu_devs[X86_VENDOR_INTEL] = &intel_cpu_dev;
  234. return 0;
  235. }
  236. #ifndef CONFIG_X86_CMPXCHG
  237. unsigned long cmpxchg_386_u8(volatile void *ptr, u8 old, u8 new)
  238. {
  239. u8 prev;
  240. unsigned long flags;
  241. /* Poor man's cmpxchg for 386. Unsuitable for SMP */
  242. local_irq_save(flags);
  243. prev = *(u8 *)ptr;
  244. if (prev == old)
  245. *(u8 *)ptr = new;
  246. local_irq_restore(flags);
  247. return prev;
  248. }
  249. EXPORT_SYMBOL(cmpxchg_386_u8);
  250. unsigned long cmpxchg_386_u16(volatile void *ptr, u16 old, u16 new)
  251. {
  252. u16 prev;
  253. unsigned long flags;
  254. /* Poor man's cmpxchg for 386. Unsuitable for SMP */
  255. local_irq_save(flags);
  256. prev = *(u16 *)ptr;
  257. if (prev == old)
  258. *(u16 *)ptr = new;
  259. local_irq_restore(flags);
  260. return prev;
  261. }
  262. EXPORT_SYMBOL(cmpxchg_386_u16);
  263. unsigned long cmpxchg_386_u32(volatile void *ptr, u32 old, u32 new)
  264. {
  265. u32 prev;
  266. unsigned long flags;
  267. /* Poor man's cmpxchg for 386. Unsuitable for SMP */
  268. local_irq_save(flags);
  269. prev = *(u32 *)ptr;
  270. if (prev == old)
  271. *(u32 *)ptr = new;
  272. local_irq_restore(flags);
  273. return prev;
  274. }
  275. EXPORT_SYMBOL(cmpxchg_386_u32);
  276. #endif
  277. // arch_initcall(intel_cpu_init);