speedstep-ich.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441
  1. /*
  2. * (C) 2001 Dave Jones, Arjan van de ven.
  3. * (C) 2002 - 2003 Dominik Brodowski <linux@brodo.de>
  4. *
  5. * Licensed under the terms of the GNU GPL License version 2.
  6. * Based upon reverse engineered information, and on Intel documentation
  7. * for chipsets ICH2-M and ICH3-M.
  8. *
  9. * Many thanks to Ducrot Bruno for finding and fixing the last
  10. * "missing link" for ICH2-M/ICH3-M support, and to Thomas Winkler
  11. * for extensive testing.
  12. *
  13. * BIG FAT DISCLAIMER: Work in progress code. Possibly *dangerous*
  14. */
  15. /*********************************************************************
  16. * SPEEDSTEP - DEFINITIONS *
  17. *********************************************************************/
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/cpufreq.h>
  22. #include <linux/pci.h>
  23. #include <linux/slab.h>
  24. #include "speedstep-lib.h"
  25. /* speedstep_chipset:
  26. * It is necessary to know which chipset is used. As accesses to
  27. * this device occur at various places in this module, we need a
  28. * static struct pci_dev * pointing to that device.
  29. */
  30. static struct pci_dev *speedstep_chipset_dev;
  31. /* speedstep_processor
  32. */
  33. static unsigned int speedstep_processor = 0;
  34. static u32 pmbase;
  35. /*
  36. * There are only two frequency states for each processor. Values
  37. * are in kHz for the time being.
  38. */
  39. static struct cpufreq_frequency_table speedstep_freqs[] = {
  40. {SPEEDSTEP_HIGH, 0},
  41. {SPEEDSTEP_LOW, 0},
  42. {0, CPUFREQ_TABLE_END},
  43. };
  44. #define dprintk(msg...) cpufreq_debug_printk(CPUFREQ_DEBUG_DRIVER, "speedstep-ich", msg)
  45. /**
  46. * speedstep_find_register - read the PMBASE address
  47. *
  48. * Returns: -ENODEV if no register could be found
  49. */
  50. static int speedstep_find_register (void)
  51. {
  52. if (!speedstep_chipset_dev)
  53. return -ENODEV;
  54. /* get PMBASE */
  55. pci_read_config_dword(speedstep_chipset_dev, 0x40, &pmbase);
  56. if (!(pmbase & 0x01)) {
  57. printk(KERN_ERR "speedstep-ich: could not find speedstep register\n");
  58. return -ENODEV;
  59. }
  60. pmbase &= 0xFFFFFFFE;
  61. if (!pmbase) {
  62. printk(KERN_ERR "speedstep-ich: could not find speedstep register\n");
  63. return -ENODEV;
  64. }
  65. dprintk("pmbase is 0x%x\n", pmbase);
  66. return 0;
  67. }
  68. /**
  69. * speedstep_set_state - set the SpeedStep state
  70. * @state: new processor frequency state (SPEEDSTEP_LOW or SPEEDSTEP_HIGH)
  71. *
  72. * Tries to change the SpeedStep state.
  73. */
  74. static void speedstep_set_state (unsigned int state)
  75. {
  76. u8 pm2_blk;
  77. u8 value;
  78. unsigned long flags;
  79. if (state > 0x1)
  80. return;
  81. /* Disable IRQs */
  82. local_irq_save(flags);
  83. /* read state */
  84. value = inb(pmbase + 0x50);
  85. dprintk("read at pmbase 0x%x + 0x50 returned 0x%x\n", pmbase, value);
  86. /* write new state */
  87. value &= 0xFE;
  88. value |= state;
  89. dprintk("writing 0x%x to pmbase 0x%x + 0x50\n", value, pmbase);
  90. /* Disable bus master arbitration */
  91. pm2_blk = inb(pmbase + 0x20);
  92. pm2_blk |= 0x01;
  93. outb(pm2_blk, (pmbase + 0x20));
  94. /* Actual transition */
  95. outb(value, (pmbase + 0x50));
  96. /* Restore bus master arbitration */
  97. pm2_blk &= 0xfe;
  98. outb(pm2_blk, (pmbase + 0x20));
  99. /* check if transition was successful */
  100. value = inb(pmbase + 0x50);
  101. /* Enable IRQs */
  102. local_irq_restore(flags);
  103. dprintk("read at pmbase 0x%x + 0x50 returned 0x%x\n", pmbase, value);
  104. if (state == (value & 0x1)) {
  105. dprintk("change to %u MHz succeeded\n", (speedstep_get_processor_frequency(speedstep_processor) / 1000));
  106. } else {
  107. printk (KERN_ERR "cpufreq: change failed - I/O error\n");
  108. }
  109. return;
  110. }
  111. /**
  112. * speedstep_activate - activate SpeedStep control in the chipset
  113. *
  114. * Tries to activate the SpeedStep status and control registers.
  115. * Returns -EINVAL on an unsupported chipset, and zero on success.
  116. */
  117. static int speedstep_activate (void)
  118. {
  119. u16 value = 0;
  120. if (!speedstep_chipset_dev)
  121. return -EINVAL;
  122. pci_read_config_word(speedstep_chipset_dev, 0x00A0, &value);
  123. if (!(value & 0x08)) {
  124. value |= 0x08;
  125. dprintk("activating SpeedStep (TM) registers\n");
  126. pci_write_config_word(speedstep_chipset_dev, 0x00A0, value);
  127. }
  128. return 0;
  129. }
  130. /**
  131. * speedstep_detect_chipset - detect the Southbridge which contains SpeedStep logic
  132. *
  133. * Detects ICH2-M, ICH3-M and ICH4-M so far. The pci_dev points to
  134. * the LPC bridge / PM module which contains all power-management
  135. * functions. Returns the SPEEDSTEP_CHIPSET_-number for the detected
  136. * chipset, or zero on failure.
  137. */
  138. static unsigned int speedstep_detect_chipset (void)
  139. {
  140. speedstep_chipset_dev = pci_get_subsys(PCI_VENDOR_ID_INTEL,
  141. PCI_DEVICE_ID_INTEL_82801DB_12,
  142. PCI_ANY_ID,
  143. PCI_ANY_ID,
  144. NULL);
  145. if (speedstep_chipset_dev)
  146. return 4; /* 4-M */
  147. speedstep_chipset_dev = pci_get_subsys(PCI_VENDOR_ID_INTEL,
  148. PCI_DEVICE_ID_INTEL_82801CA_12,
  149. PCI_ANY_ID,
  150. PCI_ANY_ID,
  151. NULL);
  152. if (speedstep_chipset_dev)
  153. return 3; /* 3-M */
  154. speedstep_chipset_dev = pci_get_subsys(PCI_VENDOR_ID_INTEL,
  155. PCI_DEVICE_ID_INTEL_82801BA_10,
  156. PCI_ANY_ID,
  157. PCI_ANY_ID,
  158. NULL);
  159. if (speedstep_chipset_dev) {
  160. /* speedstep.c causes lockups on Dell Inspirons 8000 and
  161. * 8100 which use a pretty old revision of the 82815
  162. * host brige. Abort on these systems.
  163. */
  164. static struct pci_dev *hostbridge;
  165. u8 rev = 0;
  166. hostbridge = pci_get_subsys(PCI_VENDOR_ID_INTEL,
  167. PCI_DEVICE_ID_INTEL_82815_MC,
  168. PCI_ANY_ID,
  169. PCI_ANY_ID,
  170. NULL);
  171. if (!hostbridge)
  172. return 2; /* 2-M */
  173. pci_read_config_byte(hostbridge, PCI_REVISION_ID, &rev);
  174. if (rev < 5) {
  175. dprintk("hostbridge does not support speedstep\n");
  176. speedstep_chipset_dev = NULL;
  177. pci_dev_put(hostbridge);
  178. return 0;
  179. }
  180. pci_dev_put(hostbridge);
  181. return 2; /* 2-M */
  182. }
  183. return 0;
  184. }
  185. static unsigned int _speedstep_get(cpumask_t cpus)
  186. {
  187. unsigned int speed;
  188. cpumask_t cpus_allowed;
  189. cpus_allowed = current->cpus_allowed;
  190. set_cpus_allowed(current, cpus);
  191. speed = speedstep_get_processor_frequency(speedstep_processor);
  192. set_cpus_allowed(current, cpus_allowed);
  193. dprintk("detected %u kHz as current frequency\n", speed);
  194. return speed;
  195. }
  196. static unsigned int speedstep_get(unsigned int cpu)
  197. {
  198. return _speedstep_get(cpumask_of_cpu(cpu));
  199. }
  200. /**
  201. * speedstep_target - set a new CPUFreq policy
  202. * @policy: new policy
  203. * @target_freq: the target frequency
  204. * @relation: how that frequency relates to achieved frequency (CPUFREQ_RELATION_L or CPUFREQ_RELATION_H)
  205. *
  206. * Sets a new CPUFreq policy.
  207. */
  208. static int speedstep_target (struct cpufreq_policy *policy,
  209. unsigned int target_freq,
  210. unsigned int relation)
  211. {
  212. unsigned int newstate = 0;
  213. struct cpufreq_freqs freqs;
  214. cpumask_t cpus_allowed;
  215. int i;
  216. if (cpufreq_frequency_table_target(policy, &speedstep_freqs[0], target_freq, relation, &newstate))
  217. return -EINVAL;
  218. freqs.old = _speedstep_get(policy->cpus);
  219. freqs.new = speedstep_freqs[newstate].frequency;
  220. freqs.cpu = policy->cpu;
  221. dprintk("transiting from %u to %u kHz\n", freqs.old, freqs.new);
  222. /* no transition necessary */
  223. if (freqs.old == freqs.new)
  224. return 0;
  225. cpus_allowed = current->cpus_allowed;
  226. for_each_cpu_mask(i, policy->cpus) {
  227. freqs.cpu = i;
  228. cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE);
  229. }
  230. /* switch to physical CPU where state is to be changed */
  231. set_cpus_allowed(current, policy->cpus);
  232. speedstep_set_state(newstate);
  233. /* allow to be run on all CPUs */
  234. set_cpus_allowed(current, cpus_allowed);
  235. for_each_cpu_mask(i, policy->cpus) {
  236. freqs.cpu = i;
  237. cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE);
  238. }
  239. return 0;
  240. }
  241. /**
  242. * speedstep_verify - verifies a new CPUFreq policy
  243. * @policy: new policy
  244. *
  245. * Limit must be within speedstep_low_freq and speedstep_high_freq, with
  246. * at least one border included.
  247. */
  248. static int speedstep_verify (struct cpufreq_policy *policy)
  249. {
  250. return cpufreq_frequency_table_verify(policy, &speedstep_freqs[0]);
  251. }
  252. static int speedstep_cpu_init(struct cpufreq_policy *policy)
  253. {
  254. int result = 0;
  255. unsigned int speed;
  256. cpumask_t cpus_allowed;
  257. /* only run on CPU to be set, or on its sibling */
  258. #ifdef CONFIG_SMP
  259. policy->cpus = cpu_sibling_map[policy->cpu];
  260. #endif
  261. cpus_allowed = current->cpus_allowed;
  262. set_cpus_allowed(current, policy->cpus);
  263. /* detect low and high frequency and transition latency */
  264. result = speedstep_get_freqs(speedstep_processor,
  265. &speedstep_freqs[SPEEDSTEP_LOW].frequency,
  266. &speedstep_freqs[SPEEDSTEP_HIGH].frequency,
  267. &policy->cpuinfo.transition_latency,
  268. &speedstep_set_state);
  269. set_cpus_allowed(current, cpus_allowed);
  270. if (result)
  271. return result;
  272. /* get current speed setting */
  273. speed = _speedstep_get(policy->cpus);
  274. if (!speed)
  275. return -EIO;
  276. dprintk("currently at %s speed setting - %i MHz\n",
  277. (speed == speedstep_freqs[SPEEDSTEP_LOW].frequency) ? "low" : "high",
  278. (speed / 1000));
  279. /* cpuinfo and default policy values */
  280. policy->governor = CPUFREQ_DEFAULT_GOVERNOR;
  281. policy->cur = speed;
  282. result = cpufreq_frequency_table_cpuinfo(policy, speedstep_freqs);
  283. if (result)
  284. return (result);
  285. cpufreq_frequency_table_get_attr(speedstep_freqs, policy->cpu);
  286. return 0;
  287. }
  288. static int speedstep_cpu_exit(struct cpufreq_policy *policy)
  289. {
  290. cpufreq_frequency_table_put_attr(policy->cpu);
  291. return 0;
  292. }
  293. static struct freq_attr* speedstep_attr[] = {
  294. &cpufreq_freq_attr_scaling_available_freqs,
  295. NULL,
  296. };
  297. static struct cpufreq_driver speedstep_driver = {
  298. .name = "speedstep-ich",
  299. .verify = speedstep_verify,
  300. .target = speedstep_target,
  301. .init = speedstep_cpu_init,
  302. .exit = speedstep_cpu_exit,
  303. .get = speedstep_get,
  304. .owner = THIS_MODULE,
  305. .attr = speedstep_attr,
  306. };
  307. /**
  308. * speedstep_init - initializes the SpeedStep CPUFreq driver
  309. *
  310. * Initializes the SpeedStep support. Returns -ENODEV on unsupported
  311. * devices, -EINVAL on problems during initiatization, and zero on
  312. * success.
  313. */
  314. static int __init speedstep_init(void)
  315. {
  316. /* detect processor */
  317. speedstep_processor = speedstep_detect_processor();
  318. if (!speedstep_processor) {
  319. dprintk("Intel(R) SpeedStep(TM) capable processor not found\n");
  320. return -ENODEV;
  321. }
  322. /* detect chipset */
  323. if (!speedstep_detect_chipset()) {
  324. dprintk("Intel(R) SpeedStep(TM) for this chipset not (yet) available.\n");
  325. return -ENODEV;
  326. }
  327. /* activate speedstep support */
  328. if (speedstep_activate()) {
  329. pci_dev_put(speedstep_chipset_dev);
  330. return -EINVAL;
  331. }
  332. if (speedstep_find_register())
  333. return -ENODEV;
  334. return cpufreq_register_driver(&speedstep_driver);
  335. }
  336. /**
  337. * speedstep_exit - unregisters SpeedStep support
  338. *
  339. * Unregisters SpeedStep support.
  340. */
  341. static void __exit speedstep_exit(void)
  342. {
  343. pci_dev_put(speedstep_chipset_dev);
  344. cpufreq_unregister_driver(&speedstep_driver);
  345. }
  346. MODULE_AUTHOR ("Dave Jones <davej@codemonkey.org.uk>, Dominik Brodowski <linux@brodo.de>");
  347. MODULE_DESCRIPTION ("Speedstep driver for Intel mobile processors on chipsets with ICH-M southbridges.");
  348. MODULE_LICENSE ("GPL");
  349. module_init(speedstep_init);
  350. module_exit(speedstep_exit);