proc-xsc3.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499
  1. /*
  2. * linux/arch/arm/mm/proc-xsc3.S
  3. *
  4. * Original Author: Matthew Gilbert
  5. * Current Maintainer: Deepak Saxena <dsaxena@plexity.net>
  6. *
  7. * Copyright 2004 (C) Intel Corp.
  8. * Copyright 2005 (c) MontaVista Software, Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * MMU functions for the Intel XScale3 Core (XSC3). The XSC3 core is an
  15. * extension to Intel's original XScale core that adds the following
  16. * features:
  17. *
  18. * - ARMv6 Supersections
  19. * - Low Locality Reference pages (replaces mini-cache)
  20. * - 36-bit addressing
  21. * - L2 cache
  22. * - Cache-coherency if chipset supports it
  23. *
  24. * Based on orignal XScale code by Nicolas Pitre
  25. */
  26. #include <linux/linkage.h>
  27. #include <linux/init.h>
  28. #include <asm/assembler.h>
  29. #include <asm/procinfo.h>
  30. #include <asm/hardware.h>
  31. #include <asm/pgtable.h>
  32. #include <asm/pgtable-hwdef.h>
  33. #include <asm/page.h>
  34. #include <asm/ptrace.h>
  35. #include "proc-macros.S"
  36. /*
  37. * This is the maximum size of an area which will be flushed. If the
  38. * area is larger than this, then we flush the whole cache.
  39. */
  40. #define MAX_AREA_SIZE 32768
  41. /*
  42. * The cache line size of the I and D cache.
  43. */
  44. #define CACHELINESIZE 32
  45. /*
  46. * The size of the data cache.
  47. */
  48. #define CACHESIZE 32768
  49. /*
  50. * Run with L2 enabled.
  51. */
  52. #define L2_CACHE_ENABLE 1
  53. /*
  54. * Enable the Branch Target Buffer (can cause crashes, see erratum #42.)
  55. */
  56. #define BTB_ENABLE 0
  57. /*
  58. * This macro is used to wait for a CP15 write and is needed
  59. * when we have to ensure that the last operation to the co-pro
  60. * was completed before continuing with operation.
  61. */
  62. .macro cpwait_ret, lr, rd
  63. mrc p15, 0, \rd, c2, c0, 0 @ arbitrary read of cp15
  64. sub pc, \lr, \rd, LSR #32 @ wait for completion and
  65. @ flush instruction pipeline
  66. .endm
  67. /*
  68. * This macro cleans & invalidates the entire xsc3 dcache by set & way.
  69. */
  70. .macro clean_d_cache rd, rs
  71. mov \rd, #0x1f00
  72. orr \rd, \rd, #0x00e0
  73. 1: mcr p15, 0, \rd, c7, c14, 2 @ clean/inv set/way
  74. adds \rd, \rd, #0x40000000
  75. bcc 1b
  76. subs \rd, \rd, #0x20
  77. bpl 1b
  78. .endm
  79. .text
  80. /*
  81. * cpu_xsc3_proc_init()
  82. *
  83. * Nothing too exciting at the moment
  84. */
  85. ENTRY(cpu_xsc3_proc_init)
  86. mov pc, lr
  87. /*
  88. * cpu_xsc3_proc_fin()
  89. */
  90. ENTRY(cpu_xsc3_proc_fin)
  91. str lr, [sp, #-4]!
  92. mov r0, #PSR_F_BIT|PSR_I_BIT|SVC_MODE
  93. msr cpsr_c, r0
  94. bl xsc3_flush_kern_cache_all @ clean caches
  95. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  96. bic r0, r0, #0x1800 @ ...IZ...........
  97. bic r0, r0, #0x0006 @ .............CA.
  98. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  99. ldr pc, [sp], #4
  100. /*
  101. * cpu_xsc3_reset(loc)
  102. *
  103. * Perform a soft reset of the system. Put the CPU into the
  104. * same state as it would be if it had been reset, and branch
  105. * to what would be the reset vector.
  106. *
  107. * loc: location to jump to for soft reset
  108. */
  109. .align 5
  110. ENTRY(cpu_xsc3_reset)
  111. mov r1, #PSR_F_BIT|PSR_I_BIT|SVC_MODE
  112. msr cpsr_c, r1 @ reset CPSR
  113. mrc p15, 0, r1, c1, c0, 0 @ ctrl register
  114. bic r1, r1, #0x0086 @ ........B....CA.
  115. bic r1, r1, #0x3900 @ ..VIZ..S........
  116. mcr p15, 0, r1, c1, c0, 0 @ ctrl register
  117. mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches & BTB
  118. bic r1, r1, #0x0001 @ ...............M
  119. mcr p15, 0, r1, c1, c0, 0 @ ctrl register
  120. @ CAUTION: MMU turned off from this point. We count on the pipeline
  121. @ already containing those two last instructions to survive.
  122. mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
  123. mov pc, r0
  124. /*
  125. * cpu_xsc3_do_idle()
  126. *
  127. * Cause the processor to idle
  128. *
  129. * For now we do nothing but go to idle mode for every case
  130. *
  131. * XScale supports clock switching, but using idle mode support
  132. * allows external hardware to react to system state changes.
  133. MMG: Come back to this one.
  134. */
  135. .align 5
  136. ENTRY(cpu_xsc3_do_idle)
  137. mov r0, #1
  138. mcr p14, 0, r0, c7, c0, 0 @ Go to IDLE
  139. mov pc, lr
  140. /* ================================= CACHE ================================ */
  141. /*
  142. * flush_user_cache_all()
  143. *
  144. * Invalidate all cache entries in a particular address
  145. * space.
  146. */
  147. ENTRY(xsc3_flush_user_cache_all)
  148. /* FALLTHROUGH */
  149. /*
  150. * flush_kern_cache_all()
  151. *
  152. * Clean and invalidate the entire cache.
  153. */
  154. ENTRY(xsc3_flush_kern_cache_all)
  155. mov r2, #VM_EXEC
  156. mov ip, #0
  157. __flush_whole_cache:
  158. clean_d_cache r0, r1
  159. tst r2, #VM_EXEC
  160. mcrne p15, 0, ip, c7, c5, 0 @ Invalidate I cache & BTB
  161. mcrne p15, 0, ip, c7, c10, 4 @ Drain Write Buffer
  162. mcrne p15, 0, ip, c7, c5, 4 @ Prefetch Flush
  163. mov pc, lr
  164. /*
  165. * flush_user_cache_range(start, end, vm_flags)
  166. *
  167. * Invalidate a range of cache entries in the specified
  168. * address space.
  169. *
  170. * - start - start address (may not be aligned)
  171. * - end - end address (exclusive, may not be aligned)
  172. * - vma - vma_area_struct describing address space
  173. */
  174. .align 5
  175. ENTRY(xsc3_flush_user_cache_range)
  176. mov ip, #0
  177. sub r3, r1, r0 @ calculate total size
  178. cmp r3, #MAX_AREA_SIZE
  179. bhs __flush_whole_cache
  180. 1: tst r2, #VM_EXEC
  181. mcrne p15, 0, r0, c7, c5, 1 @ Invalidate I cache line
  182. mcr p15, 0, r0, c7, c14, 1 @ Clean/invalidate D cache line
  183. add r0, r0, #CACHELINESIZE
  184. cmp r0, r1
  185. blo 1b
  186. tst r2, #VM_EXEC
  187. mcrne p15, 0, ip, c7, c5, 6 @ Invalidate BTB
  188. mcrne p15, 0, ip, c7, c10, 4 @ Drain Write Buffer
  189. mcrne p15, 0, ip, c7, c5, 4 @ Prefetch Flush
  190. mov pc, lr
  191. /*
  192. * coherent_kern_range(start, end)
  193. *
  194. * Ensure coherency between the Icache and the Dcache in the
  195. * region described by start. If you have non-snooping
  196. * Harvard caches, you need to implement this function.
  197. *
  198. * - start - virtual start address
  199. * - end - virtual end address
  200. *
  201. * Note: single I-cache line invalidation isn't used here since
  202. * it also trashes the mini I-cache used by JTAG debuggers.
  203. */
  204. ENTRY(xsc3_coherent_kern_range)
  205. /* FALLTHROUGH */
  206. ENTRY(xsc3_coherent_user_range)
  207. bic r0, r0, #CACHELINESIZE - 1
  208. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  209. add r0, r0, #CACHELINESIZE
  210. cmp r0, r1
  211. blo 1b
  212. mov r0, #0
  213. mcr p15, 0, r0, c7, c5, 0 @ Invalidate I cache & BTB
  214. mcr p15, 0, r0, c7, c10, 4 @ Drain Write Buffer
  215. mcr p15, 0, r0, c7, c5, 4 @ Prefetch Flush
  216. mov pc, lr
  217. /*
  218. * flush_kern_dcache_page(void *page)
  219. *
  220. * Ensure no D cache aliasing occurs, either with itself or
  221. * the I cache
  222. *
  223. * - addr - page aligned address
  224. */
  225. ENTRY(xsc3_flush_kern_dcache_page)
  226. add r1, r0, #PAGE_SZ
  227. 1: mcr p15, 0, r0, c7, c14, 1 @ Clean/Invalidate D Cache line
  228. add r0, r0, #CACHELINESIZE
  229. cmp r0, r1
  230. blo 1b
  231. mov r0, #0
  232. mcr p15, 0, r0, c7, c5, 0 @ Invalidate I cache & BTB
  233. mcr p15, 0, r0, c7, c10, 4 @ Drain Write Buffer
  234. mcr p15, 0, r0, c7, c5, 4 @ Prefetch Flush
  235. mov pc, lr
  236. /*
  237. * dma_inv_range(start, end)
  238. *
  239. * Invalidate (discard) the specified virtual address range.
  240. * May not write back any entries. If 'start' or 'end'
  241. * are not cache line aligned, those lines must be written
  242. * back.
  243. *
  244. * - start - virtual start address
  245. * - end - virtual end address
  246. */
  247. ENTRY(xsc3_dma_inv_range)
  248. tst r0, #CACHELINESIZE - 1
  249. bic r0, r0, #CACHELINESIZE - 1
  250. mcrne p15, 0, r0, c7, c10, 1 @ clean L1 D entry
  251. mcrne p15, 1, r0, c7, c11, 1 @ clean L2 D entry
  252. tst r1, #CACHELINESIZE - 1
  253. mcrne p15, 0, r1, c7, c10, 1 @ clean L1 D entry
  254. mcrne p15, 1, r1, c7, c11, 1 @ clean L2 D entry
  255. 1: mcr p15, 0, r0, c7, c6, 1 @ invalidate L1 D entry
  256. mcr p15, 1, r0, c7, c7, 1 @ Invalidate L2 D cache line
  257. add r0, r0, #CACHELINESIZE
  258. cmp r0, r1
  259. blo 1b
  260. mcr p15, 0, r0, c7, c10, 4 @ Drain Write Buffer
  261. mov pc, lr
  262. /*
  263. * dma_clean_range(start, end)
  264. *
  265. * Clean the specified virtual address range.
  266. *
  267. * - start - virtual start address
  268. * - end - virtual end address
  269. */
  270. ENTRY(xsc3_dma_clean_range)
  271. bic r0, r0, #CACHELINESIZE - 1
  272. 1: mcr p15, 0, r0, c7, c10, 1 @ clean L1 D entry
  273. mcr p15, 1, r0, c7, c11, 1 @ clean L2 D entry
  274. add r0, r0, #CACHELINESIZE
  275. cmp r0, r1
  276. blo 1b
  277. mcr p15, 0, r0, c7, c10, 4 @ Drain Write Buffer
  278. mov pc, lr
  279. /*
  280. * dma_flush_range(start, end)
  281. *
  282. * Clean and invalidate the specified virtual address range.
  283. *
  284. * - start - virtual start address
  285. * - end - virtual end address
  286. */
  287. ENTRY(xsc3_dma_flush_range)
  288. bic r0, r0, #CACHELINESIZE - 1
  289. 1: mcr p15, 0, r0, c7, c14, 1 @ Clean/invalidate L1 D cache line
  290. mcr p15, 1, r0, c7, c11, 1 @ Clean L2 D cache line
  291. mcr p15, 1, r0, c7, c7, 1 @ Invalidate L2 D cache line
  292. add r0, r0, #CACHELINESIZE
  293. cmp r0, r1
  294. blo 1b
  295. mcr p15, 0, r0, c7, c10, 4 @ Drain Write Buffer
  296. mov pc, lr
  297. ENTRY(xsc3_cache_fns)
  298. .long xsc3_flush_kern_cache_all
  299. .long xsc3_flush_user_cache_all
  300. .long xsc3_flush_user_cache_range
  301. .long xsc3_coherent_kern_range
  302. .long xsc3_coherent_user_range
  303. .long xsc3_flush_kern_dcache_page
  304. .long xsc3_dma_inv_range
  305. .long xsc3_dma_clean_range
  306. .long xsc3_dma_flush_range
  307. ENTRY(cpu_xsc3_dcache_clean_area)
  308. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  309. add r0, r0, #CACHELINESIZE
  310. subs r1, r1, #CACHELINESIZE
  311. bhi 1b
  312. mov pc, lr
  313. /* =============================== PageTable ============================== */
  314. /*
  315. * cpu_xsc3_switch_mm(pgd)
  316. *
  317. * Set the translation base pointer to be as described by pgd.
  318. *
  319. * pgd: new page tables
  320. */
  321. .align 5
  322. ENTRY(cpu_xsc3_switch_mm)
  323. clean_d_cache r1, r2
  324. mcr p15, 0, ip, c7, c5, 0 @ Invalidate I cache & BTB
  325. mcr p15, 0, ip, c7, c10, 4 @ Drain Write Buffer
  326. mcr p15, 0, ip, c7, c5, 4 @ Prefetch Flush
  327. #ifdef L2_CACHE_ENABLE
  328. orr r0, r0, #0x18 @ cache the page table in L2
  329. #endif
  330. mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
  331. mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
  332. cpwait_ret lr, ip
  333. /*
  334. * cpu_xsc3_set_pte(ptep, pte)
  335. *
  336. * Set a PTE and flush it out
  337. *
  338. */
  339. .align 5
  340. ENTRY(cpu_xsc3_set_pte)
  341. str r1, [r0], #-2048 @ linux version
  342. bic r2, r1, #0xdf0 @ Keep C, B, coherency bits
  343. orr r2, r2, #PTE_TYPE_EXT @ extended page
  344. eor r3, r1, #L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_WRITE | L_PTE_DIRTY
  345. tst r3, #L_PTE_USER @ User?
  346. orrne r2, r2, #PTE_EXT_AP_URO_SRW @ yes -> user r/o, system r/w
  347. tst r3, #L_PTE_WRITE | L_PTE_DIRTY @ Write and Dirty?
  348. orreq r2, r2, #PTE_EXT_AP_UNO_SRW @ yes -> user n/a, system r/w
  349. @ combined with user -> user r/w
  350. #if L2_CACHE_ENABLE
  351. @ If its cacheable it needs to be in L2 also.
  352. eor ip, r1, #L_PTE_CACHEABLE
  353. tst ip, #L_PTE_CACHEABLE
  354. orreq r2, r2, #PTE_EXT_TEX(0x5)
  355. #endif
  356. tst r3, #L_PTE_PRESENT | L_PTE_YOUNG @ Present and Young?
  357. movne r2, #0 @ no -> fault
  358. str r2, [r0] @ hardware version
  359. mov ip, #0
  360. mcr p15, 0, r0, c7, c10, 1 @ Clean D cache line mcr
  361. mcr p15, 0, ip, c7, c10, 4 @ Drain Write Buffer
  362. mov pc, lr
  363. .ltorg
  364. .align
  365. __INIT
  366. .type __xsc3_setup, #function
  367. __xsc3_setup:
  368. mov r0, #PSR_F_BIT|PSR_I_BIT|SVC_MODE
  369. msr cpsr_c, r0
  370. mcr p15, 0, ip, c7, c7, 0 @ invalidate I, D caches & BTB
  371. mcr p15, 0, ip, c7, c10, 4 @ Drain Write Buffer
  372. mcr p15, 0, ip, c7, c5, 4 @ Prefetch Flush
  373. mcr p15, 0, ip, c8, c7, 0 @ invalidate I, D TLBs
  374. #if L2_CACHE_ENABLE
  375. orr r4, r4, #0x18 @ cache the page table in L2
  376. #endif
  377. mcr p15, 0, r4, c2, c0, 0 @ load page table pointer
  378. mov r0, #1 @ Allow access to CP0 and CP13
  379. orr r0, r0, #1 << 13 @ Its undefined whether this
  380. mcr p15, 0, r0, c15, c1, 0 @ affects USR or SVC modes
  381. mrc p15, 0, r0, c1, c0, 1 @ get auxiliary control reg
  382. and r0, r0, #2 @ preserve bit P bit setting
  383. #if L2_CACHE_ENABLE
  384. orr r0, r0, #(1 << 10) @ enable L2 for LLR cache
  385. #endif
  386. mcr p15, 0, r0, c1, c0, 1 @ set auxiliary control reg
  387. mrc p15, 0, r0, c1, c0, 0 @ get control register
  388. bic r0, r0, #0x0200 @ .... ..R. .... ....
  389. bic r0, r0, #0x0002 @ .... .... .... ..A.
  390. orr r0, r0, #0x0005 @ .... .... .... .C.M
  391. #if BTB_ENABLE
  392. orr r0, r0, #0x3900 @ ..VI Z..S .... ....
  393. #else
  394. orr r0, r0, #0x3100 @ ..VI ...S .... ....
  395. #endif
  396. #if L2_CACHE_ENABLE
  397. orr r0, r0, #0x4000000 @ L2 enable
  398. #endif
  399. mov pc, lr
  400. .size __xsc3_setup, . - __xsc3_setup
  401. __INITDATA
  402. /*
  403. * Purpose : Function pointers used to access above functions - all calls
  404. * come through these
  405. */
  406. .type xsc3_processor_functions, #object
  407. ENTRY(xsc3_processor_functions)
  408. .word v5t_early_abort
  409. .word cpu_xsc3_proc_init
  410. .word cpu_xsc3_proc_fin
  411. .word cpu_xsc3_reset
  412. .word cpu_xsc3_do_idle
  413. .word cpu_xsc3_dcache_clean_area
  414. .word cpu_xsc3_switch_mm
  415. .word cpu_xsc3_set_pte
  416. .size xsc3_processor_functions, . - xsc3_processor_functions
  417. .section ".rodata"
  418. .type cpu_arch_name, #object
  419. cpu_arch_name:
  420. .asciz "armv5te"
  421. .size cpu_arch_name, . - cpu_arch_name
  422. .type cpu_elf_name, #object
  423. cpu_elf_name:
  424. .asciz "v5"
  425. .size cpu_elf_name, . - cpu_elf_name
  426. .type cpu_xsc3_name, #object
  427. cpu_xsc3_name:
  428. .asciz "XScale-Core3"
  429. .size cpu_xsc3_name, . - cpu_xsc3_name
  430. .align
  431. .section ".proc.info.init", #alloc, #execinstr
  432. .type __xsc3_proc_info,#object
  433. __xsc3_proc_info:
  434. .long 0x69056000
  435. .long 0xffffe000
  436. .long 0x00000c0e
  437. b __xsc3_setup
  438. .long cpu_arch_name
  439. .long cpu_elf_name
  440. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP
  441. .long cpu_xsc3_name
  442. .long xsc3_processor_functions
  443. .long v4wbi_tlb_fns
  444. .long xsc3_mc_user_fns
  445. .long xsc3_cache_fns
  446. .size __xsc3_proc_info, . - __xsc3_proc_info