proc-arm6_7.S 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405
  1. /*
  2. * linux/arch/arm/mm/proc-arm6,7.S
  3. *
  4. * Copyright (C) 1997-2000 Russell King
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * These are the low level assembler for performing cache and TLB
  11. * functions on the ARM610 & ARM710.
  12. */
  13. #include <linux/linkage.h>
  14. #include <linux/init.h>
  15. #include <asm/assembler.h>
  16. #include <asm/asm-offsets.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include <asm/procinfo.h>
  20. #include <asm/ptrace.h>
  21. ENTRY(cpu_arm6_dcache_clean_area)
  22. ENTRY(cpu_arm7_dcache_clean_area)
  23. mov pc, lr
  24. /*
  25. * Function: arm6_7_data_abort ()
  26. *
  27. * Params : r2 = address of aborted instruction
  28. * : sp = pointer to registers
  29. *
  30. * Purpose : obtain information about current aborted instruction
  31. *
  32. * Returns : r0 = address of abort
  33. * : r1 = FSR
  34. */
  35. ENTRY(cpu_arm7_data_abort)
  36. mrc p15, 0, r1, c5, c0, 0 @ get FSR
  37. mrc p15, 0, r0, c6, c0, 0 @ get FAR
  38. ldr r8, [r0] @ read arm instruction
  39. tst r8, #1 << 20 @ L = 0 -> write?
  40. orreq r1, r1, #1 << 11 @ yes.
  41. and r7, r8, #15 << 24
  42. add pc, pc, r7, lsr #22 @ Now branch to the relevant processing routine
  43. nop
  44. /* 0 */ b .data_unknown
  45. /* 1 */ mov pc, lr @ swp
  46. /* 2 */ b .data_unknown
  47. /* 3 */ b .data_unknown
  48. /* 4 */ b .data_arm_lateldrpostconst @ ldr rd, [rn], #m
  49. /* 5 */ b .data_arm_lateldrpreconst @ ldr rd, [rn, #m]
  50. /* 6 */ b .data_arm_lateldrpostreg @ ldr rd, [rn], rm
  51. /* 7 */ b .data_arm_lateldrprereg @ ldr rd, [rn, rm]
  52. /* 8 */ b .data_arm_ldmstm @ ldm*a rn, <rlist>
  53. /* 9 */ b .data_arm_ldmstm @ ldm*b rn, <rlist>
  54. /* a */ b .data_unknown
  55. /* b */ b .data_unknown
  56. /* c */ mov pc, lr @ ldc rd, [rn], #m @ Same as ldr rd, [rn], #m
  57. /* d */ mov pc, lr @ ldc rd, [rn, #m]
  58. /* e */ b .data_unknown
  59. /* f */
  60. .data_unknown: @ Part of jumptable
  61. mov r0, r2
  62. mov r1, r8
  63. mov r2, sp
  64. bl baddataabort
  65. b ret_from_exception
  66. ENTRY(cpu_arm6_data_abort)
  67. mrc p15, 0, r1, c5, c0, 0 @ get FSR
  68. mrc p15, 0, r0, c6, c0, 0 @ get FAR
  69. ldr r8, [r2] @ read arm instruction
  70. tst r8, #1 << 20 @ L = 0 -> write?
  71. orreq r1, r1, #1 << 11 @ yes.
  72. and r7, r8, #14 << 24
  73. teq r7, #8 << 24 @ was it ldm/stm
  74. movne pc, lr
  75. .data_arm_ldmstm:
  76. tst r8, #1 << 21 @ check writeback bit
  77. moveq pc, lr @ no writeback -> no fixup
  78. mov r7, #0x11
  79. orr r7, r7, #0x1100
  80. and r6, r8, r7
  81. and r2, r8, r7, lsl #1
  82. add r6, r6, r2, lsr #1
  83. and r2, r8, r7, lsl #2
  84. add r6, r6, r2, lsr #2
  85. and r2, r8, r7, lsl #3
  86. add r6, r6, r2, lsr #3
  87. add r6, r6, r6, lsr #8
  88. add r6, r6, r6, lsr #4
  89. and r6, r6, #15 @ r6 = no. of registers to transfer.
  90. and r5, r8, #15 << 16 @ Extract 'n' from instruction
  91. ldr r7, [sp, r5, lsr #14] @ Get register 'Rn'
  92. tst r8, #1 << 23 @ Check U bit
  93. subne r7, r7, r6, lsl #2 @ Undo increment
  94. addeq r7, r7, r6, lsl #2 @ Undo decrement
  95. str r7, [sp, r5, lsr #14] @ Put register 'Rn'
  96. mov pc, lr
  97. .data_arm_apply_r6_and_rn:
  98. and r5, r8, #15 << 16 @ Extract 'n' from instruction
  99. ldr r7, [sp, r5, lsr #14] @ Get register 'Rn'
  100. tst r8, #1 << 23 @ Check U bit
  101. subne r7, r7, r6 @ Undo incrmenet
  102. addeq r7, r7, r6 @ Undo decrement
  103. str r7, [sp, r5, lsr #14] @ Put register 'Rn'
  104. mov pc, lr
  105. .data_arm_lateldrpreconst:
  106. tst r8, #1 << 21 @ check writeback bit
  107. moveq pc, lr @ no writeback -> no fixup
  108. .data_arm_lateldrpostconst:
  109. movs r2, r8, lsl #20 @ Get offset
  110. moveq pc, lr @ zero -> no fixup
  111. and r5, r8, #15 << 16 @ Extract 'n' from instruction
  112. ldr r7, [sp, r5, lsr #14] @ Get register 'Rn'
  113. tst r8, #1 << 23 @ Check U bit
  114. subne r7, r7, r2, lsr #20 @ Undo increment
  115. addeq r7, r7, r2, lsr #20 @ Undo decrement
  116. str r7, [sp, r5, lsr #14] @ Put register 'Rn'
  117. mov pc, lr
  118. .data_arm_lateldrprereg:
  119. tst r8, #1 << 21 @ check writeback bit
  120. moveq pc, lr @ no writeback -> no fixup
  121. .data_arm_lateldrpostreg:
  122. and r7, r8, #15 @ Extract 'm' from instruction
  123. ldr r6, [sp, r7, lsl #2] @ Get register 'Rm'
  124. mov r5, r8, lsr #7 @ get shift count
  125. ands r5, r5, #31
  126. and r7, r8, #0x70 @ get shift type
  127. orreq r7, r7, #8 @ shift count = 0
  128. add pc, pc, r7
  129. nop
  130. mov r6, r6, lsl r5 @ 0: LSL #!0
  131. b .data_arm_apply_r6_and_rn
  132. b .data_arm_apply_r6_and_rn @ 1: LSL #0
  133. nop
  134. b .data_unknown @ 2: MUL?
  135. nop
  136. b .data_unknown @ 3: MUL?
  137. nop
  138. mov r6, r6, lsr r5 @ 4: LSR #!0
  139. b .data_arm_apply_r6_and_rn
  140. mov r6, r6, lsr #32 @ 5: LSR #32
  141. b .data_arm_apply_r6_and_rn
  142. b .data_unknown @ 6: MUL?
  143. nop
  144. b .data_unknown @ 7: MUL?
  145. nop
  146. mov r6, r6, asr r5 @ 8: ASR #!0
  147. b .data_arm_apply_r6_and_rn
  148. mov r6, r6, asr #32 @ 9: ASR #32
  149. b .data_arm_apply_r6_and_rn
  150. b .data_unknown @ A: MUL?
  151. nop
  152. b .data_unknown @ B: MUL?
  153. nop
  154. mov r6, r6, ror r5 @ C: ROR #!0
  155. b .data_arm_apply_r6_and_rn
  156. mov r6, r6, rrx @ D: RRX
  157. b .data_arm_apply_r6_and_rn
  158. b .data_unknown @ E: MUL?
  159. nop
  160. b .data_unknown @ F: MUL?
  161. /*
  162. * Function: arm6_7_proc_init (void)
  163. * : arm6_7_proc_fin (void)
  164. *
  165. * Notes : This processor does not require these
  166. */
  167. ENTRY(cpu_arm6_proc_init)
  168. ENTRY(cpu_arm7_proc_init)
  169. mov pc, lr
  170. ENTRY(cpu_arm6_proc_fin)
  171. ENTRY(cpu_arm7_proc_fin)
  172. mov r0, #PSR_F_BIT | PSR_I_BIT | SVC_MODE
  173. msr cpsr_c, r0
  174. mov r0, #0x31 @ ....S..DP...M
  175. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  176. mov pc, lr
  177. ENTRY(cpu_arm6_do_idle)
  178. ENTRY(cpu_arm7_do_idle)
  179. mov pc, lr
  180. /*
  181. * Function: arm6_7_switch_mm(unsigned long pgd_phys)
  182. * Params : pgd_phys Physical address of page table
  183. * Purpose : Perform a task switch, saving the old processes state, and restoring
  184. * the new.
  185. */
  186. ENTRY(cpu_arm6_switch_mm)
  187. ENTRY(cpu_arm7_switch_mm)
  188. mov r1, #0
  189. mcr p15, 0, r1, c7, c0, 0 @ flush cache
  190. mcr p15, 0, r0, c2, c0, 0 @ update page table ptr
  191. mcr p15, 0, r1, c5, c0, 0 @ flush TLBs
  192. mov pc, lr
  193. /*
  194. * Function: arm6_7_set_pte(pte_t *ptep, pte_t pte)
  195. * Params : r0 = Address to set
  196. * : r1 = value to set
  197. * Purpose : Set a PTE and flush it out of any WB cache
  198. */
  199. .align 5
  200. ENTRY(cpu_arm6_set_pte)
  201. ENTRY(cpu_arm7_set_pte)
  202. str r1, [r0], #-2048 @ linux version
  203. eor r1, r1, #L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_WRITE | L_PTE_DIRTY
  204. bic r2, r1, #PTE_SMALL_AP_MASK
  205. bic r2, r2, #PTE_TYPE_MASK
  206. orr r2, r2, #PTE_TYPE_SMALL
  207. tst r1, #L_PTE_USER @ User?
  208. orrne r2, r2, #PTE_SMALL_AP_URO_SRW
  209. tst r1, #L_PTE_WRITE | L_PTE_DIRTY @ Write and Dirty?
  210. orreq r2, r2, #PTE_SMALL_AP_UNO_SRW
  211. tst r1, #L_PTE_PRESENT | L_PTE_YOUNG @ Present and Young
  212. movne r2, #0
  213. str r2, [r0] @ hardware version
  214. mov pc, lr
  215. /*
  216. * Function: _arm6_7_reset
  217. * Params : r0 = address to jump to
  218. * Notes : This sets up everything for a reset
  219. */
  220. ENTRY(cpu_arm6_reset)
  221. ENTRY(cpu_arm7_reset)
  222. mov r1, #0
  223. mcr p15, 0, r1, c7, c0, 0 @ flush cache
  224. mcr p15, 0, r1, c5, c0, 0 @ flush TLB
  225. mov r1, #0x30
  226. mcr p15, 0, r1, c1, c0, 0 @ turn off MMU etc
  227. mov pc, r0
  228. __INIT
  229. .type __arm6_setup, #function
  230. __arm6_setup: mov r0, #0
  231. mcr p15, 0, r0, c7, c0 @ flush caches on v3
  232. mcr p15, 0, r0, c5, c0 @ flush TLBs on v3
  233. mov r0, #0x3d @ . ..RS BLDP WCAM
  234. orr r0, r0, #0x100 @ . ..01 0011 1101
  235. mov pc, lr
  236. .size __arm6_setup, . - __arm6_setup
  237. .type __arm7_setup, #function
  238. __arm7_setup: mov r0, #0
  239. mcr p15, 0, r0, c7, c0 @ flush caches on v3
  240. mcr p15, 0, r0, c5, c0 @ flush TLBs on v3
  241. mcr p15, 0, r0, c3, c0 @ load domain access register
  242. mov r0, #0x7d @ . ..RS BLDP WCAM
  243. orr r0, r0, #0x100 @ . ..01 0111 1101
  244. mov pc, lr
  245. .size __arm7_setup, . - __arm7_setup
  246. __INITDATA
  247. /*
  248. * Purpose : Function pointers used to access above functions - all calls
  249. * come through these
  250. */
  251. .type arm6_processor_functions, #object
  252. ENTRY(arm6_processor_functions)
  253. .word cpu_arm6_data_abort
  254. .word cpu_arm6_proc_init
  255. .word cpu_arm6_proc_fin
  256. .word cpu_arm6_reset
  257. .word cpu_arm6_do_idle
  258. .word cpu_arm6_dcache_clean_area
  259. .word cpu_arm6_switch_mm
  260. .word cpu_arm6_set_pte
  261. .size arm6_processor_functions, . - arm6_processor_functions
  262. /*
  263. * Purpose : Function pointers used to access above functions - all calls
  264. * come through these
  265. */
  266. .type arm7_processor_functions, #object
  267. ENTRY(arm7_processor_functions)
  268. .word cpu_arm7_data_abort
  269. .word cpu_arm7_proc_init
  270. .word cpu_arm7_proc_fin
  271. .word cpu_arm7_reset
  272. .word cpu_arm7_do_idle
  273. .word cpu_arm7_dcache_clean_area
  274. .word cpu_arm7_switch_mm
  275. .word cpu_arm7_set_pte
  276. .size arm7_processor_functions, . - arm7_processor_functions
  277. .section ".rodata"
  278. .type cpu_arch_name, #object
  279. cpu_arch_name: .asciz "armv3"
  280. .size cpu_arch_name, . - cpu_arch_name
  281. .type cpu_elf_name, #object
  282. cpu_elf_name: .asciz "v3"
  283. .size cpu_elf_name, . - cpu_elf_name
  284. .type cpu_arm6_name, #object
  285. cpu_arm6_name: .asciz "ARM6"
  286. .size cpu_arm6_name, . - cpu_arm6_name
  287. .type cpu_arm610_name, #object
  288. cpu_arm610_name:
  289. .asciz "ARM610"
  290. .size cpu_arm610_name, . - cpu_arm610_name
  291. .type cpu_arm7_name, #object
  292. cpu_arm7_name: .asciz "ARM7"
  293. .size cpu_arm7_name, . - cpu_arm7_name
  294. .type cpu_arm710_name, #object
  295. cpu_arm710_name:
  296. .asciz "ARM710"
  297. .size cpu_arm710_name, . - cpu_arm710_name
  298. .align
  299. .section ".proc.info.init", #alloc, #execinstr
  300. .type __arm6_proc_info, #object
  301. __arm6_proc_info:
  302. .long 0x41560600
  303. .long 0xfffffff0
  304. .long 0x00000c1e
  305. b __arm6_setup
  306. .long cpu_arch_name
  307. .long cpu_elf_name
  308. .long HWCAP_SWP | HWCAP_26BIT
  309. .long cpu_arm6_name
  310. .long arm6_processor_functions
  311. .long v3_tlb_fns
  312. .long v3_user_fns
  313. .long v3_cache_fns
  314. .size __arm6_proc_info, . - __arm6_proc_info
  315. .type __arm610_proc_info, #object
  316. __arm610_proc_info:
  317. .long 0x41560610
  318. .long 0xfffffff0
  319. .long 0x00000c1e
  320. b __arm6_setup
  321. .long cpu_arch_name
  322. .long cpu_elf_name
  323. .long HWCAP_SWP | HWCAP_26BIT
  324. .long cpu_arm610_name
  325. .long arm6_processor_functions
  326. .long v3_tlb_fns
  327. .long v3_user_fns
  328. .long v3_cache_fns
  329. .size __arm610_proc_info, . - __arm610_proc_info
  330. .type __arm7_proc_info, #object
  331. __arm7_proc_info:
  332. .long 0x41007000
  333. .long 0xffffff00
  334. .long 0x00000c1e
  335. b __arm7_setup
  336. .long cpu_arch_name
  337. .long cpu_elf_name
  338. .long HWCAP_SWP | HWCAP_26BIT
  339. .long cpu_arm7_name
  340. .long arm7_processor_functions
  341. .long v3_tlb_fns
  342. .long v3_user_fns
  343. .long v3_cache_fns
  344. .size __arm7_proc_info, . - __arm7_proc_info
  345. .type __arm710_proc_info, #object
  346. __arm710_proc_info:
  347. .long 0x41007100
  348. .long 0xfff8ff00
  349. .long PMD_TYPE_SECT | \
  350. PMD_SECT_BUFFERABLE | \
  351. PMD_SECT_CACHEABLE | \
  352. PMD_BIT4 | \
  353. PMD_SECT_AP_WRITE | \
  354. PMD_SECT_AP_READ
  355. b __arm7_setup
  356. .long cpu_arch_name
  357. .long cpu_elf_name
  358. .long HWCAP_SWP | HWCAP_26BIT
  359. .long cpu_arm710_name
  360. .long arm7_processor_functions
  361. .long v3_tlb_fns
  362. .long v3_user_fns
  363. .long v3_cache_fns
  364. .size __arm710_proc_info, . - __arm710_proc_info