flush.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178
  1. /*
  2. * linux/arch/arm/mm/flush.c
  3. *
  4. * Copyright (C) 1995-2002 Russell King
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/mm.h>
  12. #include <linux/pagemap.h>
  13. #include <asm/cacheflush.h>
  14. #include <asm/system.h>
  15. #include <asm/tlbflush.h>
  16. #ifdef CONFIG_CPU_CACHE_VIPT
  17. #define ALIAS_FLUSH_START 0xffff4000
  18. #define TOP_PTE(x) pte_offset_kernel(top_pmd, x)
  19. static void flush_pfn_alias(unsigned long pfn, unsigned long vaddr)
  20. {
  21. unsigned long to = ALIAS_FLUSH_START + (CACHE_COLOUR(vaddr) << PAGE_SHIFT);
  22. const int zero = 0;
  23. set_pte(TOP_PTE(to), pfn_pte(pfn, PAGE_KERNEL));
  24. flush_tlb_kernel_page(to);
  25. asm( "mcrr p15, 0, %1, %0, c14\n"
  26. " mcr p15, 0, %2, c7, c10, 4\n"
  27. " mcr p15, 0, %2, c7, c5, 0\n"
  28. :
  29. : "r" (to), "r" (to + PAGE_SIZE - L1_CACHE_BYTES), "r" (zero)
  30. : "cc");
  31. }
  32. void flush_cache_mm(struct mm_struct *mm)
  33. {
  34. if (cache_is_vivt()) {
  35. if (cpu_isset(smp_processor_id(), mm->cpu_vm_mask))
  36. __cpuc_flush_user_all();
  37. return;
  38. }
  39. if (cache_is_vipt_aliasing()) {
  40. asm( "mcr p15, 0, %0, c7, c14, 0\n"
  41. " mcr p15, 0, %0, c7, c5, 0\n"
  42. " mcr p15, 0, %0, c7, c10, 4"
  43. :
  44. : "r" (0)
  45. : "cc");
  46. }
  47. }
  48. void flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end)
  49. {
  50. if (cache_is_vivt()) {
  51. if (cpu_isset(smp_processor_id(), vma->vm_mm->cpu_vm_mask))
  52. __cpuc_flush_user_range(start & PAGE_MASK, PAGE_ALIGN(end),
  53. vma->vm_flags);
  54. return;
  55. }
  56. if (cache_is_vipt_aliasing()) {
  57. asm( "mcr p15, 0, %0, c7, c14, 0\n"
  58. " mcr p15, 0, %0, c7, c5, 0\n"
  59. " mcr p15, 0, %0, c7, c10, 4"
  60. :
  61. : "r" (0)
  62. : "cc");
  63. }
  64. }
  65. void flush_cache_page(struct vm_area_struct *vma, unsigned long user_addr, unsigned long pfn)
  66. {
  67. if (cache_is_vivt()) {
  68. if (cpu_isset(smp_processor_id(), vma->vm_mm->cpu_vm_mask)) {
  69. unsigned long addr = user_addr & PAGE_MASK;
  70. __cpuc_flush_user_range(addr, addr + PAGE_SIZE, vma->vm_flags);
  71. }
  72. return;
  73. }
  74. if (cache_is_vipt_aliasing())
  75. flush_pfn_alias(pfn, user_addr);
  76. }
  77. #else
  78. #define flush_pfn_alias(pfn,vaddr) do { } while (0)
  79. #endif
  80. void __flush_dcache_page(struct address_space *mapping, struct page *page)
  81. {
  82. /*
  83. * Writeback any data associated with the kernel mapping of this
  84. * page. This ensures that data in the physical page is mutually
  85. * coherent with the kernels mapping.
  86. */
  87. __cpuc_flush_dcache_page(page_address(page));
  88. /*
  89. * If this is a page cache page, and we have an aliasing VIPT cache,
  90. * we only need to do one flush - which would be at the relevant
  91. * userspace colour, which is congruent with page->index.
  92. */
  93. if (mapping && cache_is_vipt_aliasing())
  94. flush_pfn_alias(page_to_pfn(page),
  95. page->index << PAGE_CACHE_SHIFT);
  96. }
  97. static void __flush_dcache_aliases(struct address_space *mapping, struct page *page)
  98. {
  99. struct mm_struct *mm = current->active_mm;
  100. struct vm_area_struct *mpnt;
  101. struct prio_tree_iter iter;
  102. pgoff_t pgoff;
  103. /*
  104. * There are possible user space mappings of this page:
  105. * - VIVT cache: we need to also write back and invalidate all user
  106. * data in the current VM view associated with this page.
  107. * - aliasing VIPT: we only need to find one mapping of this page.
  108. */
  109. pgoff = page->index << (PAGE_CACHE_SHIFT - PAGE_SHIFT);
  110. flush_dcache_mmap_lock(mapping);
  111. vma_prio_tree_foreach(mpnt, &iter, &mapping->i_mmap, pgoff, pgoff) {
  112. unsigned long offset;
  113. /*
  114. * If this VMA is not in our MM, we can ignore it.
  115. */
  116. if (mpnt->vm_mm != mm)
  117. continue;
  118. if (!(mpnt->vm_flags & VM_MAYSHARE))
  119. continue;
  120. offset = (pgoff - mpnt->vm_pgoff) << PAGE_SHIFT;
  121. flush_cache_page(mpnt, mpnt->vm_start + offset, page_to_pfn(page));
  122. }
  123. flush_dcache_mmap_unlock(mapping);
  124. }
  125. /*
  126. * Ensure cache coherency between kernel mapping and userspace mapping
  127. * of this page.
  128. *
  129. * We have three cases to consider:
  130. * - VIPT non-aliasing cache: fully coherent so nothing required.
  131. * - VIVT: fully aliasing, so we need to handle every alias in our
  132. * current VM view.
  133. * - VIPT aliasing: need to handle one alias in our current VM view.
  134. *
  135. * If we need to handle aliasing:
  136. * If the page only exists in the page cache and there are no user
  137. * space mappings, we can be lazy and remember that we may have dirty
  138. * kernel cache lines for later. Otherwise, we assume we have
  139. * aliasing mappings.
  140. *
  141. * Note that we disable the lazy flush for SMP.
  142. */
  143. void flush_dcache_page(struct page *page)
  144. {
  145. struct address_space *mapping = page_mapping(page);
  146. #ifndef CONFIG_SMP
  147. if (mapping && !mapping_mapped(mapping))
  148. set_bit(PG_dcache_dirty, &page->flags);
  149. else
  150. #endif
  151. {
  152. __flush_dcache_page(mapping, page);
  153. if (mapping && cache_is_vivt())
  154. __flush_dcache_aliases(mapping, page);
  155. }
  156. }
  157. EXPORT_SYMBOL(flush_dcache_page);