mach-bast.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537
  1. /* linux/arch/arm/mach-s3c2410/mach-bast.c
  2. *
  3. * Copyright (c) 2003-2005 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * http://www.simtec.co.uk/products/EB2410ITX/
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Modifications:
  13. * 14-Sep-2004 BJD USB power control
  14. * 20-Aug-2004 BJD Added s3c2410_board struct
  15. * 18-Aug-2004 BJD Added platform devices from default set
  16. * 16-May-2003 BJD Created initial version
  17. * 16-Aug-2003 BJD Fixed header files and copyright, added URL
  18. * 05-Sep-2003 BJD Moved to v2.6 kernel
  19. * 06-Jan-2003 BJD Updates for <arch/map.h>
  20. * 18-Jan-2003 BJD Added serial port configuration
  21. * 05-Oct-2004 BJD Power management code
  22. * 04-Nov-2004 BJD Updated serial port clocks
  23. * 04-Jan-2005 BJD New uart init call
  24. * 10-Jan-2005 BJD Removed include of s3c2410.h
  25. * 14-Jan-2005 BJD Add support for muitlple NAND devices
  26. * 03-Mar-2005 BJD Ensured that bast-cpld.h is included
  27. * 10-Mar-2005 LCVR Changed S3C2410_VA to S3C24XX_VA
  28. * 14-Mar-2005 BJD Updated for __iomem changes
  29. * 22-Jun-2005 BJD Added DM9000 platform information
  30. * 28-Jun-2005 BJD Moved pm functionality out to common code
  31. * 17-Jul-2005 BJD Changed to platform device for SuperIO 16550s
  32. * 25-Jul-2005 BJD Removed ASIX static mappings
  33. * 27-Jul-2005 BJD Ensure maximum frequency of i2c bus
  34. * 20-Sep-2005 BJD Added static to non-exported items
  35. * 26-Oct-2005 BJD Added FB platform data
  36. */
  37. #include <linux/kernel.h>
  38. #include <linux/types.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/list.h>
  41. #include <linux/timer.h>
  42. #include <linux/init.h>
  43. #include <linux/platform_device.h>
  44. #include <linux/dm9000.h>
  45. #include <asm/mach/arch.h>
  46. #include <asm/mach/map.h>
  47. #include <asm/mach/irq.h>
  48. #include <asm/arch/bast-map.h>
  49. #include <asm/arch/bast-irq.h>
  50. #include <asm/arch/bast-cpld.h>
  51. #include <asm/hardware.h>
  52. #include <asm/io.h>
  53. #include <asm/irq.h>
  54. #include <asm/mach-types.h>
  55. //#include <asm/debug-ll.h>
  56. #include <asm/arch/regs-serial.h>
  57. #include <asm/arch/regs-gpio.h>
  58. #include <asm/arch/regs-mem.h>
  59. #include <asm/arch/regs-lcd.h>
  60. #include <asm/arch/nand.h>
  61. #include <asm/arch/iic.h>
  62. #include <asm/arch/fb.h>
  63. #include <linux/mtd/mtd.h>
  64. #include <linux/mtd/nand.h>
  65. #include <linux/mtd/nand_ecc.h>
  66. #include <linux/mtd/partitions.h>
  67. #include <linux/serial_8250.h>
  68. #include "clock.h"
  69. #include "devs.h"
  70. #include "cpu.h"
  71. #include "usb-simtec.h"
  72. #define COPYRIGHT ", (c) 2004-2005 Simtec Electronics"
  73. /* macros for virtual address mods for the io space entries */
  74. #define VA_C5(item) ((unsigned long)(item) + BAST_VAM_CS5)
  75. #define VA_C4(item) ((unsigned long)(item) + BAST_VAM_CS4)
  76. #define VA_C3(item) ((unsigned long)(item) + BAST_VAM_CS3)
  77. #define VA_C2(item) ((unsigned long)(item) + BAST_VAM_CS2)
  78. /* macros to modify the physical addresses for io space */
  79. #define PA_CS2(item) (__phys_to_pfn((item) + S3C2410_CS2))
  80. #define PA_CS3(item) (__phys_to_pfn((item) + S3C2410_CS3))
  81. #define PA_CS4(item) (__phys_to_pfn((item) + S3C2410_CS4))
  82. #define PA_CS5(item) (__phys_to_pfn((item) + S3C2410_CS5))
  83. static struct map_desc bast_iodesc[] __initdata = {
  84. /* ISA IO areas */
  85. {
  86. .virtual = (u32)S3C24XX_VA_ISA_BYTE,
  87. .pfn = PA_CS2(BAST_PA_ISAIO),
  88. .length = SZ_16M,
  89. .type = MT_DEVICE,
  90. }, {
  91. .virtual = (u32)S3C24XX_VA_ISA_WORD,
  92. .pfn = PA_CS3(BAST_PA_ISAIO),
  93. .length = SZ_16M,
  94. .type = MT_DEVICE,
  95. },
  96. /* bast CPLD control registers, and external interrupt controls */
  97. {
  98. .virtual = (u32)BAST_VA_CTRL1,
  99. .pfn = __phys_to_pfn(BAST_PA_CTRL1),
  100. .length = SZ_1M,
  101. .type = MT_DEVICE,
  102. }, {
  103. .virtual = (u32)BAST_VA_CTRL2,
  104. .pfn = __phys_to_pfn(BAST_PA_CTRL2),
  105. .length = SZ_1M,
  106. .type = MT_DEVICE,
  107. }, {
  108. .virtual = (u32)BAST_VA_CTRL3,
  109. .pfn = __phys_to_pfn(BAST_PA_CTRL3),
  110. .length = SZ_1M,
  111. .type = MT_DEVICE,
  112. }, {
  113. .virtual = (u32)BAST_VA_CTRL4,
  114. .pfn = __phys_to_pfn(BAST_PA_CTRL4),
  115. .length = SZ_1M,
  116. .type = MT_DEVICE,
  117. },
  118. /* PC104 IRQ mux */
  119. {
  120. .virtual = (u32)BAST_VA_PC104_IRQREQ,
  121. .pfn = __phys_to_pfn(BAST_PA_PC104_IRQREQ),
  122. .length = SZ_1M,
  123. .type = MT_DEVICE,
  124. }, {
  125. .virtual = (u32)BAST_VA_PC104_IRQRAW,
  126. .pfn = __phys_to_pfn(BAST_PA_PC104_IRQRAW),
  127. .length = SZ_1M,
  128. .type = MT_DEVICE,
  129. }, {
  130. .virtual = (u32)BAST_VA_PC104_IRQMASK,
  131. .pfn = __phys_to_pfn(BAST_PA_PC104_IRQMASK),
  132. .length = SZ_1M,
  133. .type = MT_DEVICE,
  134. },
  135. /* peripheral space... one for each of fast/slow/byte/16bit */
  136. /* note, ide is only decoded in word space, even though some registers
  137. * are only 8bit */
  138. /* slow, byte */
  139. { VA_C2(BAST_VA_ISAIO), PA_CS2(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  140. { VA_C2(BAST_VA_ISAMEM), PA_CS2(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
  141. { VA_C2(BAST_VA_SUPERIO), PA_CS2(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
  142. { VA_C2(BAST_VA_IDEPRI), PA_CS3(BAST_PA_IDEPRI), SZ_1M, MT_DEVICE },
  143. { VA_C2(BAST_VA_IDESEC), PA_CS3(BAST_PA_IDESEC), SZ_1M, MT_DEVICE },
  144. { VA_C2(BAST_VA_IDEPRIAUX), PA_CS3(BAST_PA_IDEPRIAUX), SZ_1M, MT_DEVICE },
  145. { VA_C2(BAST_VA_IDESECAUX), PA_CS3(BAST_PA_IDESECAUX), SZ_1M, MT_DEVICE },
  146. /* slow, word */
  147. { VA_C3(BAST_VA_ISAIO), PA_CS3(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  148. { VA_C3(BAST_VA_ISAMEM), PA_CS3(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
  149. { VA_C3(BAST_VA_SUPERIO), PA_CS3(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
  150. { VA_C3(BAST_VA_IDEPRI), PA_CS3(BAST_PA_IDEPRI), SZ_1M, MT_DEVICE },
  151. { VA_C3(BAST_VA_IDESEC), PA_CS3(BAST_PA_IDESEC), SZ_1M, MT_DEVICE },
  152. { VA_C3(BAST_VA_IDEPRIAUX), PA_CS3(BAST_PA_IDEPRIAUX), SZ_1M, MT_DEVICE },
  153. { VA_C3(BAST_VA_IDESECAUX), PA_CS3(BAST_PA_IDESECAUX), SZ_1M, MT_DEVICE },
  154. /* fast, byte */
  155. { VA_C4(BAST_VA_ISAIO), PA_CS4(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  156. { VA_C4(BAST_VA_ISAMEM), PA_CS4(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
  157. { VA_C4(BAST_VA_SUPERIO), PA_CS4(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
  158. { VA_C4(BAST_VA_IDEPRI), PA_CS5(BAST_PA_IDEPRI), SZ_1M, MT_DEVICE },
  159. { VA_C4(BAST_VA_IDESEC), PA_CS5(BAST_PA_IDESEC), SZ_1M, MT_DEVICE },
  160. { VA_C4(BAST_VA_IDEPRIAUX), PA_CS5(BAST_PA_IDEPRIAUX), SZ_1M, MT_DEVICE },
  161. { VA_C4(BAST_VA_IDESECAUX), PA_CS5(BAST_PA_IDESECAUX), SZ_1M, MT_DEVICE },
  162. /* fast, word */
  163. { VA_C5(BAST_VA_ISAIO), PA_CS5(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  164. { VA_C5(BAST_VA_ISAMEM), PA_CS5(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
  165. { VA_C5(BAST_VA_SUPERIO), PA_CS5(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
  166. { VA_C5(BAST_VA_IDEPRI), PA_CS5(BAST_PA_IDEPRI), SZ_1M, MT_DEVICE },
  167. { VA_C5(BAST_VA_IDESEC), PA_CS5(BAST_PA_IDESEC), SZ_1M, MT_DEVICE },
  168. { VA_C5(BAST_VA_IDEPRIAUX), PA_CS5(BAST_PA_IDEPRIAUX), SZ_1M, MT_DEVICE },
  169. { VA_C5(BAST_VA_IDESECAUX), PA_CS5(BAST_PA_IDESECAUX), SZ_1M, MT_DEVICE },
  170. };
  171. #define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
  172. #define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
  173. #define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
  174. static struct s3c24xx_uart_clksrc bast_serial_clocks[] = {
  175. [0] = {
  176. .name = "uclk",
  177. .divisor = 1,
  178. .min_baud = 0,
  179. .max_baud = 0,
  180. },
  181. [1] = {
  182. .name = "pclk",
  183. .divisor = 1,
  184. .min_baud = 0,
  185. .max_baud = 0,
  186. }
  187. };
  188. static struct s3c2410_uartcfg bast_uartcfgs[] = {
  189. [0] = {
  190. .hwport = 0,
  191. .flags = 0,
  192. .ucon = UCON,
  193. .ulcon = ULCON,
  194. .ufcon = UFCON,
  195. .clocks = bast_serial_clocks,
  196. .clocks_size = ARRAY_SIZE(bast_serial_clocks),
  197. },
  198. [1] = {
  199. .hwport = 1,
  200. .flags = 0,
  201. .ucon = UCON,
  202. .ulcon = ULCON,
  203. .ufcon = UFCON,
  204. .clocks = bast_serial_clocks,
  205. .clocks_size = ARRAY_SIZE(bast_serial_clocks),
  206. },
  207. /* port 2 is not actually used */
  208. [2] = {
  209. .hwport = 2,
  210. .flags = 0,
  211. .ucon = UCON,
  212. .ulcon = ULCON,
  213. .ufcon = UFCON,
  214. .clocks = bast_serial_clocks,
  215. .clocks_size = ARRAY_SIZE(bast_serial_clocks),
  216. }
  217. };
  218. /* NOR Flash on BAST board */
  219. static struct resource bast_nor_resource[] = {
  220. [0] = {
  221. .start = S3C2410_CS1 + 0x4000000,
  222. .end = S3C2410_CS1 + 0x4000000 + (32*1024*1024) - 1,
  223. .flags = IORESOURCE_MEM,
  224. }
  225. };
  226. static struct platform_device bast_device_nor = {
  227. .name = "bast-nor",
  228. .id = -1,
  229. .num_resources = ARRAY_SIZE(bast_nor_resource),
  230. .resource = bast_nor_resource,
  231. };
  232. /* NAND Flash on BAST board */
  233. static int smartmedia_map[] = { 0 };
  234. static int chip0_map[] = { 1 };
  235. static int chip1_map[] = { 2 };
  236. static int chip2_map[] = { 3 };
  237. static struct mtd_partition bast_default_nand_part[] = {
  238. [0] = {
  239. .name = "Boot Agent",
  240. .size = SZ_16K,
  241. .offset = 0,
  242. },
  243. [1] = {
  244. .name = "/boot",
  245. .size = SZ_4M - SZ_16K,
  246. .offset = SZ_16K,
  247. },
  248. [2] = {
  249. .name = "user",
  250. .offset = SZ_4M,
  251. .size = MTDPART_SIZ_FULL,
  252. }
  253. };
  254. /* the bast has 4 selectable slots for nand-flash, the three
  255. * on-board chip areas, as well as the external SmartMedia
  256. * slot.
  257. *
  258. * Note, there is no current hot-plug support for the SmartMedia
  259. * socket.
  260. */
  261. static struct s3c2410_nand_set bast_nand_sets[] = {
  262. [0] = {
  263. .name = "SmartMedia",
  264. .nr_chips = 1,
  265. .nr_map = smartmedia_map,
  266. .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
  267. .partitions = bast_default_nand_part,
  268. },
  269. [1] = {
  270. .name = "chip0",
  271. .nr_chips = 1,
  272. .nr_map = chip0_map,
  273. .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
  274. .partitions = bast_default_nand_part,
  275. },
  276. [2] = {
  277. .name = "chip1",
  278. .nr_chips = 1,
  279. .nr_map = chip1_map,
  280. .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
  281. .partitions = bast_default_nand_part,
  282. },
  283. [3] = {
  284. .name = "chip2",
  285. .nr_chips = 1,
  286. .nr_map = chip2_map,
  287. .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
  288. .partitions = bast_default_nand_part,
  289. }
  290. };
  291. static void bast_nand_select(struct s3c2410_nand_set *set, int slot)
  292. {
  293. unsigned int tmp;
  294. slot = set->nr_map[slot] & 3;
  295. pr_debug("bast_nand: selecting slot %d (set %p,%p)\n",
  296. slot, set, set->nr_map);
  297. tmp = __raw_readb(BAST_VA_CTRL2);
  298. tmp &= BAST_CPLD_CTLR2_IDERST;
  299. tmp |= slot;
  300. tmp |= BAST_CPLD_CTRL2_WNAND;
  301. pr_debug("bast_nand: ctrl2 now %02x\n", tmp);
  302. __raw_writeb(tmp, BAST_VA_CTRL2);
  303. }
  304. static struct s3c2410_platform_nand bast_nand_info = {
  305. .tacls = 30,
  306. .twrph0 = 60,
  307. .twrph1 = 60,
  308. .nr_sets = ARRAY_SIZE(bast_nand_sets),
  309. .sets = bast_nand_sets,
  310. .select_chip = bast_nand_select,
  311. };
  312. /* DM9000 */
  313. static struct resource bast_dm9k_resource[] = {
  314. [0] = {
  315. .start = S3C2410_CS5 + BAST_PA_DM9000,
  316. .end = S3C2410_CS5 + BAST_PA_DM9000 + 3,
  317. .flags = IORESOURCE_MEM,
  318. },
  319. [1] = {
  320. .start = S3C2410_CS5 + BAST_PA_DM9000 + 0x40,
  321. .end = S3C2410_CS5 + BAST_PA_DM9000 + 0x40 + 0x3f,
  322. .flags = IORESOURCE_MEM,
  323. },
  324. [2] = {
  325. .start = IRQ_DM9000,
  326. .end = IRQ_DM9000,
  327. .flags = IORESOURCE_IRQ,
  328. }
  329. };
  330. /* for the moment we limit ourselves to 16bit IO until some
  331. * better IO routines can be written and tested
  332. */
  333. static struct dm9000_plat_data bast_dm9k_platdata = {
  334. .flags = DM9000_PLATF_16BITONLY,
  335. };
  336. static struct platform_device bast_device_dm9k = {
  337. .name = "dm9000",
  338. .id = 0,
  339. .num_resources = ARRAY_SIZE(bast_dm9k_resource),
  340. .resource = bast_dm9k_resource,
  341. .dev = {
  342. .platform_data = &bast_dm9k_platdata,
  343. }
  344. };
  345. /* serial devices */
  346. #define SERIAL_BASE (S3C2410_CS2 + BAST_PA_SUPERIO)
  347. #define SERIAL_FLAGS (UPF_BOOT_AUTOCONF | UPF_IOREMAP | UPF_SHARE_IRQ)
  348. #define SERIAL_CLK (1843200)
  349. static struct plat_serial8250_port bast_sio_data[] = {
  350. [0] = {
  351. .mapbase = SERIAL_BASE + 0x2f8,
  352. .irq = IRQ_PCSERIAL1,
  353. .flags = SERIAL_FLAGS,
  354. .iotype = UPIO_MEM,
  355. .regshift = 0,
  356. .uartclk = SERIAL_CLK,
  357. },
  358. [1] = {
  359. .mapbase = SERIAL_BASE + 0x3f8,
  360. .irq = IRQ_PCSERIAL2,
  361. .flags = SERIAL_FLAGS,
  362. .iotype = UPIO_MEM,
  363. .regshift = 0,
  364. .uartclk = SERIAL_CLK,
  365. },
  366. { }
  367. };
  368. static struct platform_device bast_sio = {
  369. .name = "serial8250",
  370. .id = PLAT8250_DEV_PLATFORM,
  371. .dev = {
  372. .platform_data = &bast_sio_data,
  373. },
  374. };
  375. /* we have devices on the bus which cannot work much over the
  376. * standard 100KHz i2c bus frequency
  377. */
  378. static struct s3c2410_platform_i2c bast_i2c_info = {
  379. .flags = 0,
  380. .slave_addr = 0x10,
  381. .bus_freq = 100*1000,
  382. .max_freq = 130*1000,
  383. };
  384. static struct s3c2410fb_mach_info __initdata bast_lcd_info = {
  385. .width = 640,
  386. .height = 480,
  387. .xres = {
  388. .min = 320,
  389. .max = 1024,
  390. .defval = 640,
  391. },
  392. .yres = {
  393. .min = 240,
  394. .max = 600,
  395. .defval = 480,
  396. },
  397. .bpp = {
  398. .min = 4,
  399. .max = 16,
  400. .defval = 8,
  401. },
  402. .regs = {
  403. .lcdcon1 = 0x00000176,
  404. .lcdcon2 = 0x1d77c7c2,
  405. .lcdcon3 = 0x013a7f13,
  406. .lcdcon4 = 0x00000057,
  407. .lcdcon5 = 0x00014b02,
  408. }
  409. };
  410. /* Standard BAST devices */
  411. static struct platform_device *bast_devices[] __initdata = {
  412. &s3c_device_usb,
  413. &s3c_device_lcd,
  414. &s3c_device_wdt,
  415. &s3c_device_i2c,
  416. &s3c_device_iis,
  417. &s3c_device_rtc,
  418. &s3c_device_nand,
  419. &bast_device_nor,
  420. &bast_device_dm9k,
  421. &bast_sio,
  422. };
  423. static struct clk *bast_clocks[] = {
  424. &s3c24xx_dclk0,
  425. &s3c24xx_dclk1,
  426. &s3c24xx_clkout0,
  427. &s3c24xx_clkout1,
  428. &s3c24xx_uclk,
  429. };
  430. static struct s3c24xx_board bast_board __initdata = {
  431. .devices = bast_devices,
  432. .devices_count = ARRAY_SIZE(bast_devices),
  433. .clocks = bast_clocks,
  434. .clocks_count = ARRAY_SIZE(bast_clocks),
  435. };
  436. static void __init bast_map_io(void)
  437. {
  438. /* initialise the clocks */
  439. s3c24xx_dclk0.parent = NULL;
  440. s3c24xx_dclk0.rate = 12*1000*1000;
  441. s3c24xx_dclk1.parent = NULL;
  442. s3c24xx_dclk1.rate = 24*1000*1000;
  443. s3c24xx_clkout0.parent = &s3c24xx_dclk0;
  444. s3c24xx_clkout1.parent = &s3c24xx_dclk1;
  445. s3c24xx_uclk.parent = &s3c24xx_clkout1;
  446. s3c_device_nand.dev.platform_data = &bast_nand_info;
  447. s3c_device_i2c.dev.platform_data = &bast_i2c_info;
  448. s3c24xx_init_io(bast_iodesc, ARRAY_SIZE(bast_iodesc));
  449. s3c24xx_init_clocks(0);
  450. s3c24xx_init_uarts(bast_uartcfgs, ARRAY_SIZE(bast_uartcfgs));
  451. s3c24xx_set_board(&bast_board);
  452. usb_simtec_init();
  453. }
  454. static void __init bast_init(void)
  455. {
  456. s3c24xx_fb_set_platdata(&bast_lcd_info);
  457. }
  458. MACHINE_START(BAST, "Simtec-BAST")
  459. /* Maintainer: Ben Dooks <ben@simtec.co.uk> */
  460. .phys_io = S3C2410_PA_UART,
  461. .io_pg_offst = (((u32)S3C24XX_VA_UART) >> 18) & 0xfffc,
  462. .boot_params = S3C2410_SDRAM_PA + 0x100,
  463. .map_io = bast_map_io,
  464. .init_irq = s3c24xx_init_irq,
  465. .init_machine = bast_init,
  466. .timer = &s3c24xx_timer,
  467. MACHINE_END