mach-anubis.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303
  1. /* linux/arch/arm/mach-s3c2410/mach-anubis.c
  2. *
  3. * Copyright (c) 2003-2005 Simtec Electronics
  4. * http://armlinux.simtec.co.uk/
  5. * Ben Dooks <ben@simtec.co.uk>
  6. *
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * Modifications:
  14. * 02-May-2005 BJD Copied from mach-bast.c
  15. * 20-Sep-2005 BJD Added static to non-exported items
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/types.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/list.h>
  21. #include <linux/timer.h>
  22. #include <linux/init.h>
  23. #include <linux/platform_device.h>
  24. #include <asm/mach/arch.h>
  25. #include <asm/mach/map.h>
  26. #include <asm/mach/irq.h>
  27. #include <asm/arch/anubis-map.h>
  28. #include <asm/arch/anubis-irq.h>
  29. #include <asm/arch/anubis-cpld.h>
  30. #include <asm/hardware.h>
  31. #include <asm/io.h>
  32. #include <asm/irq.h>
  33. #include <asm/mach-types.h>
  34. #include <asm/arch/regs-serial.h>
  35. #include <asm/arch/regs-gpio.h>
  36. #include <asm/arch/regs-mem.h>
  37. #include <asm/arch/regs-lcd.h>
  38. #include <asm/arch/nand.h>
  39. #include <linux/mtd/mtd.h>
  40. #include <linux/mtd/nand.h>
  41. #include <linux/mtd/nand_ecc.h>
  42. #include <linux/mtd/partitions.h>
  43. #include "clock.h"
  44. #include "devs.h"
  45. #include "cpu.h"
  46. #define COPYRIGHT ", (c) 2005 Simtec Electronics"
  47. static struct map_desc anubis_iodesc[] __initdata = {
  48. /* ISA IO areas */
  49. {
  50. .virtual = (u32)S3C24XX_VA_ISA_BYTE,
  51. .pfn = __phys_to_pfn(0x0),
  52. .length = SZ_4M,
  53. .type = MT_DEVICE
  54. }, {
  55. .virtual = (u32)S3C24XX_VA_ISA_WORD,
  56. .pfn = __phys_to_pfn(0x0),
  57. .length = SZ_4M, MT_DEVICE
  58. },
  59. /* we could possibly compress the next set down into a set of smaller tables
  60. * pagetables, but that would mean using an L2 section, and it still means
  61. * we cannot actually feed the same register to an LDR due to 16K spacing
  62. */
  63. /* CPLD control registers */
  64. {
  65. .virtual = (u32)ANUBIS_VA_CTRL1,
  66. .pfn = __phys_to_pfn(ANUBIS_PA_CTRL1),
  67. .length = SZ_4K,
  68. .type = MT_DEVICE
  69. }, {
  70. .virtual = (u32)ANUBIS_VA_CTRL2,
  71. .pfn = __phys_to_pfn(ANUBIS_PA_CTRL2),
  72. .length = SZ_4K,
  73. .type =MT_DEVICE
  74. },
  75. /* IDE drives */
  76. {
  77. .virtual = (u32)ANUBIS_IDEPRI,
  78. .pfn = __phys_to_pfn(S3C2410_CS3),
  79. .length = SZ_1M,
  80. .type = MT_DEVICE
  81. }, {
  82. .virtual = (u32)ANUBIS_IDEPRIAUX,
  83. .pfn = __phys_to_pfn(S3C2410_CS3+(1<<26)),
  84. .length = SZ_1M,
  85. .type = MT_DEVICE
  86. }, {
  87. .virtual = (u32)ANUBIS_IDESEC,
  88. .pfn = __phys_to_pfn(S3C2410_CS4),
  89. .length = SZ_1M,
  90. .type = MT_DEVICE
  91. }, {
  92. .virtual = (u32)ANUBIS_IDESECAUX,
  93. .pfn = __phys_to_pfn(S3C2410_CS4+(1<<26)),
  94. .length = SZ_1M,
  95. .type = MT_DEVICE
  96. },
  97. };
  98. #define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
  99. #define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
  100. #define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
  101. static struct s3c24xx_uart_clksrc anubis_serial_clocks[] = {
  102. [0] = {
  103. .name = "uclk",
  104. .divisor = 1,
  105. .min_baud = 0,
  106. .max_baud = 0,
  107. },
  108. [1] = {
  109. .name = "pclk",
  110. .divisor = 1,
  111. .min_baud = 0,
  112. .max_baud = 0.
  113. }
  114. };
  115. static struct s3c2410_uartcfg anubis_uartcfgs[] = {
  116. [0] = {
  117. .hwport = 0,
  118. .flags = 0,
  119. .ucon = UCON,
  120. .ulcon = ULCON,
  121. .ufcon = UFCON,
  122. .clocks = anubis_serial_clocks,
  123. .clocks_size = ARRAY_SIZE(anubis_serial_clocks)
  124. },
  125. [1] = {
  126. .hwport = 2,
  127. .flags = 0,
  128. .ucon = UCON,
  129. .ulcon = ULCON,
  130. .ufcon = UFCON,
  131. .clocks = anubis_serial_clocks,
  132. .clocks_size = ARRAY_SIZE(anubis_serial_clocks)
  133. },
  134. };
  135. /* NAND Flash on Anubis board */
  136. static int external_map[] = { 2 };
  137. static int chip0_map[] = { 0 };
  138. static int chip1_map[] = { 1 };
  139. static struct mtd_partition anubis_default_nand_part[] = {
  140. [0] = {
  141. .name = "Boot Agent",
  142. .size = SZ_16K,
  143. .offset = 0
  144. },
  145. [1] = {
  146. .name = "/boot",
  147. .size = SZ_4M - SZ_16K,
  148. .offset = SZ_16K,
  149. },
  150. [2] = {
  151. .name = "user1",
  152. .offset = SZ_4M,
  153. .size = SZ_32M - SZ_4M,
  154. },
  155. [3] = {
  156. .name = "user2",
  157. .offset = SZ_32M,
  158. .size = MTDPART_SIZ_FULL,
  159. }
  160. };
  161. /* the Anubis has 3 selectable slots for nand-flash, the two
  162. * on-board chip areas, as well as the external slot.
  163. *
  164. * Note, there is no current hot-plug support for the External
  165. * socket.
  166. */
  167. static struct s3c2410_nand_set anubis_nand_sets[] = {
  168. [1] = {
  169. .name = "External",
  170. .nr_chips = 1,
  171. .nr_map = external_map,
  172. .nr_partitions = ARRAY_SIZE(anubis_default_nand_part),
  173. .partitions = anubis_default_nand_part
  174. },
  175. [0] = {
  176. .name = "chip0",
  177. .nr_chips = 1,
  178. .nr_map = chip0_map,
  179. .nr_partitions = ARRAY_SIZE(anubis_default_nand_part),
  180. .partitions = anubis_default_nand_part
  181. },
  182. [2] = {
  183. .name = "chip1",
  184. .nr_chips = 1,
  185. .nr_map = chip1_map,
  186. .nr_partitions = ARRAY_SIZE(anubis_default_nand_part),
  187. .partitions = anubis_default_nand_part
  188. },
  189. };
  190. static void anubis_nand_select(struct s3c2410_nand_set *set, int slot)
  191. {
  192. unsigned int tmp;
  193. slot = set->nr_map[slot] & 3;
  194. pr_debug("anubis_nand: selecting slot %d (set %p,%p)\n",
  195. slot, set, set->nr_map);
  196. tmp = __raw_readb(ANUBIS_VA_CTRL1);
  197. tmp &= ~ANUBIS_CTRL1_NANDSEL;
  198. tmp |= slot;
  199. pr_debug("anubis_nand: ctrl1 now %02x\n", tmp);
  200. __raw_writeb(tmp, ANUBIS_VA_CTRL1);
  201. }
  202. static struct s3c2410_platform_nand anubis_nand_info = {
  203. .tacls = 25,
  204. .twrph0 = 55,
  205. .twrph1 = 40,
  206. .nr_sets = ARRAY_SIZE(anubis_nand_sets),
  207. .sets = anubis_nand_sets,
  208. .select_chip = anubis_nand_select,
  209. };
  210. /* Standard Anubis devices */
  211. static struct platform_device *anubis_devices[] __initdata = {
  212. &s3c_device_usb,
  213. &s3c_device_wdt,
  214. &s3c_device_adc,
  215. &s3c_device_i2c,
  216. &s3c_device_rtc,
  217. &s3c_device_nand,
  218. };
  219. static struct clk *anubis_clocks[] = {
  220. &s3c24xx_dclk0,
  221. &s3c24xx_dclk1,
  222. &s3c24xx_clkout0,
  223. &s3c24xx_clkout1,
  224. &s3c24xx_uclk,
  225. };
  226. static struct s3c24xx_board anubis_board __initdata = {
  227. .devices = anubis_devices,
  228. .devices_count = ARRAY_SIZE(anubis_devices),
  229. .clocks = anubis_clocks,
  230. .clocks_count = ARRAY_SIZE(anubis_clocks)
  231. };
  232. static void __init anubis_map_io(void)
  233. {
  234. /* initialise the clocks */
  235. s3c24xx_dclk0.parent = NULL;
  236. s3c24xx_dclk0.rate = 12*1000*1000;
  237. s3c24xx_dclk1.parent = NULL;
  238. s3c24xx_dclk1.rate = 24*1000*1000;
  239. s3c24xx_clkout0.parent = &s3c24xx_dclk0;
  240. s3c24xx_clkout1.parent = &s3c24xx_dclk1;
  241. s3c24xx_uclk.parent = &s3c24xx_clkout1;
  242. s3c_device_nand.dev.platform_data = &anubis_nand_info;
  243. s3c24xx_init_io(anubis_iodesc, ARRAY_SIZE(anubis_iodesc));
  244. s3c24xx_init_clocks(0);
  245. s3c24xx_init_uarts(anubis_uartcfgs, ARRAY_SIZE(anubis_uartcfgs));
  246. s3c24xx_set_board(&anubis_board);
  247. /* ensure that the GPIO is setup */
  248. s3c2410_gpio_setpin(S3C2410_GPA0, 1);
  249. }
  250. MACHINE_START(ANUBIS, "Simtec-Anubis")
  251. /* Maintainer: Ben Dooks <ben@simtec.co.uk> */
  252. .phys_io = S3C2410_PA_UART,
  253. .io_pg_offst = (((u32)S3C24XX_VA_UART) >> 18) & 0xfffc,
  254. .boot_params = S3C2410_SDRAM_PA + 0x100,
  255. .map_io = anubis_map_io,
  256. .init_irq = s3c24xx_init_irq,
  257. .timer = &s3c24xx_timer,
  258. MACHINE_END