mainstone.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498
  1. /*
  2. * linux/arch/arm/mach-pxa/mainstone.c
  3. *
  4. * Support for the Intel HCDDBBVA0 Development Platform.
  5. * (go figure how they came up with such name...)
  6. *
  7. * Author: Nicolas Pitre
  8. * Created: Nov 05, 2002
  9. * Copyright: MontaVista Software Inc.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/sysdev.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/sched.h>
  20. #include <linux/bitops.h>
  21. #include <linux/fb.h>
  22. #include <linux/ioport.h>
  23. #include <linux/mtd/mtd.h>
  24. #include <linux/mtd/partitions.h>
  25. #include <asm/types.h>
  26. #include <asm/setup.h>
  27. #include <asm/memory.h>
  28. #include <asm/mach-types.h>
  29. #include <asm/hardware.h>
  30. #include <asm/irq.h>
  31. #include <asm/sizes.h>
  32. #include <asm/mach/arch.h>
  33. #include <asm/mach/map.h>
  34. #include <asm/mach/irq.h>
  35. #include <asm/mach/flash.h>
  36. #include <asm/arch/pxa-regs.h>
  37. #include <asm/arch/mainstone.h>
  38. #include <asm/arch/audio.h>
  39. #include <asm/arch/pxafb.h>
  40. #include <asm/arch/mmc.h>
  41. #include <asm/arch/irda.h>
  42. #include <asm/arch/ohci.h>
  43. #include "generic.h"
  44. static unsigned long mainstone_irq_enabled;
  45. static void mainstone_mask_irq(unsigned int irq)
  46. {
  47. int mainstone_irq = (irq - MAINSTONE_IRQ(0));
  48. MST_INTMSKENA = (mainstone_irq_enabled &= ~(1 << mainstone_irq));
  49. }
  50. static void mainstone_unmask_irq(unsigned int irq)
  51. {
  52. int mainstone_irq = (irq - MAINSTONE_IRQ(0));
  53. /* the irq can be acknowledged only if deasserted, so it's done here */
  54. MST_INTSETCLR &= ~(1 << mainstone_irq);
  55. MST_INTMSKENA = (mainstone_irq_enabled |= (1 << mainstone_irq));
  56. }
  57. static struct irqchip mainstone_irq_chip = {
  58. .ack = mainstone_mask_irq,
  59. .mask = mainstone_mask_irq,
  60. .unmask = mainstone_unmask_irq,
  61. };
  62. static void mainstone_irq_handler(unsigned int irq, struct irqdesc *desc,
  63. struct pt_regs *regs)
  64. {
  65. unsigned long pending = MST_INTSETCLR & mainstone_irq_enabled;
  66. do {
  67. GEDR(0) = GPIO_bit(0); /* clear useless edge notification */
  68. if (likely(pending)) {
  69. irq = MAINSTONE_IRQ(0) + __ffs(pending);
  70. desc = irq_desc + irq;
  71. desc_handle_irq(irq, desc, regs);
  72. }
  73. pending = MST_INTSETCLR & mainstone_irq_enabled;
  74. } while (pending);
  75. }
  76. static void __init mainstone_init_irq(void)
  77. {
  78. int irq;
  79. pxa_init_irq();
  80. /* setup extra Mainstone irqs */
  81. for(irq = MAINSTONE_IRQ(0); irq <= MAINSTONE_IRQ(15); irq++) {
  82. set_irq_chip(irq, &mainstone_irq_chip);
  83. set_irq_handler(irq, do_level_IRQ);
  84. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  85. }
  86. set_irq_flags(MAINSTONE_IRQ(8), 0);
  87. set_irq_flags(MAINSTONE_IRQ(12), 0);
  88. MST_INTMSKENA = 0;
  89. MST_INTSETCLR = 0;
  90. set_irq_chained_handler(IRQ_GPIO(0), mainstone_irq_handler);
  91. set_irq_type(IRQ_GPIO(0), IRQT_FALLING);
  92. }
  93. #ifdef CONFIG_PM
  94. static int mainstone_irq_resume(struct sys_device *dev)
  95. {
  96. MST_INTMSKENA = mainstone_irq_enabled;
  97. return 0;
  98. }
  99. static struct sysdev_class mainstone_irq_sysclass = {
  100. set_kset_name("cpld_irq"),
  101. .resume = mainstone_irq_resume,
  102. };
  103. static struct sys_device mainstone_irq_device = {
  104. .cls = &mainstone_irq_sysclass,
  105. };
  106. static int __init mainstone_irq_device_init(void)
  107. {
  108. int ret = sysdev_class_register(&mainstone_irq_sysclass);
  109. if (ret == 0)
  110. ret = sysdev_register(&mainstone_irq_device);
  111. return ret;
  112. }
  113. device_initcall(mainstone_irq_device_init);
  114. #endif
  115. static struct resource smc91x_resources[] = {
  116. [0] = {
  117. .start = (MST_ETH_PHYS + 0x300),
  118. .end = (MST_ETH_PHYS + 0xfffff),
  119. .flags = IORESOURCE_MEM,
  120. },
  121. [1] = {
  122. .start = MAINSTONE_IRQ(3),
  123. .end = MAINSTONE_IRQ(3),
  124. .flags = IORESOURCE_IRQ,
  125. }
  126. };
  127. static struct platform_device smc91x_device = {
  128. .name = "smc91x",
  129. .id = 0,
  130. .num_resources = ARRAY_SIZE(smc91x_resources),
  131. .resource = smc91x_resources,
  132. };
  133. static int mst_audio_startup(struct snd_pcm_substream *substream, void *priv)
  134. {
  135. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  136. MST_MSCWR2 &= ~MST_MSCWR2_AC97_SPKROFF;
  137. return 0;
  138. }
  139. static void mst_audio_shutdown(struct snd_pcm_substream *substream, void *priv)
  140. {
  141. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  142. MST_MSCWR2 |= MST_MSCWR2_AC97_SPKROFF;
  143. }
  144. static long mst_audio_suspend_mask;
  145. static void mst_audio_suspend(void *priv)
  146. {
  147. mst_audio_suspend_mask = MST_MSCWR2;
  148. MST_MSCWR2 |= MST_MSCWR2_AC97_SPKROFF;
  149. }
  150. static void mst_audio_resume(void *priv)
  151. {
  152. MST_MSCWR2 &= mst_audio_suspend_mask | ~MST_MSCWR2_AC97_SPKROFF;
  153. }
  154. static pxa2xx_audio_ops_t mst_audio_ops = {
  155. .startup = mst_audio_startup,
  156. .shutdown = mst_audio_shutdown,
  157. .suspend = mst_audio_suspend,
  158. .resume = mst_audio_resume,
  159. };
  160. static struct platform_device mst_audio_device = {
  161. .name = "pxa2xx-ac97",
  162. .id = -1,
  163. .dev = { .platform_data = &mst_audio_ops },
  164. };
  165. static struct resource flash_resources[] = {
  166. [0] = {
  167. .start = PXA_CS0_PHYS,
  168. .end = PXA_CS0_PHYS + SZ_64M - 1,
  169. .flags = IORESOURCE_MEM,
  170. },
  171. [1] = {
  172. .start = PXA_CS1_PHYS,
  173. .end = PXA_CS1_PHYS + SZ_64M - 1,
  174. .flags = IORESOURCE_MEM,
  175. },
  176. };
  177. static struct mtd_partition mainstoneflash0_partitions[] = {
  178. {
  179. .name = "Bootloader",
  180. .size = 0x00040000,
  181. .offset = 0,
  182. .mask_flags = MTD_WRITEABLE /* force read-only */
  183. },{
  184. .name = "Kernel",
  185. .size = 0x00400000,
  186. .offset = 0x00040000,
  187. },{
  188. .name = "Filesystem",
  189. .size = MTDPART_SIZ_FULL,
  190. .offset = 0x00440000
  191. }
  192. };
  193. static struct flash_platform_data mst_flash_data[2] = {
  194. {
  195. .map_name = "cfi_probe",
  196. .parts = mainstoneflash0_partitions,
  197. .nr_parts = ARRAY_SIZE(mainstoneflash0_partitions),
  198. }, {
  199. .map_name = "cfi_probe",
  200. .parts = NULL,
  201. .nr_parts = 0,
  202. }
  203. };
  204. static struct platform_device mst_flash_device[2] = {
  205. {
  206. .name = "pxa2xx-flash",
  207. .id = 0,
  208. .dev = {
  209. .platform_data = &mst_flash_data[0],
  210. },
  211. .resource = &flash_resources[0],
  212. .num_resources = 1,
  213. },
  214. {
  215. .name = "pxa2xx-flash",
  216. .id = 1,
  217. .dev = {
  218. .platform_data = &mst_flash_data[1],
  219. },
  220. .resource = &flash_resources[1],
  221. .num_resources = 1,
  222. },
  223. };
  224. static void mainstone_backlight_power(int on)
  225. {
  226. if (on) {
  227. pxa_gpio_mode(GPIO16_PWM0_MD);
  228. pxa_set_cken(CKEN0_PWM0, 1);
  229. PWM_CTRL0 = 0;
  230. PWM_PWDUTY0 = 0x3ff;
  231. PWM_PERVAL0 = 0x3ff;
  232. } else {
  233. PWM_CTRL0 = 0;
  234. PWM_PWDUTY0 = 0x0;
  235. PWM_PERVAL0 = 0x3FF;
  236. pxa_set_cken(CKEN0_PWM0, 0);
  237. }
  238. }
  239. static struct pxafb_mach_info toshiba_ltm04c380k __initdata = {
  240. .pixclock = 50000,
  241. .xres = 640,
  242. .yres = 480,
  243. .bpp = 16,
  244. .hsync_len = 1,
  245. .left_margin = 0x9f,
  246. .right_margin = 1,
  247. .vsync_len = 44,
  248. .upper_margin = 0,
  249. .lower_margin = 0,
  250. .sync = FB_SYNC_HOR_HIGH_ACT|FB_SYNC_VERT_HIGH_ACT,
  251. .lccr0 = LCCR0_Act,
  252. .lccr3 = LCCR3_PCP,
  253. .pxafb_backlight_power = mainstone_backlight_power,
  254. };
  255. static struct pxafb_mach_info toshiba_ltm035a776c __initdata = {
  256. .pixclock = 110000,
  257. .xres = 240,
  258. .yres = 320,
  259. .bpp = 16,
  260. .hsync_len = 4,
  261. .left_margin = 8,
  262. .right_margin = 20,
  263. .vsync_len = 3,
  264. .upper_margin = 1,
  265. .lower_margin = 10,
  266. .sync = FB_SYNC_HOR_HIGH_ACT|FB_SYNC_VERT_HIGH_ACT,
  267. .lccr0 = LCCR0_Act,
  268. .lccr3 = LCCR3_PCP,
  269. .pxafb_backlight_power = mainstone_backlight_power,
  270. };
  271. static int mainstone_mci_init(struct device *dev, irqreturn_t (*mstone_detect_int)(int, void *, struct pt_regs *), void *data)
  272. {
  273. int err;
  274. /*
  275. * setup GPIO for PXA27x MMC controller
  276. */
  277. pxa_gpio_mode(GPIO32_MMCCLK_MD);
  278. pxa_gpio_mode(GPIO112_MMCCMD_MD);
  279. pxa_gpio_mode(GPIO92_MMCDAT0_MD);
  280. pxa_gpio_mode(GPIO109_MMCDAT1_MD);
  281. pxa_gpio_mode(GPIO110_MMCDAT2_MD);
  282. pxa_gpio_mode(GPIO111_MMCDAT3_MD);
  283. /* make sure SD/Memory Stick multiplexer's signals
  284. * are routed to MMC controller
  285. */
  286. MST_MSCWR1 &= ~MST_MSCWR1_MS_SEL;
  287. err = request_irq(MAINSTONE_MMC_IRQ, mstone_detect_int, SA_INTERRUPT,
  288. "MMC card detect", data);
  289. if (err) {
  290. printk(KERN_ERR "mainstone_mci_init: MMC/SD: can't request MMC card detect IRQ\n");
  291. return -1;
  292. }
  293. return 0;
  294. }
  295. static void mainstone_mci_setpower(struct device *dev, unsigned int vdd)
  296. {
  297. struct pxamci_platform_data* p_d = dev->platform_data;
  298. if (( 1 << vdd) & p_d->ocr_mask) {
  299. printk(KERN_DEBUG "%s: on\n", __FUNCTION__);
  300. MST_MSCWR1 |= MST_MSCWR1_MMC_ON;
  301. MST_MSCWR1 &= ~MST_MSCWR1_MS_SEL;
  302. } else {
  303. printk(KERN_DEBUG "%s: off\n", __FUNCTION__);
  304. MST_MSCWR1 &= ~MST_MSCWR1_MMC_ON;
  305. }
  306. }
  307. static void mainstone_mci_exit(struct device *dev, void *data)
  308. {
  309. free_irq(MAINSTONE_MMC_IRQ, data);
  310. }
  311. static struct pxamci_platform_data mainstone_mci_platform_data = {
  312. .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
  313. .init = mainstone_mci_init,
  314. .setpower = mainstone_mci_setpower,
  315. .exit = mainstone_mci_exit,
  316. };
  317. static void mainstone_irda_transceiver_mode(struct device *dev, int mode)
  318. {
  319. unsigned long flags;
  320. local_irq_save(flags);
  321. if (mode & IR_SIRMODE) {
  322. MST_MSCWR1 &= ~MST_MSCWR1_IRDA_FIR;
  323. } else if (mode & IR_FIRMODE) {
  324. MST_MSCWR1 |= MST_MSCWR1_IRDA_FIR;
  325. }
  326. if (mode & IR_OFF) {
  327. MST_MSCWR1 = (MST_MSCWR1 & ~MST_MSCWR1_IRDA_MASK) | MST_MSCWR1_IRDA_OFF;
  328. } else {
  329. MST_MSCWR1 = (MST_MSCWR1 & ~MST_MSCWR1_IRDA_MASK) | MST_MSCWR1_IRDA_FULL;
  330. }
  331. local_irq_restore(flags);
  332. }
  333. static struct pxaficp_platform_data mainstone_ficp_platform_data = {
  334. .transceiver_cap = IR_SIRMODE | IR_FIRMODE | IR_OFF,
  335. .transceiver_mode = mainstone_irda_transceiver_mode,
  336. };
  337. static struct platform_device *platform_devices[] __initdata = {
  338. &smc91x_device,
  339. &mst_audio_device,
  340. &mst_flash_device[0],
  341. &mst_flash_device[1],
  342. };
  343. static int mainstone_ohci_init(struct device *dev)
  344. {
  345. /* setup Port1 GPIO pin. */
  346. pxa_gpio_mode( 88 | GPIO_ALT_FN_1_IN); /* USBHPWR1 */
  347. pxa_gpio_mode( 89 | GPIO_ALT_FN_2_OUT); /* USBHPEN1 */
  348. /* Set the Power Control Polarity Low and Power Sense
  349. Polarity Low to active low. */
  350. UHCHR = (UHCHR | UHCHR_PCPL | UHCHR_PSPL) &
  351. ~(UHCHR_SSEP1 | UHCHR_SSEP2 | UHCHR_SSEP3 | UHCHR_SSE);
  352. return 0;
  353. }
  354. static struct pxaohci_platform_data mainstone_ohci_platform_data = {
  355. .port_mode = PMM_PERPORT_MODE,
  356. .init = mainstone_ohci_init,
  357. };
  358. static void __init mainstone_init(void)
  359. {
  360. int SW7 = 0; /* FIXME: get from SCR (Mst doc section 3.2.1.1) */
  361. mst_flash_data[0].width = (BOOT_DEF & 1) ? 2 : 4;
  362. mst_flash_data[1].width = 4;
  363. /* Compensate for SW7 which swaps the flash banks */
  364. mst_flash_data[SW7].name = "processor-flash";
  365. mst_flash_data[SW7 ^ 1].name = "mainboard-flash";
  366. printk(KERN_NOTICE "Mainstone configured to boot from %s\n",
  367. mst_flash_data[0].name);
  368. /* system bus arbiter setting
  369. * - Core_Park
  370. * - LCD_wt:DMA_wt:CORE_Wt = 2:3:4
  371. */
  372. ARB_CNTRL = ARB_CORE_PARK | 0x234;
  373. /*
  374. * On Mainstone, we route AC97_SYSCLK via GPIO45 to
  375. * the audio daughter card
  376. */
  377. pxa_gpio_mode(GPIO45_SYSCLK_AC97_MD);
  378. platform_add_devices(platform_devices, ARRAY_SIZE(platform_devices));
  379. /* reading Mainstone's "Virtual Configuration Register"
  380. might be handy to select LCD type here */
  381. if (0)
  382. set_pxa_fb_info(&toshiba_ltm04c380k);
  383. else
  384. set_pxa_fb_info(&toshiba_ltm035a776c);
  385. pxa_set_mci_info(&mainstone_mci_platform_data);
  386. pxa_set_ficp_info(&mainstone_ficp_platform_data);
  387. pxa_set_ohci_info(&mainstone_ohci_platform_data);
  388. }
  389. static struct map_desc mainstone_io_desc[] __initdata = {
  390. { /* CPLD */
  391. .virtual = MST_FPGA_VIRT,
  392. .pfn = __phys_to_pfn(MST_FPGA_PHYS),
  393. .length = 0x00100000,
  394. .type = MT_DEVICE
  395. }
  396. };
  397. static void __init mainstone_map_io(void)
  398. {
  399. pxa_map_io();
  400. iotable_init(mainstone_io_desc, ARRAY_SIZE(mainstone_io_desc));
  401. /* initialize sleep mode regs (wake-up sources, etc) */
  402. PGSR0 = 0x00008800;
  403. PGSR1 = 0x00000002;
  404. PGSR2 = 0x0001FC00;
  405. PGSR3 = 0x00001F81;
  406. PWER = 0xC0000002;
  407. PRER = 0x00000002;
  408. PFER = 0x00000002;
  409. /* for use I SRAM as framebuffer. */
  410. PSLR |= 0xF04;
  411. PCFR = 0x66;
  412. /* For Keypad wakeup. */
  413. KPC &=~KPC_ASACT;
  414. KPC |=KPC_AS;
  415. PKWR = 0x000FD000;
  416. /* Need read PKWR back after set it. */
  417. PKWR;
  418. }
  419. MACHINE_START(MAINSTONE, "Intel HCDDBBVA0 Development Platform (aka Mainstone)")
  420. /* Maintainer: MontaVista Software Inc. */
  421. .phys_io = 0x40000000,
  422. .io_pg_offst = (io_p2v(0x40000000) >> 18) & 0xfffc,
  423. .map_io = mainstone_map_io,
  424. .init_irq = mainstone_init_irq,
  425. .timer = &pxa_timer,
  426. .init_machine = mainstone_init,
  427. MACHINE_END