sleep.S 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525
  1. /*
  2. * linux/arch/arm/mach-omap1/sleep.S
  3. *
  4. * Low-level OMAP730/1510/1610 sleep/wakeUp support
  5. *
  6. * Initial SA1110 code:
  7. * Copyright (c) 2001 Cliff Brake <cbrake@accelent.com>
  8. *
  9. * Adapted for PXA by Nicolas Pitre:
  10. * Copyright (c) 2002 Monta Vista Software, Inc.
  11. *
  12. * Support for OMAP1510/1610 by Dirk Behme <dirk.behme@de.bosch.com>
  13. *
  14. * This program is free software; you can redistribute it and/or modify it
  15. * under the terms of the GNU General Public License as published by the
  16. * Free Software Foundation; either version 2 of the License, or (at your
  17. * option) any later version.
  18. *
  19. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  20. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  21. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  22. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  23. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  24. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  25. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  26. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  27. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  28. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  29. *
  30. * You should have received a copy of the GNU General Public License along
  31. * with this program; if not, write to the Free Software Foundation, Inc.,
  32. * 675 Mass Ave, Cambridge, MA 02139, USA.
  33. */
  34. #include <linux/config.h>
  35. #include <linux/linkage.h>
  36. #include <asm/assembler.h>
  37. #include <asm/arch/io.h>
  38. #include <asm/arch/pm.h>
  39. .text
  40. /*
  41. * Forces OMAP into idle state
  42. *
  43. * omapXXXX_idle_loop_suspend()
  44. *
  45. * Note: This code get's copied to internal SRAM at boot. When the OMAP
  46. * wakes up it continues execution at the point it went to sleep.
  47. *
  48. * Note: Because of slightly different configuration values we have
  49. * processor specific functions here.
  50. */
  51. #if defined(CONFIG_ARCH_OMAP730)
  52. ENTRY(omap730_idle_loop_suspend)
  53. stmfd sp!, {r0 - r12, lr} @ save registers on stack
  54. @ load base address of ARM_IDLECT1 and ARM_IDLECT2
  55. mov r4, #CLKGEN_REG_ASM_BASE & 0xff000000
  56. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x00ff0000
  57. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x0000ff00
  58. @ turn off clock domains
  59. @ get ARM_IDLECT2 into r2
  60. ldrh r2, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  61. mov r5, #OMAP730_IDLECT2_SLEEP_VAL & 0xff
  62. orr r5, r5, #OMAP730_IDLECT2_SLEEP_VAL & 0xff00
  63. strh r5, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  64. @ request ARM idle
  65. @ get ARM_IDLECT1 into r1
  66. ldrh r1, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  67. orr r3, r1, #OMAP730_IDLE_LOOP_REQUEST & 0xffff
  68. strh r3, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  69. mov r5, #IDLE_WAIT_CYCLES & 0xff
  70. orr r5, r5, #IDLE_WAIT_CYCLES & 0xff00
  71. l_730: subs r5, r5, #1
  72. bne l_730
  73. /*
  74. * Let's wait for the next clock tick to wake us up.
  75. */
  76. mov r0, #0
  77. mcr p15, 0, r0, c7, c0, 4 @ wait for interrupt
  78. /*
  79. * omap730_idle_loop_suspend()'s resume point.
  80. *
  81. * It will just start executing here, so we'll restore stuff from the
  82. * stack, reset the ARM_IDLECT1 and ARM_IDLECT2.
  83. */
  84. @ restore ARM_IDLECT1 and ARM_IDLECT2 and return
  85. @ r1 has ARM_IDLECT1 and r2 still has ARM_IDLECT2
  86. strh r2, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  87. strh r1, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  88. ldmfd sp!, {r0 - r12, pc} @ restore regs and return
  89. ENTRY(omap730_idle_loop_suspend_sz)
  90. .word . - omap730_idle_loop_suspend
  91. #endif /* CONFIG_ARCH_OMAP730 */
  92. #ifdef CONFIG_ARCH_OMAP15XX
  93. ENTRY(omap1510_idle_loop_suspend)
  94. stmfd sp!, {r0 - r12, lr} @ save registers on stack
  95. @ load base address of ARM_IDLECT1 and ARM_IDLECT2
  96. mov r4, #CLKGEN_REG_ASM_BASE & 0xff000000
  97. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x00ff0000
  98. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x0000ff00
  99. @ turn off clock domains
  100. @ get ARM_IDLECT2 into r2
  101. ldrh r2, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  102. mov r5, #OMAP1510_IDLE_CLOCK_DOMAINS & 0xff
  103. orr r5, r5, #OMAP1510_IDLE_CLOCK_DOMAINS & 0xff00
  104. strh r5, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  105. @ request ARM idle
  106. @ get ARM_IDLECT1 into r1
  107. ldrh r1, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  108. orr r3, r1, #OMAP1510_IDLE_LOOP_REQUEST & 0xffff
  109. strh r3, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  110. mov r5, #IDLE_WAIT_CYCLES & 0xff
  111. orr r5, r5, #IDLE_WAIT_CYCLES & 0xff00
  112. l_1510: subs r5, r5, #1
  113. bne l_1510
  114. /*
  115. * Let's wait for the next clock tick to wake us up.
  116. */
  117. mov r0, #0
  118. mcr p15, 0, r0, c7, c0, 4 @ wait for interrupt
  119. /*
  120. * omap1510_idle_loop_suspend()'s resume point.
  121. *
  122. * It will just start executing here, so we'll restore stuff from the
  123. * stack, reset the ARM_IDLECT1 and ARM_IDLECT2.
  124. */
  125. @ restore ARM_IDLECT1 and ARM_IDLECT2 and return
  126. @ r1 has ARM_IDLECT1 and r2 still has ARM_IDLECT2
  127. strh r2, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  128. strh r1, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  129. ldmfd sp!, {r0 - r12, pc} @ restore regs and return
  130. ENTRY(omap1510_idle_loop_suspend_sz)
  131. .word . - omap1510_idle_loop_suspend
  132. #endif /* CONFIG_ARCH_OMAP15XX */
  133. #if defined(CONFIG_ARCH_OMAP16XX)
  134. ENTRY(omap1610_idle_loop_suspend)
  135. stmfd sp!, {r0 - r12, lr} @ save registers on stack
  136. @ load base address of ARM_IDLECT1 and ARM_IDLECT2
  137. mov r4, #CLKGEN_REG_ASM_BASE & 0xff000000
  138. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x00ff0000
  139. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x0000ff00
  140. @ turn off clock domains
  141. @ get ARM_IDLECT2 into r2
  142. ldrh r2, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  143. mov r5, #OMAP1610_IDLECT2_SLEEP_VAL & 0xff
  144. orr r5, r5, #OMAP1610_IDLECT2_SLEEP_VAL & 0xff00
  145. strh r5, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  146. @ request ARM idle
  147. @ get ARM_IDLECT1 into r1
  148. ldrh r1, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  149. orr r3, r1, #OMAP1610_IDLE_LOOP_REQUEST & 0xffff
  150. strh r3, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  151. mov r5, #IDLE_WAIT_CYCLES & 0xff
  152. orr r5, r5, #IDLE_WAIT_CYCLES & 0xff00
  153. l_1610: subs r5, r5, #1
  154. bne l_1610
  155. /*
  156. * Let's wait for the next clock tick to wake us up.
  157. */
  158. mov r0, #0
  159. mcr p15, 0, r0, c7, c0, 4 @ wait for interrupt
  160. /*
  161. * omap1610_idle_loop_suspend()'s resume point.
  162. *
  163. * It will just start executing here, so we'll restore stuff from the
  164. * stack, reset the ARM_IDLECT1 and ARM_IDLECT2.
  165. */
  166. @ restore ARM_IDLECT1 and ARM_IDLECT2 and return
  167. @ r1 has ARM_IDLECT1 and r2 still has ARM_IDLECT2
  168. strh r2, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  169. strh r1, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  170. ldmfd sp!, {r0 - r12, pc} @ restore regs and return
  171. ENTRY(omap1610_idle_loop_suspend_sz)
  172. .word . - omap1610_idle_loop_suspend
  173. #endif /* CONFIG_ARCH_OMAP16XX */
  174. /*
  175. * Forces OMAP into deep sleep state
  176. *
  177. * omapXXXX_cpu_suspend()
  178. *
  179. * The values of the registers ARM_IDLECT1 and ARM_IDLECT2 are passed
  180. * as arg0 and arg1 from caller. arg0 is stored in register r0 and arg1
  181. * in register r1.
  182. *
  183. * Note: This code get's copied to internal SRAM at boot. When the OMAP
  184. * wakes up it continues execution at the point it went to sleep.
  185. *
  186. * Note: Because of errata work arounds we have processor specific functions
  187. * here. They are mostly the same, but slightly different.
  188. *
  189. */
  190. #if defined(CONFIG_ARCH_OMAP730)
  191. ENTRY(omap730_cpu_suspend)
  192. @ save registers on stack
  193. stmfd sp!, {r0 - r12, lr}
  194. @ Drain write cache
  195. mov r4, #0
  196. mcr p15, 0, r0, c7, c10, 4
  197. nop
  198. @ load base address of Traffic Controller
  199. mov r6, #TCMIF_ASM_BASE & 0xff000000
  200. orr r6, r6, #TCMIF_ASM_BASE & 0x00ff0000
  201. orr r6, r6, #TCMIF_ASM_BASE & 0x0000ff00
  202. @ prepare to put SDRAM into self-refresh manually
  203. ldr r7, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  204. orr r9, r7, #SELF_REFRESH_MODE & 0xff000000
  205. orr r9, r9, #SELF_REFRESH_MODE & 0x000000ff
  206. str r9, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  207. @ prepare to put EMIFS to Sleep
  208. ldr r8, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  209. orr r9, r8, #IDLE_EMIFS_REQUEST & 0xff
  210. str r9, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  211. @ load base address of ARM_IDLECT1 and ARM_IDLECT2
  212. mov r4, #CLKGEN_REG_ASM_BASE & 0xff000000
  213. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x00ff0000
  214. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x0000ff00
  215. @ turn off clock domains
  216. @ do not disable PERCK (0x04)
  217. mov r5, #OMAP730_IDLECT2_SLEEP_VAL & 0xff
  218. orr r5, r5, #OMAP730_IDLECT2_SLEEP_VAL & 0xff00
  219. strh r5, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  220. @ request ARM idle
  221. mov r3, #OMAP730_IDLECT1_SLEEP_VAL & 0xff
  222. orr r3, r3, #OMAP730_IDLECT1_SLEEP_VAL & 0xff00
  223. strh r3, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  224. @ disable instruction cache
  225. mrc p15, 0, r9, c1, c0, 0
  226. bic r2, r9, #0x1000
  227. mcr p15, 0, r2, c1, c0, 0
  228. nop
  229. /*
  230. * Let's wait for the next wake up event to wake us up. r0 can't be
  231. * used here because r0 holds ARM_IDLECT1
  232. */
  233. mov r2, #0
  234. mcr p15, 0, r2, c7, c0, 4 @ wait for interrupt
  235. /*
  236. * omap730_cpu_suspend()'s resume point.
  237. *
  238. * It will just start executing here, so we'll restore stuff from the
  239. * stack.
  240. */
  241. @ re-enable Icache
  242. mcr p15, 0, r9, c1, c0, 0
  243. @ reset the ARM_IDLECT1 and ARM_IDLECT2.
  244. strh r1, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  245. strh r0, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  246. @ Restore EMIFF controls
  247. str r7, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  248. str r8, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  249. @ restore regs and return
  250. ldmfd sp!, {r0 - r12, pc}
  251. ENTRY(omap730_cpu_suspend_sz)
  252. .word . - omap730_cpu_suspend
  253. #endif /* CONFIG_ARCH_OMAP730 */
  254. #ifdef CONFIG_ARCH_OMAP15XX
  255. ENTRY(omap1510_cpu_suspend)
  256. @ save registers on stack
  257. stmfd sp!, {r0 - r12, lr}
  258. @ load base address of Traffic Controller
  259. mov r4, #TCMIF_ASM_BASE & 0xff000000
  260. orr r4, r4, #TCMIF_ASM_BASE & 0x00ff0000
  261. orr r4, r4, #TCMIF_ASM_BASE & 0x0000ff00
  262. @ work around errata of OMAP1510 PDE bit for TC shut down
  263. @ clear PDE bit
  264. ldr r5, [r4, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  265. bic r5, r5, #PDE_BIT & 0xff
  266. str r5, [r4, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  267. @ set PWD_EN bit
  268. and r5, r5, #PWD_EN_BIT & 0xff
  269. str r5, [r4, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  270. @ prepare to put SDRAM into self-refresh manually
  271. ldr r5, [r4, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  272. orr r5, r5, #SELF_REFRESH_MODE & 0xff000000
  273. orr r5, r5, #SELF_REFRESH_MODE & 0x000000ff
  274. str r5, [r4, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  275. @ prepare to put EMIFS to Sleep
  276. ldr r5, [r4, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  277. orr r5, r5, #IDLE_EMIFS_REQUEST & 0xff
  278. str r5, [r4, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  279. @ load base address of ARM_IDLECT1 and ARM_IDLECT2
  280. mov r4, #CLKGEN_REG_ASM_BASE & 0xff000000
  281. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x00ff0000
  282. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x0000ff00
  283. @ turn off clock domains
  284. mov r5, #OMAP1510_IDLE_CLOCK_DOMAINS & 0xff
  285. orr r5, r5, #OMAP1510_IDLE_CLOCK_DOMAINS & 0xff00
  286. strh r5, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  287. @ request ARM idle
  288. mov r3, #OMAP1510_DEEP_SLEEP_REQUEST & 0xff
  289. orr r3, r3, #OMAP1510_DEEP_SLEEP_REQUEST & 0xff00
  290. strh r3, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  291. mov r5, #IDLE_WAIT_CYCLES & 0xff
  292. orr r5, r5, #IDLE_WAIT_CYCLES & 0xff00
  293. l_1510_2:
  294. subs r5, r5, #1
  295. bne l_1510_2
  296. /*
  297. * Let's wait for the next wake up event to wake us up. r0 can't be
  298. * used here because r0 holds ARM_IDLECT1
  299. */
  300. mov r2, #0
  301. mcr p15, 0, r2, c7, c0, 4 @ wait for interrupt
  302. /*
  303. * omap1510_cpu_suspend()'s resume point.
  304. *
  305. * It will just start executing here, so we'll restore stuff from the
  306. * stack, reset the ARM_IDLECT1 and ARM_IDLECT2.
  307. */
  308. strh r1, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  309. strh r0, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  310. @ restore regs and return
  311. ldmfd sp!, {r0 - r12, pc}
  312. ENTRY(omap1510_cpu_suspend_sz)
  313. .word . - omap1510_cpu_suspend
  314. #endif /* CONFIG_ARCH_OMAP15XX */
  315. #if defined(CONFIG_ARCH_OMAP16XX)
  316. ENTRY(omap1610_cpu_suspend)
  317. @ save registers on stack
  318. stmfd sp!, {r0 - r12, lr}
  319. @ Drain write cache
  320. mov r4, #0
  321. mcr p15, 0, r0, c7, c10, 4
  322. nop
  323. @ Load base address of Traffic Controller
  324. mov r6, #TCMIF_ASM_BASE & 0xff000000
  325. orr r6, r6, #TCMIF_ASM_BASE & 0x00ff0000
  326. orr r6, r6, #TCMIF_ASM_BASE & 0x0000ff00
  327. @ Prepare to put SDRAM into self-refresh manually
  328. ldr r7, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  329. orr r9, r7, #SELF_REFRESH_MODE & 0xff000000
  330. orr r9, r9, #SELF_REFRESH_MODE & 0x000000ff
  331. str r9, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  332. @ Prepare to put EMIFS to Sleep
  333. ldr r8, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  334. orr r9, r8, #IDLE_EMIFS_REQUEST & 0xff
  335. str r9, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  336. @ Load base address of ARM_IDLECT1 and ARM_IDLECT2
  337. mov r4, #CLKGEN_REG_ASM_BASE & 0xff000000
  338. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x00ff0000
  339. orr r4, r4, #CLKGEN_REG_ASM_BASE & 0x0000ff00
  340. @ Turn off clock domains
  341. @ Do not disable PERCK (0x04)
  342. mov r5, #OMAP1610_IDLECT2_SLEEP_VAL & 0xff
  343. orr r5, r5, #OMAP1610_IDLECT2_SLEEP_VAL & 0xff00
  344. strh r5, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  345. @ Request ARM idle
  346. mov r3, #OMAP1610_IDLECT1_SLEEP_VAL & 0xff
  347. orr r3, r3, #OMAP1610_IDLECT1_SLEEP_VAL & 0xff00
  348. strh r3, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  349. /*
  350. * Let's wait for the next wake up event to wake us up. r0 can't be
  351. * used here because r0 holds ARM_IDLECT1
  352. */
  353. mov r2, #0
  354. mcr p15, 0, r2, c7, c0, 4 @ wait for interrupt
  355. @ Errata (HEL3SU467, section 1.4.4) specifies nop-instructions
  356. @ according to this formula:
  357. @ 2 + (4*DPLL_MULT)/DPLL_DIV/ARMDIV
  358. @ Max DPLL_MULT = 18
  359. @ DPLL_DIV = 1
  360. @ ARMDIV = 1
  361. @ => 74 nop-instructions
  362. nop
  363. nop
  364. nop
  365. nop
  366. nop
  367. nop
  368. nop
  369. nop
  370. nop
  371. nop @10
  372. nop
  373. nop
  374. nop
  375. nop
  376. nop
  377. nop
  378. nop
  379. nop
  380. nop
  381. nop @20
  382. nop
  383. nop
  384. nop
  385. nop
  386. nop
  387. nop
  388. nop
  389. nop
  390. nop
  391. nop @30
  392. nop
  393. nop
  394. nop
  395. nop
  396. nop
  397. nop
  398. nop
  399. nop
  400. nop
  401. nop @40
  402. nop
  403. nop
  404. nop
  405. nop
  406. nop
  407. nop
  408. nop
  409. nop
  410. nop
  411. nop @50
  412. nop
  413. nop
  414. nop
  415. nop
  416. nop
  417. nop
  418. nop
  419. nop
  420. nop
  421. nop @60
  422. nop
  423. nop
  424. nop
  425. nop
  426. nop
  427. nop
  428. nop
  429. nop
  430. nop
  431. nop @70
  432. nop
  433. nop
  434. nop
  435. nop @74
  436. /*
  437. * omap1610_cpu_suspend()'s resume point.
  438. *
  439. * It will just start executing here, so we'll restore stuff from the
  440. * stack.
  441. */
  442. @ Restore the ARM_IDLECT1 and ARM_IDLECT2.
  443. strh r1, [r4, #ARM_IDLECT2_ASM_OFFSET & 0xff]
  444. strh r0, [r4, #ARM_IDLECT1_ASM_OFFSET & 0xff]
  445. @ Restore EMIFF controls
  446. str r7, [r6, #EMIFF_SDRAM_CONFIG_ASM_OFFSET & 0xff]
  447. str r8, [r6, #EMIFS_CONFIG_ASM_OFFSET & 0xff]
  448. @ Restore regs and return
  449. ldmfd sp!, {r0 - r12, pc}
  450. ENTRY(omap1610_cpu_suspend_sz)
  451. .word . - omap1610_cpu_suspend
  452. #endif /* CONFIG_ARCH_OMAP16XX */