pm.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770
  1. /*
  2. * linux/arch/arm/mach-omap1/pm.c
  3. *
  4. * OMAP Power Management Routines
  5. *
  6. * Original code for the SA11x0:
  7. * Copyright (c) 2001 Cliff Brake <cbrake@accelent.com>
  8. *
  9. * Modified for the PXA250 by Nicolas Pitre:
  10. * Copyright (c) 2002 Monta Vista Software, Inc.
  11. *
  12. * Modified for the OMAP1510 by David Singleton:
  13. * Copyright (c) 2002 Monta Vista Software, Inc.
  14. *
  15. * Cleanup 2004 for OMAP1510/1610 by Dirk Behme <dirk.behme@de.bosch.com>
  16. *
  17. * This program is free software; you can redistribute it and/or modify it
  18. * under the terms of the GNU General Public License as published by the
  19. * Free Software Foundation; either version 2 of the License, or (at your
  20. * option) any later version.
  21. *
  22. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  23. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  24. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  25. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  26. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  27. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  28. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. * You should have received a copy of the GNU General Public License along
  34. * with this program; if not, write to the Free Software Foundation, Inc.,
  35. * 675 Mass Ave, Cambridge, MA 02139, USA.
  36. */
  37. #include <linux/pm.h>
  38. #include <linux/sched.h>
  39. #include <linux/proc_fs.h>
  40. #include <linux/pm.h>
  41. #include <linux/interrupt.h>
  42. #include <linux/sysfs.h>
  43. #include <linux/module.h>
  44. #include <asm/io.h>
  45. #include <asm/irq.h>
  46. #include <asm/atomic.h>
  47. #include <asm/mach/time.h>
  48. #include <asm/mach/irq.h>
  49. #include <asm/mach-types.h>
  50. #include <asm/arch/irqs.h>
  51. #include <asm/arch/clock.h>
  52. #include <asm/arch/sram.h>
  53. #include <asm/arch/tc.h>
  54. #include <asm/arch/pm.h>
  55. #include <asm/arch/mux.h>
  56. #include <asm/arch/tps65010.h>
  57. #include <asm/arch/dma.h>
  58. #include <asm/arch/dsp_common.h>
  59. #include <asm/arch/dmtimer.h>
  60. static unsigned int arm_sleep_save[ARM_SLEEP_SAVE_SIZE];
  61. static unsigned short dsp_sleep_save[DSP_SLEEP_SAVE_SIZE];
  62. static unsigned short ulpd_sleep_save[ULPD_SLEEP_SAVE_SIZE];
  63. static unsigned int mpui730_sleep_save[MPUI730_SLEEP_SAVE_SIZE];
  64. static unsigned int mpui1510_sleep_save[MPUI1510_SLEEP_SAVE_SIZE];
  65. static unsigned int mpui1610_sleep_save[MPUI1610_SLEEP_SAVE_SIZE];
  66. static unsigned short enable_dyn_sleep = 1;
  67. static ssize_t omap_pm_sleep_while_idle_show(struct subsystem * subsys, char *buf)
  68. {
  69. return sprintf(buf, "%hu\n", enable_dyn_sleep);
  70. }
  71. static ssize_t omap_pm_sleep_while_idle_store(struct subsystem * subsys,
  72. const char * buf,
  73. size_t n)
  74. {
  75. unsigned short value;
  76. if (sscanf(buf, "%hu", &value) != 1 ||
  77. (value != 0 && value != 1)) {
  78. printk(KERN_ERR "idle_sleep_store: Invalid value\n");
  79. return -EINVAL;
  80. }
  81. enable_dyn_sleep = value;
  82. return n;
  83. }
  84. static struct subsys_attribute sleep_while_idle_attr = {
  85. .attr = {
  86. .name = __stringify(sleep_while_idle),
  87. .mode = 0644,
  88. },
  89. .show = omap_pm_sleep_while_idle_show,
  90. .store = omap_pm_sleep_while_idle_store,
  91. };
  92. extern struct subsystem power_subsys;
  93. static void (*omap_sram_idle)(void) = NULL;
  94. static void (*omap_sram_suspend)(unsigned long r0, unsigned long r1) = NULL;
  95. /*
  96. * Let's power down on idle, but only if we are really
  97. * idle, because once we start down the path of
  98. * going idle we continue to do idle even if we get
  99. * a clock tick interrupt . .
  100. */
  101. void omap_pm_idle(void)
  102. {
  103. extern __u32 arm_idlect1_mask;
  104. __u32 use_idlect1 = arm_idlect1_mask;
  105. #ifndef CONFIG_OMAP_MPU_TIMER
  106. int do_sleep;
  107. #endif
  108. local_irq_disable();
  109. local_fiq_disable();
  110. if (need_resched()) {
  111. local_fiq_enable();
  112. local_irq_enable();
  113. return;
  114. }
  115. /*
  116. * Since an interrupt may set up a timer, we don't want to
  117. * reprogram the hardware timer with interrupts enabled.
  118. * Re-enable interrupts only after returning from idle.
  119. */
  120. timer_dyn_reprogram();
  121. #ifdef CONFIG_OMAP_MPU_TIMER
  122. #warning Enable 32kHz OS timer in order to allow sleep states in idle
  123. use_idlect1 = use_idlect1 & ~(1 << 9);
  124. #else
  125. do_sleep = 0;
  126. while (enable_dyn_sleep) {
  127. #ifdef CONFIG_CBUS_TAHVO_USB
  128. extern int vbus_active;
  129. /* Clock requirements? */
  130. if (vbus_active)
  131. break;
  132. #endif
  133. do_sleep = 1;
  134. break;
  135. }
  136. #ifdef CONFIG_OMAP_DM_TIMER
  137. use_idlect1 = omap_dm_timer_modify_idlect_mask(use_idlect1);
  138. #endif
  139. if (omap_dma_running()) {
  140. use_idlect1 &= ~(1 << 6);
  141. if (omap_lcd_dma_ext_running())
  142. use_idlect1 &= ~(1 << 12);
  143. }
  144. /* We should be able to remove the do_sleep variable and multiple
  145. * tests above as soon as drivers, timer and DMA code have been fixed.
  146. * Even the sleep block count should become obsolete. */
  147. if ((use_idlect1 != ~0) || !do_sleep) {
  148. __u32 saved_idlect1 = omap_readl(ARM_IDLECT1);
  149. if (cpu_is_omap15xx())
  150. use_idlect1 &= OMAP1510_BIG_SLEEP_REQUEST;
  151. else
  152. use_idlect1 &= OMAP1610_IDLECT1_SLEEP_VAL;
  153. omap_writel(use_idlect1, ARM_IDLECT1);
  154. __asm__ volatile ("mcr p15, 0, r0, c7, c0, 4");
  155. omap_writel(saved_idlect1, ARM_IDLECT1);
  156. local_fiq_enable();
  157. local_irq_enable();
  158. return;
  159. }
  160. omap_sram_suspend(omap_readl(ARM_IDLECT1),
  161. omap_readl(ARM_IDLECT2));
  162. #endif
  163. local_fiq_enable();
  164. local_irq_enable();
  165. }
  166. /*
  167. * Configuration of the wakeup event is board specific. For the
  168. * moment we put it into this helper function. Later it may move
  169. * to board specific files.
  170. */
  171. static void omap_pm_wakeup_setup(void)
  172. {
  173. u32 level1_wake = 0;
  174. u32 level2_wake = OMAP_IRQ_BIT(INT_UART2);
  175. /*
  176. * Turn off all interrupts except GPIO bank 1, L1-2nd level cascade,
  177. * and the L2 wakeup interrupts: keypad and UART2. Note that the
  178. * drivers must still separately call omap_set_gpio_wakeup() to
  179. * wake up to a GPIO interrupt.
  180. */
  181. if (cpu_is_omap730())
  182. level1_wake = OMAP_IRQ_BIT(INT_730_GPIO_BANK1) |
  183. OMAP_IRQ_BIT(INT_730_IH2_IRQ);
  184. else if (cpu_is_omap15xx())
  185. level1_wake = OMAP_IRQ_BIT(INT_GPIO_BANK1) |
  186. OMAP_IRQ_BIT(INT_1510_IH2_IRQ);
  187. else if (cpu_is_omap16xx())
  188. level1_wake = OMAP_IRQ_BIT(INT_GPIO_BANK1) |
  189. OMAP_IRQ_BIT(INT_1610_IH2_IRQ);
  190. omap_writel(~level1_wake, OMAP_IH1_MIR);
  191. if (cpu_is_omap730()) {
  192. omap_writel(~level2_wake, OMAP_IH2_0_MIR);
  193. omap_writel(~(OMAP_IRQ_BIT(INT_730_WAKE_UP_REQ) |
  194. OMAP_IRQ_BIT(INT_730_MPUIO_KEYPAD)),
  195. OMAP_IH2_1_MIR);
  196. } else if (cpu_is_omap15xx()) {
  197. level2_wake |= OMAP_IRQ_BIT(INT_KEYBOARD);
  198. omap_writel(~level2_wake, OMAP_IH2_MIR);
  199. } else if (cpu_is_omap16xx()) {
  200. level2_wake |= OMAP_IRQ_BIT(INT_KEYBOARD);
  201. omap_writel(~level2_wake, OMAP_IH2_0_MIR);
  202. /* INT_1610_WAKE_UP_REQ is needed for GPIO wakeup... */
  203. omap_writel(~OMAP_IRQ_BIT(INT_1610_WAKE_UP_REQ),
  204. OMAP_IH2_1_MIR);
  205. omap_writel(~0x0, OMAP_IH2_2_MIR);
  206. omap_writel(~0x0, OMAP_IH2_3_MIR);
  207. }
  208. /* New IRQ agreement, recalculate in cascade order */
  209. omap_writel(1, OMAP_IH2_CONTROL);
  210. omap_writel(1, OMAP_IH1_CONTROL);
  211. }
  212. #define EN_DSPCK 13 /* ARM_CKCTL */
  213. #define EN_APICK 6 /* ARM_IDLECT2 */
  214. #define DSP_EN 1 /* ARM_RSTCT1 */
  215. void omap_pm_suspend(void)
  216. {
  217. unsigned long arg0 = 0, arg1 = 0;
  218. printk("PM: OMAP%x is trying to enter deep sleep...\n", system_rev);
  219. omap_serial_wake_trigger(1);
  220. if (machine_is_omap_osk()) {
  221. /* Stop LED1 (D9) blink */
  222. tps65010_set_led(LED1, OFF);
  223. }
  224. omap_writew(0xffff, ULPD_SOFT_DISABLE_REQ_REG);
  225. /*
  226. * Step 1: turn off interrupts (FIXME: NOTE: already disabled)
  227. */
  228. local_irq_disable();
  229. local_fiq_disable();
  230. /*
  231. * Step 2: save registers
  232. *
  233. * The omap is a strange/beautiful device. The caches, memory
  234. * and register state are preserved across power saves.
  235. * We have to save and restore very little register state to
  236. * idle the omap.
  237. *
  238. * Save interrupt, MPUI, ARM and UPLD control registers.
  239. */
  240. if (cpu_is_omap730()) {
  241. MPUI730_SAVE(OMAP_IH1_MIR);
  242. MPUI730_SAVE(OMAP_IH2_0_MIR);
  243. MPUI730_SAVE(OMAP_IH2_1_MIR);
  244. MPUI730_SAVE(MPUI_CTRL);
  245. MPUI730_SAVE(MPUI_DSP_BOOT_CONFIG);
  246. MPUI730_SAVE(MPUI_DSP_API_CONFIG);
  247. MPUI730_SAVE(EMIFS_CONFIG);
  248. MPUI730_SAVE(EMIFF_SDRAM_CONFIG);
  249. } else if (cpu_is_omap15xx()) {
  250. MPUI1510_SAVE(OMAP_IH1_MIR);
  251. MPUI1510_SAVE(OMAP_IH2_MIR);
  252. MPUI1510_SAVE(MPUI_CTRL);
  253. MPUI1510_SAVE(MPUI_DSP_BOOT_CONFIG);
  254. MPUI1510_SAVE(MPUI_DSP_API_CONFIG);
  255. MPUI1510_SAVE(EMIFS_CONFIG);
  256. MPUI1510_SAVE(EMIFF_SDRAM_CONFIG);
  257. } else if (cpu_is_omap16xx()) {
  258. MPUI1610_SAVE(OMAP_IH1_MIR);
  259. MPUI1610_SAVE(OMAP_IH2_0_MIR);
  260. MPUI1610_SAVE(OMAP_IH2_1_MIR);
  261. MPUI1610_SAVE(OMAP_IH2_2_MIR);
  262. MPUI1610_SAVE(OMAP_IH2_3_MIR);
  263. MPUI1610_SAVE(MPUI_CTRL);
  264. MPUI1610_SAVE(MPUI_DSP_BOOT_CONFIG);
  265. MPUI1610_SAVE(MPUI_DSP_API_CONFIG);
  266. MPUI1610_SAVE(EMIFS_CONFIG);
  267. MPUI1610_SAVE(EMIFF_SDRAM_CONFIG);
  268. }
  269. ARM_SAVE(ARM_CKCTL);
  270. ARM_SAVE(ARM_IDLECT1);
  271. ARM_SAVE(ARM_IDLECT2);
  272. if (!(cpu_is_omap15xx()))
  273. ARM_SAVE(ARM_IDLECT3);
  274. ARM_SAVE(ARM_EWUPCT);
  275. ARM_SAVE(ARM_RSTCT1);
  276. ARM_SAVE(ARM_RSTCT2);
  277. ARM_SAVE(ARM_SYSST);
  278. ULPD_SAVE(ULPD_CLOCK_CTRL);
  279. ULPD_SAVE(ULPD_STATUS_REQ);
  280. /* (Step 3 removed - we now allow deep sleep by default) */
  281. /*
  282. * Step 4: OMAP DSP Shutdown
  283. */
  284. /* stop DSP */
  285. omap_writew(omap_readw(ARM_RSTCT1) & ~(1 << DSP_EN), ARM_RSTCT1);
  286. /* shut down dsp_ck */
  287. omap_writew(omap_readw(ARM_CKCTL) & ~(1 << EN_DSPCK), ARM_CKCTL);
  288. /* temporarily enabling api_ck to access DSP registers */
  289. omap_writew(omap_readw(ARM_IDLECT2) | 1 << EN_APICK, ARM_IDLECT2);
  290. /* save DSP registers */
  291. DSP_SAVE(DSP_IDLECT2);
  292. /* Stop all DSP domain clocks */
  293. __raw_writew(0, DSP_IDLECT2);
  294. /*
  295. * Step 5: Wakeup Event Setup
  296. */
  297. omap_pm_wakeup_setup();
  298. /*
  299. * Step 6: ARM and Traffic controller shutdown
  300. */
  301. /* disable ARM watchdog */
  302. omap_writel(0x00F5, OMAP_WDT_TIMER_MODE);
  303. omap_writel(0x00A0, OMAP_WDT_TIMER_MODE);
  304. /*
  305. * Step 6b: ARM and Traffic controller shutdown
  306. *
  307. * Step 6 continues here. Prepare jump to power management
  308. * assembly code in internal SRAM.
  309. *
  310. * Since the omap_cpu_suspend routine has been copied to
  311. * SRAM, we'll do an indirect procedure call to it and pass the
  312. * contents of arm_idlect1 and arm_idlect2 so it can restore
  313. * them when it wakes up and it will return.
  314. */
  315. arg0 = arm_sleep_save[ARM_SLEEP_SAVE_ARM_IDLECT1];
  316. arg1 = arm_sleep_save[ARM_SLEEP_SAVE_ARM_IDLECT2];
  317. /*
  318. * Step 6c: ARM and Traffic controller shutdown
  319. *
  320. * Jump to assembly code. The processor will stay there
  321. * until wake up.
  322. */
  323. omap_sram_suspend(arg0, arg1);
  324. /*
  325. * If we are here, processor is woken up!
  326. */
  327. /*
  328. * Restore DSP clocks
  329. */
  330. /* again temporarily enabling api_ck to access DSP registers */
  331. omap_writew(omap_readw(ARM_IDLECT2) | 1 << EN_APICK, ARM_IDLECT2);
  332. /* Restore DSP domain clocks */
  333. DSP_RESTORE(DSP_IDLECT2);
  334. /*
  335. * Restore ARM state, except ARM_IDLECT1/2 which omap_cpu_suspend did
  336. */
  337. if (!(cpu_is_omap15xx()))
  338. ARM_RESTORE(ARM_IDLECT3);
  339. ARM_RESTORE(ARM_CKCTL);
  340. ARM_RESTORE(ARM_EWUPCT);
  341. ARM_RESTORE(ARM_RSTCT1);
  342. ARM_RESTORE(ARM_RSTCT2);
  343. ARM_RESTORE(ARM_SYSST);
  344. ULPD_RESTORE(ULPD_CLOCK_CTRL);
  345. ULPD_RESTORE(ULPD_STATUS_REQ);
  346. if (cpu_is_omap730()) {
  347. MPUI730_RESTORE(EMIFS_CONFIG);
  348. MPUI730_RESTORE(EMIFF_SDRAM_CONFIG);
  349. MPUI730_RESTORE(OMAP_IH1_MIR);
  350. MPUI730_RESTORE(OMAP_IH2_0_MIR);
  351. MPUI730_RESTORE(OMAP_IH2_1_MIR);
  352. } else if (cpu_is_omap15xx()) {
  353. MPUI1510_RESTORE(MPUI_CTRL);
  354. MPUI1510_RESTORE(MPUI_DSP_BOOT_CONFIG);
  355. MPUI1510_RESTORE(MPUI_DSP_API_CONFIG);
  356. MPUI1510_RESTORE(EMIFS_CONFIG);
  357. MPUI1510_RESTORE(EMIFF_SDRAM_CONFIG);
  358. MPUI1510_RESTORE(OMAP_IH1_MIR);
  359. MPUI1510_RESTORE(OMAP_IH2_MIR);
  360. } else if (cpu_is_omap16xx()) {
  361. MPUI1610_RESTORE(MPUI_CTRL);
  362. MPUI1610_RESTORE(MPUI_DSP_BOOT_CONFIG);
  363. MPUI1610_RESTORE(MPUI_DSP_API_CONFIG);
  364. MPUI1610_RESTORE(EMIFS_CONFIG);
  365. MPUI1610_RESTORE(EMIFF_SDRAM_CONFIG);
  366. MPUI1610_RESTORE(OMAP_IH1_MIR);
  367. MPUI1610_RESTORE(OMAP_IH2_0_MIR);
  368. MPUI1610_RESTORE(OMAP_IH2_1_MIR);
  369. MPUI1610_RESTORE(OMAP_IH2_2_MIR);
  370. MPUI1610_RESTORE(OMAP_IH2_3_MIR);
  371. }
  372. omap_writew(0, ULPD_SOFT_DISABLE_REQ_REG);
  373. /*
  374. * Reenable interrupts
  375. */
  376. local_irq_enable();
  377. local_fiq_enable();
  378. omap_serial_wake_trigger(0);
  379. printk("PM: OMAP%x is re-starting from deep sleep...\n", system_rev);
  380. if (machine_is_omap_osk()) {
  381. /* Let LED1 (D9) blink again */
  382. tps65010_set_led(LED1, BLINK);
  383. }
  384. }
  385. #if defined(DEBUG) && defined(CONFIG_PROC_FS)
  386. static int g_read_completed;
  387. /*
  388. * Read system PM registers for debugging
  389. */
  390. static int omap_pm_read_proc(
  391. char *page_buffer,
  392. char **my_first_byte,
  393. off_t virtual_start,
  394. int length,
  395. int *eof,
  396. void *data)
  397. {
  398. int my_buffer_offset = 0;
  399. char * const my_base = page_buffer;
  400. ARM_SAVE(ARM_CKCTL);
  401. ARM_SAVE(ARM_IDLECT1);
  402. ARM_SAVE(ARM_IDLECT2);
  403. if (!(cpu_is_omap15xx()))
  404. ARM_SAVE(ARM_IDLECT3);
  405. ARM_SAVE(ARM_EWUPCT);
  406. ARM_SAVE(ARM_RSTCT1);
  407. ARM_SAVE(ARM_RSTCT2);
  408. ARM_SAVE(ARM_SYSST);
  409. ULPD_SAVE(ULPD_IT_STATUS);
  410. ULPD_SAVE(ULPD_CLOCK_CTRL);
  411. ULPD_SAVE(ULPD_SOFT_REQ);
  412. ULPD_SAVE(ULPD_STATUS_REQ);
  413. ULPD_SAVE(ULPD_DPLL_CTRL);
  414. ULPD_SAVE(ULPD_POWER_CTRL);
  415. if (cpu_is_omap730()) {
  416. MPUI730_SAVE(MPUI_CTRL);
  417. MPUI730_SAVE(MPUI_DSP_STATUS);
  418. MPUI730_SAVE(MPUI_DSP_BOOT_CONFIG);
  419. MPUI730_SAVE(MPUI_DSP_API_CONFIG);
  420. MPUI730_SAVE(EMIFF_SDRAM_CONFIG);
  421. MPUI730_SAVE(EMIFS_CONFIG);
  422. } else if (cpu_is_omap15xx()) {
  423. MPUI1510_SAVE(MPUI_CTRL);
  424. MPUI1510_SAVE(MPUI_DSP_STATUS);
  425. MPUI1510_SAVE(MPUI_DSP_BOOT_CONFIG);
  426. MPUI1510_SAVE(MPUI_DSP_API_CONFIG);
  427. MPUI1510_SAVE(EMIFF_SDRAM_CONFIG);
  428. MPUI1510_SAVE(EMIFS_CONFIG);
  429. } else if (cpu_is_omap16xx()) {
  430. MPUI1610_SAVE(MPUI_CTRL);
  431. MPUI1610_SAVE(MPUI_DSP_STATUS);
  432. MPUI1610_SAVE(MPUI_DSP_BOOT_CONFIG);
  433. MPUI1610_SAVE(MPUI_DSP_API_CONFIG);
  434. MPUI1610_SAVE(EMIFF_SDRAM_CONFIG);
  435. MPUI1610_SAVE(EMIFS_CONFIG);
  436. }
  437. if (virtual_start == 0) {
  438. g_read_completed = 0;
  439. my_buffer_offset += sprintf(my_base + my_buffer_offset,
  440. "ARM_CKCTL_REG: 0x%-8x \n"
  441. "ARM_IDLECT1_REG: 0x%-8x \n"
  442. "ARM_IDLECT2_REG: 0x%-8x \n"
  443. "ARM_IDLECT3_REG: 0x%-8x \n"
  444. "ARM_EWUPCT_REG: 0x%-8x \n"
  445. "ARM_RSTCT1_REG: 0x%-8x \n"
  446. "ARM_RSTCT2_REG: 0x%-8x \n"
  447. "ARM_SYSST_REG: 0x%-8x \n"
  448. "ULPD_IT_STATUS_REG: 0x%-4x \n"
  449. "ULPD_CLOCK_CTRL_REG: 0x%-4x \n"
  450. "ULPD_SOFT_REQ_REG: 0x%-4x \n"
  451. "ULPD_DPLL_CTRL_REG: 0x%-4x \n"
  452. "ULPD_STATUS_REQ_REG: 0x%-4x \n"
  453. "ULPD_POWER_CTRL_REG: 0x%-4x \n",
  454. ARM_SHOW(ARM_CKCTL),
  455. ARM_SHOW(ARM_IDLECT1),
  456. ARM_SHOW(ARM_IDLECT2),
  457. ARM_SHOW(ARM_IDLECT3),
  458. ARM_SHOW(ARM_EWUPCT),
  459. ARM_SHOW(ARM_RSTCT1),
  460. ARM_SHOW(ARM_RSTCT2),
  461. ARM_SHOW(ARM_SYSST),
  462. ULPD_SHOW(ULPD_IT_STATUS),
  463. ULPD_SHOW(ULPD_CLOCK_CTRL),
  464. ULPD_SHOW(ULPD_SOFT_REQ),
  465. ULPD_SHOW(ULPD_DPLL_CTRL),
  466. ULPD_SHOW(ULPD_STATUS_REQ),
  467. ULPD_SHOW(ULPD_POWER_CTRL));
  468. if (cpu_is_omap730()) {
  469. my_buffer_offset += sprintf(my_base + my_buffer_offset,
  470. "MPUI730_CTRL_REG 0x%-8x \n"
  471. "MPUI730_DSP_STATUS_REG: 0x%-8x \n"
  472. "MPUI730_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
  473. "MPUI730_DSP_API_CONFIG_REG: 0x%-8x \n"
  474. "MPUI730_SDRAM_CONFIG_REG: 0x%-8x \n"
  475. "MPUI730_EMIFS_CONFIG_REG: 0x%-8x \n",
  476. MPUI730_SHOW(MPUI_CTRL),
  477. MPUI730_SHOW(MPUI_DSP_STATUS),
  478. MPUI730_SHOW(MPUI_DSP_BOOT_CONFIG),
  479. MPUI730_SHOW(MPUI_DSP_API_CONFIG),
  480. MPUI730_SHOW(EMIFF_SDRAM_CONFIG),
  481. MPUI730_SHOW(EMIFS_CONFIG));
  482. } else if (cpu_is_omap15xx()) {
  483. my_buffer_offset += sprintf(my_base + my_buffer_offset,
  484. "MPUI1510_CTRL_REG 0x%-8x \n"
  485. "MPUI1510_DSP_STATUS_REG: 0x%-8x \n"
  486. "MPUI1510_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
  487. "MPUI1510_DSP_API_CONFIG_REG: 0x%-8x \n"
  488. "MPUI1510_SDRAM_CONFIG_REG: 0x%-8x \n"
  489. "MPUI1510_EMIFS_CONFIG_REG: 0x%-8x \n",
  490. MPUI1510_SHOW(MPUI_CTRL),
  491. MPUI1510_SHOW(MPUI_DSP_STATUS),
  492. MPUI1510_SHOW(MPUI_DSP_BOOT_CONFIG),
  493. MPUI1510_SHOW(MPUI_DSP_API_CONFIG),
  494. MPUI1510_SHOW(EMIFF_SDRAM_CONFIG),
  495. MPUI1510_SHOW(EMIFS_CONFIG));
  496. } else if (cpu_is_omap16xx()) {
  497. my_buffer_offset += sprintf(my_base + my_buffer_offset,
  498. "MPUI1610_CTRL_REG 0x%-8x \n"
  499. "MPUI1610_DSP_STATUS_REG: 0x%-8x \n"
  500. "MPUI1610_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
  501. "MPUI1610_DSP_API_CONFIG_REG: 0x%-8x \n"
  502. "MPUI1610_SDRAM_CONFIG_REG: 0x%-8x \n"
  503. "MPUI1610_EMIFS_CONFIG_REG: 0x%-8x \n",
  504. MPUI1610_SHOW(MPUI_CTRL),
  505. MPUI1610_SHOW(MPUI_DSP_STATUS),
  506. MPUI1610_SHOW(MPUI_DSP_BOOT_CONFIG),
  507. MPUI1610_SHOW(MPUI_DSP_API_CONFIG),
  508. MPUI1610_SHOW(EMIFF_SDRAM_CONFIG),
  509. MPUI1610_SHOW(EMIFS_CONFIG));
  510. }
  511. g_read_completed++;
  512. } else if (g_read_completed >= 1) {
  513. *eof = 1;
  514. return 0;
  515. }
  516. g_read_completed++;
  517. *my_first_byte = page_buffer;
  518. return my_buffer_offset;
  519. }
  520. static void omap_pm_init_proc(void)
  521. {
  522. struct proc_dir_entry *entry;
  523. entry = create_proc_read_entry("driver/omap_pm",
  524. S_IWUSR | S_IRUGO, NULL,
  525. omap_pm_read_proc, NULL);
  526. }
  527. #endif /* DEBUG && CONFIG_PROC_FS */
  528. static void (*saved_idle)(void) = NULL;
  529. /*
  530. * omap_pm_prepare - Do preliminary suspend work.
  531. * @state: suspend state we're entering.
  532. *
  533. */
  534. static int omap_pm_prepare(suspend_state_t state)
  535. {
  536. int error = 0;
  537. /* We cannot sleep in idle until we have resumed */
  538. saved_idle = pm_idle;
  539. pm_idle = NULL;
  540. switch (state)
  541. {
  542. case PM_SUSPEND_STANDBY:
  543. case PM_SUSPEND_MEM:
  544. break;
  545. case PM_SUSPEND_DISK:
  546. return -ENOTSUPP;
  547. default:
  548. return -EINVAL;
  549. }
  550. return error;
  551. }
  552. /*
  553. * omap_pm_enter - Actually enter a sleep state.
  554. * @state: State we're entering.
  555. *
  556. */
  557. static int omap_pm_enter(suspend_state_t state)
  558. {
  559. switch (state)
  560. {
  561. case PM_SUSPEND_STANDBY:
  562. case PM_SUSPEND_MEM:
  563. omap_pm_suspend();
  564. break;
  565. case PM_SUSPEND_DISK:
  566. return -ENOTSUPP;
  567. default:
  568. return -EINVAL;
  569. }
  570. return 0;
  571. }
  572. /**
  573. * omap_pm_finish - Finish up suspend sequence.
  574. * @state: State we're coming out of.
  575. *
  576. * This is called after we wake back up (or if entering the sleep state
  577. * failed).
  578. */
  579. static int omap_pm_finish(suspend_state_t state)
  580. {
  581. pm_idle = saved_idle;
  582. return 0;
  583. }
  584. static irqreturn_t omap_wakeup_interrupt(int irq, void * dev,
  585. struct pt_regs * regs)
  586. {
  587. return IRQ_HANDLED;
  588. }
  589. static struct irqaction omap_wakeup_irq = {
  590. .name = "peripheral wakeup",
  591. .flags = SA_INTERRUPT,
  592. .handler = omap_wakeup_interrupt
  593. };
  594. static struct pm_ops omap_pm_ops ={
  595. .pm_disk_mode = 0,
  596. .prepare = omap_pm_prepare,
  597. .enter = omap_pm_enter,
  598. .finish = omap_pm_finish,
  599. };
  600. static int __init omap_pm_init(void)
  601. {
  602. printk("Power Management for TI OMAP.\n");
  603. /*
  604. * We copy the assembler sleep/wakeup routines to SRAM.
  605. * These routines need to be in SRAM as that's the only
  606. * memory the MPU can see when it wakes up.
  607. */
  608. if (cpu_is_omap730()) {
  609. omap_sram_idle = omap_sram_push(omap730_idle_loop_suspend,
  610. omap730_idle_loop_suspend_sz);
  611. omap_sram_suspend = omap_sram_push(omap730_cpu_suspend,
  612. omap730_cpu_suspend_sz);
  613. } else if (cpu_is_omap15xx()) {
  614. omap_sram_idle = omap_sram_push(omap1510_idle_loop_suspend,
  615. omap1510_idle_loop_suspend_sz);
  616. omap_sram_suspend = omap_sram_push(omap1510_cpu_suspend,
  617. omap1510_cpu_suspend_sz);
  618. } else if (cpu_is_omap16xx()) {
  619. omap_sram_idle = omap_sram_push(omap1610_idle_loop_suspend,
  620. omap1610_idle_loop_suspend_sz);
  621. omap_sram_suspend = omap_sram_push(omap1610_cpu_suspend,
  622. omap1610_cpu_suspend_sz);
  623. }
  624. if (omap_sram_idle == NULL || omap_sram_suspend == NULL) {
  625. printk(KERN_ERR "PM not initialized: Missing SRAM support\n");
  626. return -ENODEV;
  627. }
  628. pm_idle = omap_pm_idle;
  629. if (cpu_is_omap730())
  630. setup_irq(INT_730_WAKE_UP_REQ, &omap_wakeup_irq);
  631. else if (cpu_is_omap16xx())
  632. setup_irq(INT_1610_WAKE_UP_REQ, &omap_wakeup_irq);
  633. /* Program new power ramp-up time
  634. * (0 for most boards since we don't lower voltage when in deep sleep)
  635. */
  636. omap_writew(ULPD_SETUP_ANALOG_CELL_3_VAL, ULPD_SETUP_ANALOG_CELL_3);
  637. /* Setup ULPD POWER_CTRL_REG - enter deep sleep whenever possible */
  638. omap_writew(ULPD_POWER_CTRL_REG_VAL, ULPD_POWER_CTRL);
  639. /* Configure IDLECT3 */
  640. if (cpu_is_omap730())
  641. omap_writel(OMAP730_IDLECT3_VAL, OMAP730_IDLECT3);
  642. else if (cpu_is_omap16xx())
  643. omap_writel(OMAP1610_IDLECT3_VAL, OMAP1610_IDLECT3);
  644. pm_set_ops(&omap_pm_ops);
  645. #if defined(DEBUG) && defined(CONFIG_PROC_FS)
  646. omap_pm_init_proc();
  647. #endif
  648. subsys_create_file(&power_subsys, &sleep_while_idle_attr);
  649. if (cpu_is_omap16xx()) {
  650. /* configure LOW_PWR pin */
  651. omap_cfg_reg(T20_1610_LOW_PWR);
  652. }
  653. return 0;
  654. }
  655. __initcall(omap_pm_init);