dc21285.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382
  1. /*
  2. * linux/arch/arm/kernel/dec21285.c: PCI functions for DC21285
  3. *
  4. * Copyright (C) 1998-2001 Russell King
  5. * Copyright (C) 1998-2000 Phil Blundell
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/pci.h>
  13. #include <linux/ptrace.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/mm.h>
  16. #include <linux/slab.h>
  17. #include <linux/init.h>
  18. #include <linux/ioport.h>
  19. #include <asm/io.h>
  20. #include <asm/irq.h>
  21. #include <asm/system.h>
  22. #include <asm/mach/pci.h>
  23. #include <asm/hardware/dec21285.h>
  24. #define MAX_SLOTS 21
  25. #define PCICMD_ABORT ((PCI_STATUS_REC_MASTER_ABORT| \
  26. PCI_STATUS_REC_TARGET_ABORT)<<16)
  27. #define PCICMD_ERROR_BITS ((PCI_STATUS_DETECTED_PARITY | \
  28. PCI_STATUS_REC_MASTER_ABORT | \
  29. PCI_STATUS_REC_TARGET_ABORT | \
  30. PCI_STATUS_PARITY) << 16)
  31. extern int setup_arm_irq(int, struct irqaction *);
  32. extern void pcibios_report_status(u_int status_mask, int warn);
  33. extern void register_isa_ports(unsigned int, unsigned int, unsigned int);
  34. static unsigned long
  35. dc21285_base_address(struct pci_bus *bus, unsigned int devfn)
  36. {
  37. unsigned long addr = 0;
  38. if (bus->number == 0) {
  39. if (PCI_SLOT(devfn) == 0)
  40. /*
  41. * For devfn 0, point at the 21285
  42. */
  43. addr = ARMCSR_BASE;
  44. else {
  45. devfn -= 1 << 3;
  46. if (devfn < PCI_DEVFN(MAX_SLOTS, 0))
  47. addr = PCICFG0_BASE | 0xc00000 | (devfn << 8);
  48. }
  49. } else
  50. addr = PCICFG1_BASE | (bus->number << 16) | (devfn << 8);
  51. return addr;
  52. }
  53. static int
  54. dc21285_read_config(struct pci_bus *bus, unsigned int devfn, int where,
  55. int size, u32 *value)
  56. {
  57. unsigned long addr = dc21285_base_address(bus, devfn);
  58. u32 v = 0xffffffff;
  59. if (addr)
  60. switch (size) {
  61. case 1:
  62. asm("ldr%?b %0, [%1, %2]"
  63. : "=r" (v) : "r" (addr), "r" (where));
  64. break;
  65. case 2:
  66. asm("ldr%?h %0, [%1, %2]"
  67. : "=r" (v) : "r" (addr), "r" (where));
  68. break;
  69. case 4:
  70. asm("ldr%? %0, [%1, %2]"
  71. : "=r" (v) : "r" (addr), "r" (where));
  72. break;
  73. }
  74. *value = v;
  75. v = *CSR_PCICMD;
  76. if (v & PCICMD_ABORT) {
  77. *CSR_PCICMD = v & (0xffff|PCICMD_ABORT);
  78. return -1;
  79. }
  80. return PCIBIOS_SUCCESSFUL;
  81. }
  82. static int
  83. dc21285_write_config(struct pci_bus *bus, unsigned int devfn, int where,
  84. int size, u32 value)
  85. {
  86. unsigned long addr = dc21285_base_address(bus, devfn);
  87. u32 v;
  88. if (addr)
  89. switch (size) {
  90. case 1:
  91. asm("str%?b %0, [%1, %2]"
  92. : : "r" (value), "r" (addr), "r" (where));
  93. break;
  94. case 2:
  95. asm("str%?h %0, [%1, %2]"
  96. : : "r" (value), "r" (addr), "r" (where));
  97. break;
  98. case 4:
  99. asm("str%? %0, [%1, %2]"
  100. : : "r" (value), "r" (addr), "r" (where));
  101. break;
  102. }
  103. v = *CSR_PCICMD;
  104. if (v & PCICMD_ABORT) {
  105. *CSR_PCICMD = v & (0xffff|PCICMD_ABORT);
  106. return -1;
  107. }
  108. return PCIBIOS_SUCCESSFUL;
  109. }
  110. static struct pci_ops dc21285_ops = {
  111. .read = dc21285_read_config,
  112. .write = dc21285_write_config,
  113. };
  114. static struct timer_list serr_timer;
  115. static struct timer_list perr_timer;
  116. static void dc21285_enable_error(unsigned long __data)
  117. {
  118. switch (__data) {
  119. case IRQ_PCI_SERR:
  120. del_timer(&serr_timer);
  121. break;
  122. case IRQ_PCI_PERR:
  123. del_timer(&perr_timer);
  124. break;
  125. }
  126. enable_irq(__data);
  127. }
  128. /*
  129. * Warn on PCI errors.
  130. */
  131. static irqreturn_t dc21285_abort_irq(int irq, void *dev_id, struct pt_regs *regs)
  132. {
  133. unsigned int cmd;
  134. unsigned int status;
  135. cmd = *CSR_PCICMD;
  136. status = cmd >> 16;
  137. cmd = cmd & 0xffff;
  138. if (status & PCI_STATUS_REC_MASTER_ABORT) {
  139. printk(KERN_DEBUG "PCI: master abort, pc=0x%08lx\n",
  140. instruction_pointer(regs));
  141. cmd |= PCI_STATUS_REC_MASTER_ABORT << 16;
  142. }
  143. if (status & PCI_STATUS_REC_TARGET_ABORT) {
  144. printk(KERN_DEBUG "PCI: target abort: ");
  145. pcibios_report_status(PCI_STATUS_REC_MASTER_ABORT |
  146. PCI_STATUS_SIG_TARGET_ABORT |
  147. PCI_STATUS_REC_TARGET_ABORT, 1);
  148. printk("\n");
  149. cmd |= PCI_STATUS_REC_TARGET_ABORT << 16;
  150. }
  151. *CSR_PCICMD = cmd;
  152. return IRQ_HANDLED;
  153. }
  154. static irqreturn_t dc21285_serr_irq(int irq, void *dev_id, struct pt_regs *regs)
  155. {
  156. struct timer_list *timer = dev_id;
  157. unsigned int cntl;
  158. printk(KERN_DEBUG "PCI: system error received: ");
  159. pcibios_report_status(PCI_STATUS_SIG_SYSTEM_ERROR, 1);
  160. printk("\n");
  161. cntl = *CSR_SA110_CNTL & 0xffffdf07;
  162. *CSR_SA110_CNTL = cntl | SA110_CNTL_RXSERR;
  163. /*
  164. * back off this interrupt
  165. */
  166. disable_irq(irq);
  167. timer->expires = jiffies + HZ;
  168. add_timer(timer);
  169. return IRQ_HANDLED;
  170. }
  171. static irqreturn_t dc21285_discard_irq(int irq, void *dev_id, struct pt_regs *regs)
  172. {
  173. printk(KERN_DEBUG "PCI: discard timer expired\n");
  174. *CSR_SA110_CNTL &= 0xffffde07;
  175. return IRQ_HANDLED;
  176. }
  177. static irqreturn_t dc21285_dparity_irq(int irq, void *dev_id, struct pt_regs *regs)
  178. {
  179. unsigned int cmd;
  180. printk(KERN_DEBUG "PCI: data parity error detected: ");
  181. pcibios_report_status(PCI_STATUS_PARITY | PCI_STATUS_DETECTED_PARITY, 1);
  182. printk("\n");
  183. cmd = *CSR_PCICMD & 0xffff;
  184. *CSR_PCICMD = cmd | 1 << 24;
  185. return IRQ_HANDLED;
  186. }
  187. static irqreturn_t dc21285_parity_irq(int irq, void *dev_id, struct pt_regs *regs)
  188. {
  189. struct timer_list *timer = dev_id;
  190. unsigned int cmd;
  191. printk(KERN_DEBUG "PCI: parity error detected: ");
  192. pcibios_report_status(PCI_STATUS_PARITY | PCI_STATUS_DETECTED_PARITY, 1);
  193. printk("\n");
  194. cmd = *CSR_PCICMD & 0xffff;
  195. *CSR_PCICMD = cmd | 1 << 31;
  196. /*
  197. * back off this interrupt
  198. */
  199. disable_irq(irq);
  200. timer->expires = jiffies + HZ;
  201. add_timer(timer);
  202. return IRQ_HANDLED;
  203. }
  204. int __init dc21285_setup(int nr, struct pci_sys_data *sys)
  205. {
  206. struct resource *res;
  207. if (nr || !footbridge_cfn_mode())
  208. return 0;
  209. res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
  210. if (!res) {
  211. printk("out of memory for root bus resources");
  212. return 0;
  213. }
  214. res[0].flags = IORESOURCE_MEM;
  215. res[0].name = "Footbridge non-prefetch";
  216. res[1].flags = IORESOURCE_MEM | IORESOURCE_PREFETCH;
  217. res[1].name = "Footbridge prefetch";
  218. allocate_resource(&iomem_resource, &res[1], 0x20000000,
  219. 0xa0000000, 0xffffffff, 0x20000000, NULL, NULL);
  220. allocate_resource(&iomem_resource, &res[0], 0x40000000,
  221. 0x80000000, 0xffffffff, 0x40000000, NULL, NULL);
  222. sys->resource[0] = &ioport_resource;
  223. sys->resource[1] = &res[0];
  224. sys->resource[2] = &res[1];
  225. sys->mem_offset = DC21285_PCI_MEM;
  226. return 1;
  227. }
  228. struct pci_bus * __init dc21285_scan_bus(int nr, struct pci_sys_data *sys)
  229. {
  230. return pci_scan_bus(0, &dc21285_ops, sys);
  231. }
  232. void __init dc21285_preinit(void)
  233. {
  234. unsigned int mem_size, mem_mask;
  235. int cfn_mode;
  236. mem_size = (unsigned int)high_memory - PAGE_OFFSET;
  237. for (mem_mask = 0x00100000; mem_mask < 0x10000000; mem_mask <<= 1)
  238. if (mem_mask >= mem_size)
  239. break;
  240. /*
  241. * These registers need to be set up whether we're the
  242. * central function or not.
  243. */
  244. *CSR_SDRAMBASEMASK = (mem_mask - 1) & 0x0ffc0000;
  245. *CSR_SDRAMBASEOFFSET = 0;
  246. *CSR_ROMBASEMASK = 0x80000000;
  247. *CSR_CSRBASEMASK = 0;
  248. *CSR_CSRBASEOFFSET = 0;
  249. *CSR_PCIADDR_EXTN = 0;
  250. cfn_mode = __footbridge_cfn_mode();
  251. printk(KERN_INFO "PCI: DC21285 footbridge, revision %02lX, in "
  252. "%s mode\n", *CSR_CLASSREV & 0xff, cfn_mode ?
  253. "central function" : "addin");
  254. if (footbridge_cfn_mode()) {
  255. /*
  256. * Clear any existing errors - we aren't
  257. * interested in historical data...
  258. */
  259. *CSR_SA110_CNTL = (*CSR_SA110_CNTL & 0xffffde07) |
  260. SA110_CNTL_RXSERR;
  261. *CSR_PCICMD = (*CSR_PCICMD & 0xffff) | PCICMD_ERROR_BITS;
  262. }
  263. init_timer(&serr_timer);
  264. init_timer(&perr_timer);
  265. serr_timer.data = IRQ_PCI_SERR;
  266. serr_timer.function = dc21285_enable_error;
  267. perr_timer.data = IRQ_PCI_PERR;
  268. perr_timer.function = dc21285_enable_error;
  269. /*
  270. * We don't care if these fail.
  271. */
  272. request_irq(IRQ_PCI_SERR, dc21285_serr_irq, SA_INTERRUPT,
  273. "PCI system error", &serr_timer);
  274. request_irq(IRQ_PCI_PERR, dc21285_parity_irq, SA_INTERRUPT,
  275. "PCI parity error", &perr_timer);
  276. request_irq(IRQ_PCI_ABORT, dc21285_abort_irq, SA_INTERRUPT,
  277. "PCI abort", NULL);
  278. request_irq(IRQ_DISCARD_TIMER, dc21285_discard_irq, SA_INTERRUPT,
  279. "Discard timer", NULL);
  280. request_irq(IRQ_PCI_DPERR, dc21285_dparity_irq, SA_INTERRUPT,
  281. "PCI data parity", NULL);
  282. if (cfn_mode) {
  283. static struct resource csrio;
  284. csrio.flags = IORESOURCE_IO;
  285. csrio.name = "Footbridge";
  286. allocate_resource(&ioport_resource, &csrio, 128,
  287. 0xff00, 0xffff, 128, NULL, NULL);
  288. /*
  289. * Map our SDRAM at a known address in PCI space, just in case
  290. * the firmware had other ideas. Using a nonzero base is
  291. * necessary, since some VGA cards forcefully use PCI addresses
  292. * in the range 0x000a0000 to 0x000c0000. (eg, S3 cards).
  293. */
  294. *CSR_PCICSRBASE = 0xf4000000;
  295. *CSR_PCICSRIOBASE = csrio.start;
  296. *CSR_PCISDRAMBASE = __virt_to_bus(PAGE_OFFSET);
  297. *CSR_PCIROMBASE = 0;
  298. *CSR_PCICMD = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
  299. PCI_COMMAND_INVALIDATE | PCICMD_ERROR_BITS;
  300. } else if (footbridge_cfn_mode() != 0) {
  301. /*
  302. * If we are not compiled to accept "add-in" mode, then
  303. * we are using a constant virt_to_bus translation which
  304. * can not hope to cater for the way the host BIOS has
  305. * set up the machine.
  306. */
  307. panic("PCI: this kernel is compiled for central "
  308. "function mode only");
  309. }
  310. }
  311. void __init dc21285_postinit(void)
  312. {
  313. register_isa_ports(DC21285_PCI_MEM, DC21285_PCI_IO, 0);
  314. }