head.S 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327
  1. /*
  2. * linux/arch/arm/kernel/head.S
  3. *
  4. * Copyright (C) 1994-2002 Russell King
  5. * Copyright (c) 2003 ARM Limited
  6. * All Rights Reserved
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Kernel startup code for all 32-bit CPUs
  13. */
  14. #include <linux/config.h>
  15. #include <linux/linkage.h>
  16. #include <linux/init.h>
  17. #include <asm/assembler.h>
  18. #include <asm/domain.h>
  19. #include <asm/procinfo.h>
  20. #include <asm/ptrace.h>
  21. #include <asm/asm-offsets.h>
  22. #include <asm/memory.h>
  23. #include <asm/thread_info.h>
  24. #include <asm/system.h>
  25. #define PROCINFO_MMUFLAGS 8
  26. #define PROCINFO_INITFUNC 12
  27. #define MACHINFO_TYPE 0
  28. #define MACHINFO_PHYSIO 4
  29. #define MACHINFO_PGOFFIO 8
  30. #define MACHINFO_NAME 12
  31. #define KERNEL_RAM_ADDR (PAGE_OFFSET + TEXT_OFFSET)
  32. /*
  33. * swapper_pg_dir is the virtual address of the initial page table.
  34. * We place the page tables 16K below KERNEL_RAM_ADDR. Therefore, we must
  35. * make sure that KERNEL_RAM_ADDR is correctly set. Currently, we expect
  36. * the least significant 16 bits to be 0x8000, but we could probably
  37. * relax this restriction to KERNEL_RAM_ADDR >= PAGE_OFFSET + 0x4000.
  38. */
  39. #if (KERNEL_RAM_ADDR & 0xffff) != 0x8000
  40. #error KERNEL_RAM_ADDR must start at 0xXXXX8000
  41. #endif
  42. .globl swapper_pg_dir
  43. .equ swapper_pg_dir, KERNEL_RAM_ADDR - 0x4000
  44. .macro pgtbl, rd
  45. ldr \rd, =(__virt_to_phys(KERNEL_RAM_ADDR - 0x4000))
  46. .endm
  47. #ifdef CONFIG_XIP_KERNEL
  48. #define TEXTADDR XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR)
  49. #else
  50. #define TEXTADDR KERNEL_RAM_ADDR
  51. #endif
  52. /*
  53. * Kernel startup entry point.
  54. * ---------------------------
  55. *
  56. * This is normally called from the decompressor code. The requirements
  57. * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
  58. * r1 = machine nr.
  59. *
  60. * This code is mostly position independent, so if you link the kernel at
  61. * 0xc0008000, you call this at __pa(0xc0008000).
  62. *
  63. * See linux/arch/arm/tools/mach-types for the complete list of machine
  64. * numbers for r1.
  65. *
  66. * We're trying to keep crap to a minimum; DO NOT add any machine specific
  67. * crap here - that's what the boot loader (or in extreme, well justified
  68. * circumstances, zImage) is for.
  69. */
  70. __INIT
  71. .type stext, %function
  72. ENTRY(stext)
  73. msr cpsr_c, #PSR_F_BIT | PSR_I_BIT | MODE_SVC @ ensure svc mode
  74. @ and irqs disabled
  75. mrc p15, 0, r9, c0, c0 @ get processor id
  76. bl __lookup_processor_type @ r5=procinfo r9=cpuid
  77. movs r10, r5 @ invalid processor (r5=0)?
  78. beq __error_p @ yes, error 'p'
  79. bl __lookup_machine_type @ r5=machinfo
  80. movs r8, r5 @ invalid machine (r5=0)?
  81. beq __error_a @ yes, error 'a'
  82. bl __create_page_tables
  83. /*
  84. * The following calls CPU specific code in a position independent
  85. * manner. See arch/arm/mm/proc-*.S for details. r10 = base of
  86. * xxx_proc_info structure selected by __lookup_machine_type
  87. * above. On return, the CPU will be ready for the MMU to be
  88. * turned on, and r0 will hold the CPU control register value.
  89. */
  90. ldr r13, __switch_data @ address to jump to after
  91. @ mmu has been enabled
  92. adr lr, __enable_mmu @ return (PIC) address
  93. add pc, r10, #PROCINFO_INITFUNC
  94. #if defined(CONFIG_SMP)
  95. .type secondary_startup, #function
  96. ENTRY(secondary_startup)
  97. /*
  98. * Common entry point for secondary CPUs.
  99. *
  100. * Ensure that we're in SVC mode, and IRQs are disabled. Lookup
  101. * the processor type - there is no need to check the machine type
  102. * as it has already been validated by the primary processor.
  103. */
  104. msr cpsr_c, #PSR_F_BIT | PSR_I_BIT | MODE_SVC
  105. mrc p15, 0, r9, c0, c0 @ get processor id
  106. bl __lookup_processor_type
  107. movs r10, r5 @ invalid processor?
  108. moveq r0, #'p' @ yes, error 'p'
  109. beq __error
  110. /*
  111. * Use the page tables supplied from __cpu_up.
  112. */
  113. adr r4, __secondary_data
  114. ldmia r4, {r5, r6, r13} @ address to jump to after
  115. sub r4, r4, r5 @ mmu has been enabled
  116. ldr r4, [r6, r4] @ get secondary_data.pgdir
  117. adr lr, __enable_mmu @ return address
  118. add pc, r10, #12 @ initialise processor
  119. @ (return control reg)
  120. /*
  121. * r6 = &secondary_data
  122. */
  123. ENTRY(__secondary_switched)
  124. ldr sp, [r6, #4] @ get secondary_data.stack
  125. mov fp, #0
  126. b secondary_start_kernel
  127. .type __secondary_data, %object
  128. __secondary_data:
  129. .long .
  130. .long secondary_data
  131. .long __secondary_switched
  132. #endif /* defined(CONFIG_SMP) */
  133. /*
  134. * Setup common bits before finally enabling the MMU. Essentially
  135. * this is just loading the page table pointer and domain access
  136. * registers.
  137. */
  138. .type __enable_mmu, %function
  139. __enable_mmu:
  140. #ifdef CONFIG_ALIGNMENT_TRAP
  141. orr r0, r0, #CR_A
  142. #else
  143. bic r0, r0, #CR_A
  144. #endif
  145. #ifdef CONFIG_CPU_DCACHE_DISABLE
  146. bic r0, r0, #CR_C
  147. #endif
  148. #ifdef CONFIG_CPU_BPREDICT_DISABLE
  149. bic r0, r0, #CR_Z
  150. #endif
  151. #ifdef CONFIG_CPU_ICACHE_DISABLE
  152. bic r0, r0, #CR_I
  153. #endif
  154. mov r5, #(domain_val(DOMAIN_USER, DOMAIN_MANAGER) | \
  155. domain_val(DOMAIN_KERNEL, DOMAIN_MANAGER) | \
  156. domain_val(DOMAIN_TABLE, DOMAIN_MANAGER) | \
  157. domain_val(DOMAIN_IO, DOMAIN_CLIENT))
  158. mcr p15, 0, r5, c3, c0, 0 @ load domain access register
  159. mcr p15, 0, r4, c2, c0, 0 @ load page table pointer
  160. b __turn_mmu_on
  161. /*
  162. * Enable the MMU. This completely changes the structure of the visible
  163. * memory space. You will not be able to trace execution through this.
  164. * If you have an enquiry about this, *please* check the linux-arm-kernel
  165. * mailing list archives BEFORE sending another post to the list.
  166. *
  167. * r0 = cp#15 control register
  168. * r13 = *virtual* address to jump to upon completion
  169. *
  170. * other registers depend on the function called upon completion
  171. */
  172. .align 5
  173. .type __turn_mmu_on, %function
  174. __turn_mmu_on:
  175. mov r0, r0
  176. mcr p15, 0, r0, c1, c0, 0 @ write control reg
  177. mrc p15, 0, r3, c0, c0, 0 @ read id reg
  178. mov r3, r3
  179. mov r3, r3
  180. mov pc, r13
  181. /*
  182. * Setup the initial page tables. We only setup the barest
  183. * amount which are required to get the kernel running, which
  184. * generally means mapping in the kernel code.
  185. *
  186. * r8 = machinfo
  187. * r9 = cpuid
  188. * r10 = procinfo
  189. *
  190. * Returns:
  191. * r0, r3, r6, r7 corrupted
  192. * r4 = physical page table address
  193. */
  194. .type __create_page_tables, %function
  195. __create_page_tables:
  196. pgtbl r4 @ page table address
  197. /*
  198. * Clear the 16K level 1 swapper page table
  199. */
  200. mov r0, r4
  201. mov r3, #0
  202. add r6, r0, #0x4000
  203. 1: str r3, [r0], #4
  204. str r3, [r0], #4
  205. str r3, [r0], #4
  206. str r3, [r0], #4
  207. teq r0, r6
  208. bne 1b
  209. ldr r7, [r10, #PROCINFO_MMUFLAGS] @ mmuflags
  210. /*
  211. * Create identity mapping for first MB of kernel to
  212. * cater for the MMU enable. This identity mapping
  213. * will be removed by paging_init(). We use our current program
  214. * counter to determine corresponding section base address.
  215. */
  216. mov r6, pc, lsr #20 @ start of kernel section
  217. orr r3, r7, r6, lsl #20 @ flags + kernel base
  218. str r3, [r4, r6, lsl #2] @ identity mapping
  219. /*
  220. * Now setup the pagetables for our kernel direct
  221. * mapped region. We round TEXTADDR down to the
  222. * nearest megabyte boundary. It is assumed that
  223. * the kernel fits within 4 contigous 1MB sections.
  224. */
  225. add r0, r4, #(TEXTADDR & 0xff000000) >> 18 @ start of kernel
  226. str r3, [r0, #(TEXTADDR & 0x00f00000) >> 18]!
  227. add r3, r3, #1 << 20
  228. str r3, [r0, #4]! @ KERNEL + 1MB
  229. add r3, r3, #1 << 20
  230. str r3, [r0, #4]! @ KERNEL + 2MB
  231. add r3, r3, #1 << 20
  232. str r3, [r0, #4] @ KERNEL + 3MB
  233. /*
  234. * Then map first 1MB of ram in case it contains our boot params.
  235. */
  236. add r0, r4, #PAGE_OFFSET >> 18
  237. orr r6, r7, #PHYS_OFFSET
  238. str r6, [r0]
  239. #ifdef CONFIG_XIP_KERNEL
  240. /*
  241. * Map some ram to cover our .data and .bss areas.
  242. * Mapping 3MB should be plenty.
  243. */
  244. sub r3, r4, #PHYS_OFFSET
  245. mov r3, r3, lsr #20
  246. add r0, r0, r3, lsl #2
  247. add r6, r6, r3, lsl #20
  248. str r6, [r0], #4
  249. add r6, r6, #(1 << 20)
  250. str r6, [r0], #4
  251. add r6, r6, #(1 << 20)
  252. str r6, [r0]
  253. #endif
  254. #ifdef CONFIG_DEBUG_LL
  255. bic r7, r7, #0x0c @ turn off cacheable
  256. @ and bufferable bits
  257. /*
  258. * Map in IO space for serial debugging.
  259. * This allows debug messages to be output
  260. * via a serial console before paging_init.
  261. */
  262. ldr r3, [r8, #MACHINFO_PGOFFIO]
  263. add r0, r4, r3
  264. rsb r3, r3, #0x4000 @ PTRS_PER_PGD*sizeof(long)
  265. cmp r3, #0x0800 @ limit to 512MB
  266. movhi r3, #0x0800
  267. add r6, r0, r3
  268. ldr r3, [r8, #MACHINFO_PHYSIO]
  269. orr r3, r3, r7
  270. 1: str r3, [r0], #4
  271. add r3, r3, #1 << 20
  272. teq r0, r6
  273. bne 1b
  274. #if defined(CONFIG_ARCH_NETWINDER) || defined(CONFIG_ARCH_CATS)
  275. /*
  276. * If we're using the NetWinder or CATS, we also need to map
  277. * in the 16550-type serial port for the debug messages
  278. */
  279. add r0, r4, #0xff000000 >> 18
  280. orr r3, r7, #0x7c000000
  281. str r3, [r0]
  282. #endif
  283. #ifdef CONFIG_ARCH_RPC
  284. /*
  285. * Map in screen at 0x02000000 & SCREEN2_BASE
  286. * Similar reasons here - for debug. This is
  287. * only for Acorn RiscPC architectures.
  288. */
  289. add r0, r4, #0x02000000 >> 18
  290. orr r3, r7, #0x02000000
  291. str r3, [r0]
  292. add r0, r4, #0xd8000000 >> 18
  293. str r3, [r0]
  294. #endif
  295. #endif
  296. mov pc, lr
  297. .ltorg
  298. #include "head-common.S"