sys_dp264.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694
  1. /*
  2. * linux/arch/alpha/kernel/sys_dp264.c
  3. *
  4. * Copyright (C) 1995 David A Rusling
  5. * Copyright (C) 1996, 1999 Jay A Estabrook
  6. * Copyright (C) 1998, 1999 Richard Henderson
  7. *
  8. * Modified by Christopher C. Chimelis, 2001 to
  9. * add support for the addition of Shark to the
  10. * Tsunami family.
  11. *
  12. * Code supporting the DP264 (EV6+TSUNAMI).
  13. */
  14. #include <linux/config.h>
  15. #include <linux/kernel.h>
  16. #include <linux/types.h>
  17. #include <linux/mm.h>
  18. #include <linux/sched.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/bitops.h>
  22. #include <asm/ptrace.h>
  23. #include <asm/system.h>
  24. #include <asm/dma.h>
  25. #include <asm/irq.h>
  26. #include <asm/mmu_context.h>
  27. #include <asm/io.h>
  28. #include <asm/pgtable.h>
  29. #include <asm/core_tsunami.h>
  30. #include <asm/hwrpb.h>
  31. #include <asm/tlbflush.h>
  32. #include "proto.h"
  33. #include "irq_impl.h"
  34. #include "pci_impl.h"
  35. #include "machvec_impl.h"
  36. /* Note mask bit is true for ENABLED irqs. */
  37. static unsigned long cached_irq_mask;
  38. /* dp264 boards handle at max four CPUs */
  39. static unsigned long cpu_irq_affinity[4] = { 0UL, 0UL, 0UL, 0UL };
  40. DEFINE_SPINLOCK(dp264_irq_lock);
  41. static void
  42. tsunami_update_irq_hw(unsigned long mask)
  43. {
  44. register tsunami_cchip *cchip = TSUNAMI_cchip;
  45. unsigned long isa_enable = 1UL << 55;
  46. register int bcpu = boot_cpuid;
  47. #ifdef CONFIG_SMP
  48. volatile unsigned long *dim0, *dim1, *dim2, *dim3;
  49. unsigned long mask0, mask1, mask2, mask3, dummy;
  50. mask &= ~isa_enable;
  51. mask0 = mask & cpu_irq_affinity[0];
  52. mask1 = mask & cpu_irq_affinity[1];
  53. mask2 = mask & cpu_irq_affinity[2];
  54. mask3 = mask & cpu_irq_affinity[3];
  55. if (bcpu == 0) mask0 |= isa_enable;
  56. else if (bcpu == 1) mask1 |= isa_enable;
  57. else if (bcpu == 2) mask2 |= isa_enable;
  58. else mask3 |= isa_enable;
  59. dim0 = &cchip->dim0.csr;
  60. dim1 = &cchip->dim1.csr;
  61. dim2 = &cchip->dim2.csr;
  62. dim3 = &cchip->dim3.csr;
  63. if (!cpu_possible(0)) dim0 = &dummy;
  64. if (!cpu_possible(1)) dim1 = &dummy;
  65. if (!cpu_possible(2)) dim2 = &dummy;
  66. if (!cpu_possible(3)) dim3 = &dummy;
  67. *dim0 = mask0;
  68. *dim1 = mask1;
  69. *dim2 = mask2;
  70. *dim3 = mask3;
  71. mb();
  72. *dim0;
  73. *dim1;
  74. *dim2;
  75. *dim3;
  76. #else
  77. volatile unsigned long *dimB;
  78. if (bcpu == 0) dimB = &cchip->dim0.csr;
  79. else if (bcpu == 1) dimB = &cchip->dim1.csr;
  80. else if (bcpu == 2) dimB = &cchip->dim2.csr;
  81. else dimB = &cchip->dim3.csr;
  82. *dimB = mask | isa_enable;
  83. mb();
  84. *dimB;
  85. #endif
  86. }
  87. static void
  88. dp264_enable_irq(unsigned int irq)
  89. {
  90. spin_lock(&dp264_irq_lock);
  91. cached_irq_mask |= 1UL << irq;
  92. tsunami_update_irq_hw(cached_irq_mask);
  93. spin_unlock(&dp264_irq_lock);
  94. }
  95. static void
  96. dp264_disable_irq(unsigned int irq)
  97. {
  98. spin_lock(&dp264_irq_lock);
  99. cached_irq_mask &= ~(1UL << irq);
  100. tsunami_update_irq_hw(cached_irq_mask);
  101. spin_unlock(&dp264_irq_lock);
  102. }
  103. static unsigned int
  104. dp264_startup_irq(unsigned int irq)
  105. {
  106. dp264_enable_irq(irq);
  107. return 0; /* never anything pending */
  108. }
  109. static void
  110. dp264_end_irq(unsigned int irq)
  111. {
  112. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  113. dp264_enable_irq(irq);
  114. }
  115. static void
  116. clipper_enable_irq(unsigned int irq)
  117. {
  118. spin_lock(&dp264_irq_lock);
  119. cached_irq_mask |= 1UL << (irq - 16);
  120. tsunami_update_irq_hw(cached_irq_mask);
  121. spin_unlock(&dp264_irq_lock);
  122. }
  123. static void
  124. clipper_disable_irq(unsigned int irq)
  125. {
  126. spin_lock(&dp264_irq_lock);
  127. cached_irq_mask &= ~(1UL << (irq - 16));
  128. tsunami_update_irq_hw(cached_irq_mask);
  129. spin_unlock(&dp264_irq_lock);
  130. }
  131. static unsigned int
  132. clipper_startup_irq(unsigned int irq)
  133. {
  134. clipper_enable_irq(irq);
  135. return 0; /* never anything pending */
  136. }
  137. static void
  138. clipper_end_irq(unsigned int irq)
  139. {
  140. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  141. clipper_enable_irq(irq);
  142. }
  143. static void
  144. cpu_set_irq_affinity(unsigned int irq, cpumask_t affinity)
  145. {
  146. int cpu;
  147. for (cpu = 0; cpu < 4; cpu++) {
  148. unsigned long aff = cpu_irq_affinity[cpu];
  149. if (cpu_isset(cpu, affinity))
  150. aff |= 1UL << irq;
  151. else
  152. aff &= ~(1UL << irq);
  153. cpu_irq_affinity[cpu] = aff;
  154. }
  155. }
  156. static void
  157. dp264_set_affinity(unsigned int irq, cpumask_t affinity)
  158. {
  159. spin_lock(&dp264_irq_lock);
  160. cpu_set_irq_affinity(irq, affinity);
  161. tsunami_update_irq_hw(cached_irq_mask);
  162. spin_unlock(&dp264_irq_lock);
  163. }
  164. static void
  165. clipper_set_affinity(unsigned int irq, cpumask_t affinity)
  166. {
  167. spin_lock(&dp264_irq_lock);
  168. cpu_set_irq_affinity(irq - 16, affinity);
  169. tsunami_update_irq_hw(cached_irq_mask);
  170. spin_unlock(&dp264_irq_lock);
  171. }
  172. static struct hw_interrupt_type dp264_irq_type = {
  173. .typename = "DP264",
  174. .startup = dp264_startup_irq,
  175. .shutdown = dp264_disable_irq,
  176. .enable = dp264_enable_irq,
  177. .disable = dp264_disable_irq,
  178. .ack = dp264_disable_irq,
  179. .end = dp264_end_irq,
  180. .set_affinity = dp264_set_affinity,
  181. };
  182. static struct hw_interrupt_type clipper_irq_type = {
  183. .typename = "CLIPPER",
  184. .startup = clipper_startup_irq,
  185. .shutdown = clipper_disable_irq,
  186. .enable = clipper_enable_irq,
  187. .disable = clipper_disable_irq,
  188. .ack = clipper_disable_irq,
  189. .end = clipper_end_irq,
  190. .set_affinity = clipper_set_affinity,
  191. };
  192. static void
  193. dp264_device_interrupt(unsigned long vector, struct pt_regs * regs)
  194. {
  195. #if 1
  196. printk("dp264_device_interrupt: NOT IMPLEMENTED YET!! \n");
  197. #else
  198. unsigned long pld;
  199. unsigned int i;
  200. /* Read the interrupt summary register of TSUNAMI */
  201. pld = TSUNAMI_cchip->dir0.csr;
  202. /*
  203. * Now for every possible bit set, work through them and call
  204. * the appropriate interrupt handler.
  205. */
  206. while (pld) {
  207. i = ffz(~pld);
  208. pld &= pld - 1; /* clear least bit set */
  209. if (i == 55)
  210. isa_device_interrupt(vector, regs);
  211. else
  212. handle_irq(16 + i, 16 + i, regs);
  213. #if 0
  214. TSUNAMI_cchip->dir0.csr = 1UL << i; mb();
  215. tmp = TSUNAMI_cchip->dir0.csr;
  216. #endif
  217. }
  218. #endif
  219. }
  220. static void
  221. dp264_srm_device_interrupt(unsigned long vector, struct pt_regs * regs)
  222. {
  223. int irq;
  224. irq = (vector - 0x800) >> 4;
  225. /*
  226. * The SRM console reports PCI interrupts with a vector calculated by:
  227. *
  228. * 0x900 + (0x10 * DRIR-bit)
  229. *
  230. * So bit 16 shows up as IRQ 32, etc.
  231. *
  232. * On DP264/BRICK/MONET, we adjust it down by 16 because at least
  233. * that many of the low order bits of the DRIR are not used, and
  234. * so we don't count them.
  235. */
  236. if (irq >= 32)
  237. irq -= 16;
  238. handle_irq(irq, regs);
  239. }
  240. static void
  241. clipper_srm_device_interrupt(unsigned long vector, struct pt_regs * regs)
  242. {
  243. int irq;
  244. irq = (vector - 0x800) >> 4;
  245. /*
  246. * The SRM console reports PCI interrupts with a vector calculated by:
  247. *
  248. * 0x900 + (0x10 * DRIR-bit)
  249. *
  250. * So bit 16 shows up as IRQ 32, etc.
  251. *
  252. * CLIPPER uses bits 8-47 for PCI interrupts, so we do not need
  253. * to scale down the vector reported, we just use it.
  254. *
  255. * Eg IRQ 24 is DRIR bit 8, etc, etc
  256. */
  257. handle_irq(irq, regs);
  258. }
  259. static void __init
  260. init_tsunami_irqs(struct hw_interrupt_type * ops, int imin, int imax)
  261. {
  262. long i;
  263. for (i = imin; i <= imax; ++i) {
  264. irq_desc[i].status = IRQ_DISABLED | IRQ_LEVEL;
  265. irq_desc[i].handler = ops;
  266. }
  267. }
  268. static void __init
  269. dp264_init_irq(void)
  270. {
  271. outb(0, DMA1_RESET_REG);
  272. outb(0, DMA2_RESET_REG);
  273. outb(DMA_MODE_CASCADE, DMA2_MODE_REG);
  274. outb(0, DMA2_MASK_REG);
  275. if (alpha_using_srm)
  276. alpha_mv.device_interrupt = dp264_srm_device_interrupt;
  277. tsunami_update_irq_hw(0);
  278. init_i8259a_irqs();
  279. init_tsunami_irqs(&dp264_irq_type, 16, 47);
  280. }
  281. static void __init
  282. clipper_init_irq(void)
  283. {
  284. outb(0, DMA1_RESET_REG);
  285. outb(0, DMA2_RESET_REG);
  286. outb(DMA_MODE_CASCADE, DMA2_MODE_REG);
  287. outb(0, DMA2_MASK_REG);
  288. if (alpha_using_srm)
  289. alpha_mv.device_interrupt = clipper_srm_device_interrupt;
  290. tsunami_update_irq_hw(0);
  291. init_i8259a_irqs();
  292. init_tsunami_irqs(&clipper_irq_type, 24, 63);
  293. }
  294. /*
  295. * PCI Fixup configuration.
  296. *
  297. * Summary @ TSUNAMI_CSR_DIM0:
  298. * Bit Meaning
  299. * 0-17 Unused
  300. *18 Interrupt SCSI B (Adaptec 7895 builtin)
  301. *19 Interrupt SCSI A (Adaptec 7895 builtin)
  302. *20 Interrupt Line D from slot 2 PCI0
  303. *21 Interrupt Line C from slot 2 PCI0
  304. *22 Interrupt Line B from slot 2 PCI0
  305. *23 Interrupt Line A from slot 2 PCI0
  306. *24 Interrupt Line D from slot 1 PCI0
  307. *25 Interrupt Line C from slot 1 PCI0
  308. *26 Interrupt Line B from slot 1 PCI0
  309. *27 Interrupt Line A from slot 1 PCI0
  310. *28 Interrupt Line D from slot 0 PCI0
  311. *29 Interrupt Line C from slot 0 PCI0
  312. *30 Interrupt Line B from slot 0 PCI0
  313. *31 Interrupt Line A from slot 0 PCI0
  314. *
  315. *32 Interrupt Line D from slot 3 PCI1
  316. *33 Interrupt Line C from slot 3 PCI1
  317. *34 Interrupt Line B from slot 3 PCI1
  318. *35 Interrupt Line A from slot 3 PCI1
  319. *36 Interrupt Line D from slot 2 PCI1
  320. *37 Interrupt Line C from slot 2 PCI1
  321. *38 Interrupt Line B from slot 2 PCI1
  322. *39 Interrupt Line A from slot 2 PCI1
  323. *40 Interrupt Line D from slot 1 PCI1
  324. *41 Interrupt Line C from slot 1 PCI1
  325. *42 Interrupt Line B from slot 1 PCI1
  326. *43 Interrupt Line A from slot 1 PCI1
  327. *44 Interrupt Line D from slot 0 PCI1
  328. *45 Interrupt Line C from slot 0 PCI1
  329. *46 Interrupt Line B from slot 0 PCI1
  330. *47 Interrupt Line A from slot 0 PCI1
  331. *48-52 Unused
  332. *53 PCI0 NMI (from Cypress)
  333. *54 PCI0 SMI INT (from Cypress)
  334. *55 PCI0 ISA Interrupt (from Cypress)
  335. *56-60 Unused
  336. *61 PCI1 Bus Error
  337. *62 PCI0 Bus Error
  338. *63 Reserved
  339. *
  340. * IdSel
  341. * 5 Cypress Bridge I/O
  342. * 6 SCSI Adaptec builtin
  343. * 7 64 bit PCI option slot 0 (all busses)
  344. * 8 64 bit PCI option slot 1 (all busses)
  345. * 9 64 bit PCI option slot 2 (all busses)
  346. * 10 64 bit PCI option slot 3 (not bus 0)
  347. */
  348. static int __init
  349. isa_irq_fixup(struct pci_dev *dev, int irq)
  350. {
  351. u8 irq8;
  352. if (irq > 0)
  353. return irq;
  354. /* This interrupt is routed via ISA bridge, so we'll
  355. just have to trust whatever value the console might
  356. have assigned. */
  357. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq8);
  358. return irq8 & 0xf;
  359. }
  360. static int __init
  361. dp264_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
  362. {
  363. static char irq_tab[6][5] __initdata = {
  364. /*INT INTA INTB INTC INTD */
  365. { -1, -1, -1, -1, -1}, /* IdSel 5 ISA Bridge */
  366. { 16+ 3, 16+ 3, 16+ 2, 16+ 2, 16+ 2}, /* IdSel 6 SCSI builtin*/
  367. { 16+15, 16+15, 16+14, 16+13, 16+12}, /* IdSel 7 slot 0 */
  368. { 16+11, 16+11, 16+10, 16+ 9, 16+ 8}, /* IdSel 8 slot 1 */
  369. { 16+ 7, 16+ 7, 16+ 6, 16+ 5, 16+ 4}, /* IdSel 9 slot 2 */
  370. { 16+ 3, 16+ 3, 16+ 2, 16+ 1, 16+ 0} /* IdSel 10 slot 3 */
  371. };
  372. const long min_idsel = 5, max_idsel = 10, irqs_per_slot = 5;
  373. struct pci_controller *hose = dev->sysdata;
  374. int irq = COMMON_TABLE_LOOKUP;
  375. if (irq > 0)
  376. irq += 16 * hose->index;
  377. return isa_irq_fixup(dev, irq);
  378. }
  379. static int __init
  380. monet_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
  381. {
  382. static char irq_tab[13][5] __initdata = {
  383. /*INT INTA INTB INTC INTD */
  384. { 45, 45, 45, 45, 45}, /* IdSel 3 21143 PCI1 */
  385. { -1, -1, -1, -1, -1}, /* IdSel 4 unused */
  386. { -1, -1, -1, -1, -1}, /* IdSel 5 unused */
  387. { 47, 47, 47, 47, 47}, /* IdSel 6 SCSI PCI1 */
  388. { -1, -1, -1, -1, -1}, /* IdSel 7 ISA Bridge */
  389. { -1, -1, -1, -1, -1}, /* IdSel 8 P2P PCI1 */
  390. #if 1
  391. { 28, 28, 29, 30, 31}, /* IdSel 14 slot 4 PCI2*/
  392. { 24, 24, 25, 26, 27}, /* IdSel 15 slot 5 PCI2*/
  393. #else
  394. { -1, -1, -1, -1, -1}, /* IdSel 9 unused */
  395. { -1, -1, -1, -1, -1}, /* IdSel 10 unused */
  396. #endif
  397. { 40, 40, 41, 42, 43}, /* IdSel 11 slot 1 PCI0*/
  398. { 36, 36, 37, 38, 39}, /* IdSel 12 slot 2 PCI0*/
  399. { 32, 32, 33, 34, 35}, /* IdSel 13 slot 3 PCI0*/
  400. { 28, 28, 29, 30, 31}, /* IdSel 14 slot 4 PCI2*/
  401. { 24, 24, 25, 26, 27} /* IdSel 15 slot 5 PCI2*/
  402. };
  403. const long min_idsel = 3, max_idsel = 15, irqs_per_slot = 5;
  404. return isa_irq_fixup(dev, COMMON_TABLE_LOOKUP);
  405. }
  406. static u8 __init
  407. monet_swizzle(struct pci_dev *dev, u8 *pinp)
  408. {
  409. struct pci_controller *hose = dev->sysdata;
  410. int slot, pin = *pinp;
  411. if (!dev->bus->parent) {
  412. slot = PCI_SLOT(dev->devfn);
  413. }
  414. /* Check for the built-in bridge on hose 1. */
  415. else if (hose->index == 1 && PCI_SLOT(dev->bus->self->devfn) == 8) {
  416. slot = PCI_SLOT(dev->devfn);
  417. } else {
  418. /* Must be a card-based bridge. */
  419. do {
  420. /* Check for built-in bridge on hose 1. */
  421. if (hose->index == 1 &&
  422. PCI_SLOT(dev->bus->self->devfn) == 8) {
  423. slot = PCI_SLOT(dev->devfn);
  424. break;
  425. }
  426. pin = bridge_swizzle(pin, PCI_SLOT(dev->devfn)) ;
  427. /* Move up the chain of bridges. */
  428. dev = dev->bus->self;
  429. /* Slot of the next bridge. */
  430. slot = PCI_SLOT(dev->devfn);
  431. } while (dev->bus->self);
  432. }
  433. *pinp = pin;
  434. return slot;
  435. }
  436. static int __init
  437. webbrick_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
  438. {
  439. static char irq_tab[13][5] __initdata = {
  440. /*INT INTA INTB INTC INTD */
  441. { -1, -1, -1, -1, -1}, /* IdSel 7 ISA Bridge */
  442. { -1, -1, -1, -1, -1}, /* IdSel 8 unused */
  443. { 29, 29, 29, 29, 29}, /* IdSel 9 21143 #1 */
  444. { -1, -1, -1, -1, -1}, /* IdSel 10 unused */
  445. { 30, 30, 30, 30, 30}, /* IdSel 11 21143 #2 */
  446. { -1, -1, -1, -1, -1}, /* IdSel 12 unused */
  447. { -1, -1, -1, -1, -1}, /* IdSel 13 unused */
  448. { 35, 35, 34, 33, 32}, /* IdSel 14 slot 0 */
  449. { 39, 39, 38, 37, 36}, /* IdSel 15 slot 1 */
  450. { 43, 43, 42, 41, 40}, /* IdSel 16 slot 2 */
  451. { 47, 47, 46, 45, 44}, /* IdSel 17 slot 3 */
  452. };
  453. const long min_idsel = 7, max_idsel = 17, irqs_per_slot = 5;
  454. return isa_irq_fixup(dev, COMMON_TABLE_LOOKUP);
  455. }
  456. static int __init
  457. clipper_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
  458. {
  459. static char irq_tab[7][5] __initdata = {
  460. /*INT INTA INTB INTC INTD */
  461. { 16+ 8, 16+ 8, 16+ 9, 16+10, 16+11}, /* IdSel 1 slot 1 */
  462. { 16+12, 16+12, 16+13, 16+14, 16+15}, /* IdSel 2 slot 2 */
  463. { 16+16, 16+16, 16+17, 16+18, 16+19}, /* IdSel 3 slot 3 */
  464. { 16+20, 16+20, 16+21, 16+22, 16+23}, /* IdSel 4 slot 4 */
  465. { 16+24, 16+24, 16+25, 16+26, 16+27}, /* IdSel 5 slot 5 */
  466. { 16+28, 16+28, 16+29, 16+30, 16+31}, /* IdSel 6 slot 6 */
  467. { -1, -1, -1, -1, -1} /* IdSel 7 ISA Bridge */
  468. };
  469. const long min_idsel = 1, max_idsel = 7, irqs_per_slot = 5;
  470. struct pci_controller *hose = dev->sysdata;
  471. int irq = COMMON_TABLE_LOOKUP;
  472. if (irq > 0)
  473. irq += 16 * hose->index;
  474. return isa_irq_fixup(dev, irq);
  475. }
  476. static void __init
  477. dp264_init_pci(void)
  478. {
  479. common_init_pci();
  480. SMC669_Init(0);
  481. }
  482. static void __init
  483. monet_init_pci(void)
  484. {
  485. common_init_pci();
  486. SMC669_Init(1);
  487. es1888_init();
  488. }
  489. static void __init
  490. webbrick_init_arch(void)
  491. {
  492. tsunami_init_arch();
  493. /* Tsunami caches 4 PTEs at a time; DS10 has only 1 hose. */
  494. hose_head->sg_isa->align_entry = 4;
  495. hose_head->sg_pci->align_entry = 4;
  496. }
  497. /*
  498. * The System Vectors
  499. */
  500. struct alpha_machine_vector dp264_mv __initmv = {
  501. .vector_name = "DP264",
  502. DO_EV6_MMU,
  503. DO_DEFAULT_RTC,
  504. DO_TSUNAMI_IO,
  505. .machine_check = tsunami_machine_check,
  506. .max_isa_dma_address = ALPHA_MAX_ISA_DMA_ADDRESS,
  507. .min_io_address = DEFAULT_IO_BASE,
  508. .min_mem_address = DEFAULT_MEM_BASE,
  509. .pci_dac_offset = TSUNAMI_DAC_OFFSET,
  510. .nr_irqs = 64,
  511. .device_interrupt = dp264_device_interrupt,
  512. .init_arch = tsunami_init_arch,
  513. .init_irq = dp264_init_irq,
  514. .init_rtc = common_init_rtc,
  515. .init_pci = dp264_init_pci,
  516. .kill_arch = tsunami_kill_arch,
  517. .pci_map_irq = dp264_map_irq,
  518. .pci_swizzle = common_swizzle,
  519. };
  520. ALIAS_MV(dp264)
  521. struct alpha_machine_vector monet_mv __initmv = {
  522. .vector_name = "Monet",
  523. DO_EV6_MMU,
  524. DO_DEFAULT_RTC,
  525. DO_TSUNAMI_IO,
  526. .machine_check = tsunami_machine_check,
  527. .max_isa_dma_address = ALPHA_MAX_ISA_DMA_ADDRESS,
  528. .min_io_address = DEFAULT_IO_BASE,
  529. .min_mem_address = DEFAULT_MEM_BASE,
  530. .pci_dac_offset = TSUNAMI_DAC_OFFSET,
  531. .nr_irqs = 64,
  532. .device_interrupt = dp264_device_interrupt,
  533. .init_arch = tsunami_init_arch,
  534. .init_irq = dp264_init_irq,
  535. .init_rtc = common_init_rtc,
  536. .init_pci = monet_init_pci,
  537. .kill_arch = tsunami_kill_arch,
  538. .pci_map_irq = monet_map_irq,
  539. .pci_swizzle = monet_swizzle,
  540. };
  541. struct alpha_machine_vector webbrick_mv __initmv = {
  542. .vector_name = "Webbrick",
  543. DO_EV6_MMU,
  544. DO_DEFAULT_RTC,
  545. DO_TSUNAMI_IO,
  546. .machine_check = tsunami_machine_check,
  547. .max_isa_dma_address = ALPHA_MAX_ISA_DMA_ADDRESS,
  548. .min_io_address = DEFAULT_IO_BASE,
  549. .min_mem_address = DEFAULT_MEM_BASE,
  550. .pci_dac_offset = TSUNAMI_DAC_OFFSET,
  551. .nr_irqs = 64,
  552. .device_interrupt = dp264_device_interrupt,
  553. .init_arch = webbrick_init_arch,
  554. .init_irq = dp264_init_irq,
  555. .init_rtc = common_init_rtc,
  556. .init_pci = common_init_pci,
  557. .kill_arch = tsunami_kill_arch,
  558. .pci_map_irq = webbrick_map_irq,
  559. .pci_swizzle = common_swizzle,
  560. };
  561. struct alpha_machine_vector clipper_mv __initmv = {
  562. .vector_name = "Clipper",
  563. DO_EV6_MMU,
  564. DO_DEFAULT_RTC,
  565. DO_TSUNAMI_IO,
  566. .machine_check = tsunami_machine_check,
  567. .max_isa_dma_address = ALPHA_MAX_ISA_DMA_ADDRESS,
  568. .min_io_address = DEFAULT_IO_BASE,
  569. .min_mem_address = DEFAULT_MEM_BASE,
  570. .pci_dac_offset = TSUNAMI_DAC_OFFSET,
  571. .nr_irqs = 64,
  572. .device_interrupt = dp264_device_interrupt,
  573. .init_arch = tsunami_init_arch,
  574. .init_irq = clipper_init_irq,
  575. .init_rtc = common_init_rtc,
  576. .init_pci = common_init_pci,
  577. .kill_arch = tsunami_kill_arch,
  578. .pci_map_irq = clipper_map_irq,
  579. .pci_swizzle = common_swizzle,
  580. };
  581. /* Sharks strongly resemble Clipper, at least as far
  582. * as interrupt routing, etc, so we're using the
  583. * same functions as Clipper does
  584. */
  585. struct alpha_machine_vector shark_mv __initmv = {
  586. .vector_name = "Shark",
  587. DO_EV6_MMU,
  588. DO_DEFAULT_RTC,
  589. DO_TSUNAMI_IO,
  590. .machine_check = tsunami_machine_check,
  591. .max_isa_dma_address = ALPHA_MAX_ISA_DMA_ADDRESS,
  592. .min_io_address = DEFAULT_IO_BASE,
  593. .min_mem_address = DEFAULT_MEM_BASE,
  594. .pci_dac_offset = TSUNAMI_DAC_OFFSET,
  595. .nr_irqs = 64,
  596. .device_interrupt = dp264_device_interrupt,
  597. .init_arch = tsunami_init_arch,
  598. .init_irq = clipper_init_irq,
  599. .init_rtc = common_init_rtc,
  600. .init_pci = common_init_pci,
  601. .kill_arch = tsunami_kill_arch,
  602. .pci_map_irq = clipper_map_irq,
  603. .pci_swizzle = common_swizzle,
  604. };
  605. /* No alpha_mv alias for webbrick/monet/clipper, since we compile them
  606. in unconditionally with DP264; setup_arch knows how to cope. */