omap-mcpdm.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540
  1. /*
  2. * omap-mcpdm.c -- OMAP ALSA SoC DAI driver using McPDM port
  3. *
  4. * Copyright (C) 2009 - 2011 Texas Instruments
  5. *
  6. * Author: Misael Lopez Cruz <misael.lopez@ti.com>
  7. * Contact: Jorge Eduardo Candelaria <x0107209@ti.com>
  8. * Margarita Olaya <magi.olaya@ti.com>
  9. * Peter Ujfalusi <peter.ujfalusi@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * version 2 as published by the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope that it will be useful, but
  16. * WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  18. * General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  23. * 02110-1301 USA
  24. *
  25. */
  26. #include <linux/init.h>
  27. #include <linux/module.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/err.h>
  31. #include <linux/io.h>
  32. #include <linux/irq.h>
  33. #include <linux/slab.h>
  34. #include <linux/pm_runtime.h>
  35. #include <linux/of_device.h>
  36. #include <sound/core.h>
  37. #include <sound/pcm.h>
  38. #include <sound/pcm_params.h>
  39. #include <sound/soc.h>
  40. #include <sound/dmaengine_pcm.h>
  41. #include "omap-mcpdm.h"
  42. struct mcpdm_link_config {
  43. u32 link_mask; /* channel mask for the direction */
  44. u32 threshold; /* FIFO threshold */
  45. };
  46. struct omap_mcpdm {
  47. struct device *dev;
  48. unsigned long phys_base;
  49. void __iomem *io_base;
  50. int irq;
  51. struct mutex mutex;
  52. /* Playback/Capture configuration */
  53. struct mcpdm_link_config config[2];
  54. /* McPDM dn offsets for rx1, and 2 channels */
  55. u32 dn_rx_offset;
  56. /* McPDM needs to be restarted due to runtime reconfiguration */
  57. bool restart;
  58. struct snd_dmaengine_dai_dma_data dma_data[2];
  59. unsigned int dma_req[2];
  60. };
  61. /*
  62. * Stream DMA parameters
  63. */
  64. static inline void omap_mcpdm_write(struct omap_mcpdm *mcpdm, u16 reg, u32 val)
  65. {
  66. __raw_writel(val, mcpdm->io_base + reg);
  67. }
  68. static inline int omap_mcpdm_read(struct omap_mcpdm *mcpdm, u16 reg)
  69. {
  70. return __raw_readl(mcpdm->io_base + reg);
  71. }
  72. #ifdef DEBUG
  73. static void omap_mcpdm_reg_dump(struct omap_mcpdm *mcpdm)
  74. {
  75. dev_dbg(mcpdm->dev, "***********************\n");
  76. dev_dbg(mcpdm->dev, "IRQSTATUS_RAW: 0x%04x\n",
  77. omap_mcpdm_read(mcpdm, MCPDM_REG_IRQSTATUS_RAW));
  78. dev_dbg(mcpdm->dev, "IRQSTATUS: 0x%04x\n",
  79. omap_mcpdm_read(mcpdm, MCPDM_REG_IRQSTATUS));
  80. dev_dbg(mcpdm->dev, "IRQENABLE_SET: 0x%04x\n",
  81. omap_mcpdm_read(mcpdm, MCPDM_REG_IRQENABLE_SET));
  82. dev_dbg(mcpdm->dev, "IRQENABLE_CLR: 0x%04x\n",
  83. omap_mcpdm_read(mcpdm, MCPDM_REG_IRQENABLE_CLR));
  84. dev_dbg(mcpdm->dev, "IRQWAKE_EN: 0x%04x\n",
  85. omap_mcpdm_read(mcpdm, MCPDM_REG_IRQWAKE_EN));
  86. dev_dbg(mcpdm->dev, "DMAENABLE_SET: 0x%04x\n",
  87. omap_mcpdm_read(mcpdm, MCPDM_REG_DMAENABLE_SET));
  88. dev_dbg(mcpdm->dev, "DMAENABLE_CLR: 0x%04x\n",
  89. omap_mcpdm_read(mcpdm, MCPDM_REG_DMAENABLE_CLR));
  90. dev_dbg(mcpdm->dev, "DMAWAKEEN: 0x%04x\n",
  91. omap_mcpdm_read(mcpdm, MCPDM_REG_DMAWAKEEN));
  92. dev_dbg(mcpdm->dev, "CTRL: 0x%04x\n",
  93. omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL));
  94. dev_dbg(mcpdm->dev, "DN_DATA: 0x%04x\n",
  95. omap_mcpdm_read(mcpdm, MCPDM_REG_DN_DATA));
  96. dev_dbg(mcpdm->dev, "UP_DATA: 0x%04x\n",
  97. omap_mcpdm_read(mcpdm, MCPDM_REG_UP_DATA));
  98. dev_dbg(mcpdm->dev, "FIFO_CTRL_DN: 0x%04x\n",
  99. omap_mcpdm_read(mcpdm, MCPDM_REG_FIFO_CTRL_DN));
  100. dev_dbg(mcpdm->dev, "FIFO_CTRL_UP: 0x%04x\n",
  101. omap_mcpdm_read(mcpdm, MCPDM_REG_FIFO_CTRL_UP));
  102. dev_dbg(mcpdm->dev, "***********************\n");
  103. }
  104. #else
  105. static void omap_mcpdm_reg_dump(struct omap_mcpdm *mcpdm) {}
  106. #endif
  107. /*
  108. * Enables the transfer through the PDM interface to/from the Phoenix
  109. * codec by enabling the corresponding UP or DN channels.
  110. */
  111. static void omap_mcpdm_start(struct omap_mcpdm *mcpdm)
  112. {
  113. u32 ctrl = omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL);
  114. u32 link_mask = mcpdm->config[0].link_mask | mcpdm->config[1].link_mask;
  115. ctrl |= (MCPDM_SW_DN_RST | MCPDM_SW_UP_RST);
  116. omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
  117. ctrl |= link_mask;
  118. omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
  119. ctrl &= ~(MCPDM_SW_DN_RST | MCPDM_SW_UP_RST);
  120. omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
  121. }
  122. /*
  123. * Disables the transfer through the PDM interface to/from the Phoenix
  124. * codec by disabling the corresponding UP or DN channels.
  125. */
  126. static void omap_mcpdm_stop(struct omap_mcpdm *mcpdm)
  127. {
  128. u32 ctrl = omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL);
  129. u32 link_mask = MCPDM_PDM_DN_MASK | MCPDM_PDM_UP_MASK;
  130. ctrl |= (MCPDM_SW_DN_RST | MCPDM_SW_UP_RST);
  131. omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
  132. ctrl &= ~(link_mask);
  133. omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
  134. ctrl &= ~(MCPDM_SW_DN_RST | MCPDM_SW_UP_RST);
  135. omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
  136. }
  137. /*
  138. * Is the physical McPDM interface active.
  139. */
  140. static inline int omap_mcpdm_active(struct omap_mcpdm *mcpdm)
  141. {
  142. return omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL) &
  143. (MCPDM_PDM_DN_MASK | MCPDM_PDM_UP_MASK);
  144. }
  145. /*
  146. * Configures McPDM uplink, and downlink for audio.
  147. * This function should be called before omap_mcpdm_start.
  148. */
  149. static void omap_mcpdm_open_streams(struct omap_mcpdm *mcpdm)
  150. {
  151. omap_mcpdm_write(mcpdm, MCPDM_REG_IRQENABLE_SET,
  152. MCPDM_DN_IRQ_EMPTY | MCPDM_DN_IRQ_FULL |
  153. MCPDM_UP_IRQ_EMPTY | MCPDM_UP_IRQ_FULL);
  154. /* Enable DN RX1/2 offset cancellation feature, if configured */
  155. if (mcpdm->dn_rx_offset) {
  156. u32 dn_offset = mcpdm->dn_rx_offset;
  157. omap_mcpdm_write(mcpdm, MCPDM_REG_DN_OFFSET, dn_offset);
  158. dn_offset |= (MCPDM_DN_OFST_RX1_EN | MCPDM_DN_OFST_RX2_EN);
  159. omap_mcpdm_write(mcpdm, MCPDM_REG_DN_OFFSET, dn_offset);
  160. }
  161. omap_mcpdm_write(mcpdm, MCPDM_REG_FIFO_CTRL_DN,
  162. mcpdm->config[SNDRV_PCM_STREAM_PLAYBACK].threshold);
  163. omap_mcpdm_write(mcpdm, MCPDM_REG_FIFO_CTRL_UP,
  164. mcpdm->config[SNDRV_PCM_STREAM_CAPTURE].threshold);
  165. omap_mcpdm_write(mcpdm, MCPDM_REG_DMAENABLE_SET,
  166. MCPDM_DMA_DN_ENABLE | MCPDM_DMA_UP_ENABLE);
  167. }
  168. /*
  169. * Cleans McPDM uplink, and downlink configuration.
  170. * This function should be called when the stream is closed.
  171. */
  172. static void omap_mcpdm_close_streams(struct omap_mcpdm *mcpdm)
  173. {
  174. /* Disable irq request generation for downlink */
  175. omap_mcpdm_write(mcpdm, MCPDM_REG_IRQENABLE_CLR,
  176. MCPDM_DN_IRQ_EMPTY | MCPDM_DN_IRQ_FULL);
  177. /* Disable DMA request generation for downlink */
  178. omap_mcpdm_write(mcpdm, MCPDM_REG_DMAENABLE_CLR, MCPDM_DMA_DN_ENABLE);
  179. /* Disable irq request generation for uplink */
  180. omap_mcpdm_write(mcpdm, MCPDM_REG_IRQENABLE_CLR,
  181. MCPDM_UP_IRQ_EMPTY | MCPDM_UP_IRQ_FULL);
  182. /* Disable DMA request generation for uplink */
  183. omap_mcpdm_write(mcpdm, MCPDM_REG_DMAENABLE_CLR, MCPDM_DMA_UP_ENABLE);
  184. /* Disable RX1/2 offset cancellation */
  185. if (mcpdm->dn_rx_offset)
  186. omap_mcpdm_write(mcpdm, MCPDM_REG_DN_OFFSET, 0);
  187. }
  188. static irqreturn_t omap_mcpdm_irq_handler(int irq, void *dev_id)
  189. {
  190. struct omap_mcpdm *mcpdm = dev_id;
  191. int irq_status;
  192. irq_status = omap_mcpdm_read(mcpdm, MCPDM_REG_IRQSTATUS);
  193. /* Acknowledge irq event */
  194. omap_mcpdm_write(mcpdm, MCPDM_REG_IRQSTATUS, irq_status);
  195. if (irq_status & MCPDM_DN_IRQ_FULL)
  196. dev_dbg(mcpdm->dev, "DN (playback) FIFO Full\n");
  197. if (irq_status & MCPDM_DN_IRQ_EMPTY)
  198. dev_dbg(mcpdm->dev, "DN (playback) FIFO Empty\n");
  199. if (irq_status & MCPDM_DN_IRQ)
  200. dev_dbg(mcpdm->dev, "DN (playback) write request\n");
  201. if (irq_status & MCPDM_UP_IRQ_FULL)
  202. dev_dbg(mcpdm->dev, "UP (capture) FIFO Full\n");
  203. if (irq_status & MCPDM_UP_IRQ_EMPTY)
  204. dev_dbg(mcpdm->dev, "UP (capture) FIFO Empty\n");
  205. if (irq_status & MCPDM_UP_IRQ)
  206. dev_dbg(mcpdm->dev, "UP (capture) write request\n");
  207. return IRQ_HANDLED;
  208. }
  209. static int omap_mcpdm_dai_startup(struct snd_pcm_substream *substream,
  210. struct snd_soc_dai *dai)
  211. {
  212. struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
  213. mutex_lock(&mcpdm->mutex);
  214. if (!dai->active) {
  215. u32 ctrl = omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL);
  216. omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl | MCPDM_WD_EN);
  217. omap_mcpdm_open_streams(mcpdm);
  218. }
  219. mutex_unlock(&mcpdm->mutex);
  220. snd_soc_dai_set_dma_data(dai, substream,
  221. &mcpdm->dma_data[substream->stream]);
  222. return 0;
  223. }
  224. static void omap_mcpdm_dai_shutdown(struct snd_pcm_substream *substream,
  225. struct snd_soc_dai *dai)
  226. {
  227. struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
  228. mutex_lock(&mcpdm->mutex);
  229. if (!dai->active) {
  230. if (omap_mcpdm_active(mcpdm)) {
  231. omap_mcpdm_stop(mcpdm);
  232. omap_mcpdm_close_streams(mcpdm);
  233. mcpdm->config[0].link_mask = 0;
  234. mcpdm->config[1].link_mask = 0;
  235. }
  236. }
  237. mutex_unlock(&mcpdm->mutex);
  238. }
  239. static int omap_mcpdm_dai_hw_params(struct snd_pcm_substream *substream,
  240. struct snd_pcm_hw_params *params,
  241. struct snd_soc_dai *dai)
  242. {
  243. struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
  244. int stream = substream->stream;
  245. struct snd_dmaengine_dai_dma_data *dma_data;
  246. u32 threshold;
  247. int channels;
  248. int link_mask = 0;
  249. channels = params_channels(params);
  250. switch (channels) {
  251. case 5:
  252. if (stream == SNDRV_PCM_STREAM_CAPTURE)
  253. /* up to 3 channels for capture */
  254. return -EINVAL;
  255. link_mask |= 1 << 4;
  256. case 4:
  257. if (stream == SNDRV_PCM_STREAM_CAPTURE)
  258. /* up to 3 channels for capture */
  259. return -EINVAL;
  260. link_mask |= 1 << 3;
  261. case 3:
  262. link_mask |= 1 << 2;
  263. case 2:
  264. link_mask |= 1 << 1;
  265. case 1:
  266. link_mask |= 1 << 0;
  267. break;
  268. default:
  269. /* unsupported number of channels */
  270. return -EINVAL;
  271. }
  272. dma_data = snd_soc_dai_get_dma_data(dai, substream);
  273. threshold = mcpdm->config[stream].threshold;
  274. /* Configure McPDM channels, and DMA packet size */
  275. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  276. link_mask <<= 3;
  277. /* If capture is not running assume a stereo stream to come */
  278. if (!mcpdm->config[!stream].link_mask)
  279. mcpdm->config[!stream].link_mask = 0x3;
  280. dma_data->maxburst =
  281. (MCPDM_DN_THRES_MAX - threshold) * channels;
  282. } else {
  283. /* If playback is not running assume a stereo stream to come */
  284. if (!mcpdm->config[!stream].link_mask)
  285. mcpdm->config[!stream].link_mask = (0x3 << 3);
  286. dma_data->maxburst = threshold * channels;
  287. }
  288. /* Check if we need to restart McPDM with this stream */
  289. if (mcpdm->config[stream].link_mask &&
  290. mcpdm->config[stream].link_mask != link_mask)
  291. mcpdm->restart = true;
  292. mcpdm->config[stream].link_mask = link_mask;
  293. return 0;
  294. }
  295. static int omap_mcpdm_prepare(struct snd_pcm_substream *substream,
  296. struct snd_soc_dai *dai)
  297. {
  298. struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
  299. if (!omap_mcpdm_active(mcpdm)) {
  300. omap_mcpdm_start(mcpdm);
  301. omap_mcpdm_reg_dump(mcpdm);
  302. } else if (mcpdm->restart) {
  303. omap_mcpdm_stop(mcpdm);
  304. omap_mcpdm_start(mcpdm);
  305. mcpdm->restart = false;
  306. omap_mcpdm_reg_dump(mcpdm);
  307. }
  308. return 0;
  309. }
  310. static const struct snd_soc_dai_ops omap_mcpdm_dai_ops = {
  311. .startup = omap_mcpdm_dai_startup,
  312. .shutdown = omap_mcpdm_dai_shutdown,
  313. .hw_params = omap_mcpdm_dai_hw_params,
  314. .prepare = omap_mcpdm_prepare,
  315. };
  316. static int omap_mcpdm_probe(struct snd_soc_dai *dai)
  317. {
  318. struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
  319. int ret;
  320. pm_runtime_enable(mcpdm->dev);
  321. /* Disable lines while request is ongoing */
  322. pm_runtime_get_sync(mcpdm->dev);
  323. omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, 0x00);
  324. ret = devm_request_irq(mcpdm->dev, mcpdm->irq, omap_mcpdm_irq_handler,
  325. 0, "McPDM", (void *)mcpdm);
  326. pm_runtime_put_sync(mcpdm->dev);
  327. if (ret) {
  328. dev_err(mcpdm->dev, "Request for IRQ failed\n");
  329. pm_runtime_disable(mcpdm->dev);
  330. }
  331. /* Configure McPDM threshold values */
  332. mcpdm->config[SNDRV_PCM_STREAM_PLAYBACK].threshold = 2;
  333. mcpdm->config[SNDRV_PCM_STREAM_CAPTURE].threshold =
  334. MCPDM_UP_THRES_MAX - 3;
  335. return ret;
  336. }
  337. static int omap_mcpdm_remove(struct snd_soc_dai *dai)
  338. {
  339. struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
  340. pm_runtime_disable(mcpdm->dev);
  341. return 0;
  342. }
  343. #define OMAP_MCPDM_RATES (SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000)
  344. #define OMAP_MCPDM_FORMATS SNDRV_PCM_FMTBIT_S32_LE
  345. static struct snd_soc_dai_driver omap_mcpdm_dai = {
  346. .probe = omap_mcpdm_probe,
  347. .remove = omap_mcpdm_remove,
  348. .probe_order = SND_SOC_COMP_ORDER_LATE,
  349. .remove_order = SND_SOC_COMP_ORDER_EARLY,
  350. .playback = {
  351. .channels_min = 1,
  352. .channels_max = 5,
  353. .rates = OMAP_MCPDM_RATES,
  354. .formats = OMAP_MCPDM_FORMATS,
  355. .sig_bits = 24,
  356. },
  357. .capture = {
  358. .channels_min = 1,
  359. .channels_max = 3,
  360. .rates = OMAP_MCPDM_RATES,
  361. .formats = OMAP_MCPDM_FORMATS,
  362. .sig_bits = 24,
  363. },
  364. .ops = &omap_mcpdm_dai_ops,
  365. };
  366. static const struct snd_soc_component_driver omap_mcpdm_component = {
  367. .name = "omap-mcpdm",
  368. };
  369. void omap_mcpdm_configure_dn_offsets(struct snd_soc_pcm_runtime *rtd,
  370. u8 rx1, u8 rx2)
  371. {
  372. struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(rtd->cpu_dai);
  373. mcpdm->dn_rx_offset = MCPDM_DNOFST_RX1(rx1) | MCPDM_DNOFST_RX2(rx2);
  374. }
  375. EXPORT_SYMBOL_GPL(omap_mcpdm_configure_dn_offsets);
  376. static int asoc_mcpdm_probe(struct platform_device *pdev)
  377. {
  378. struct omap_mcpdm *mcpdm;
  379. struct resource *res;
  380. mcpdm = devm_kzalloc(&pdev->dev, sizeof(struct omap_mcpdm), GFP_KERNEL);
  381. if (!mcpdm)
  382. return -ENOMEM;
  383. platform_set_drvdata(pdev, mcpdm);
  384. mutex_init(&mcpdm->mutex);
  385. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dma");
  386. if (res == NULL)
  387. return -ENOMEM;
  388. mcpdm->dma_data[0].addr = res->start + MCPDM_REG_DN_DATA;
  389. mcpdm->dma_data[1].addr = res->start + MCPDM_REG_UP_DATA;
  390. res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "dn_link");
  391. if (!res)
  392. return -ENODEV;
  393. mcpdm->dma_req[0] = res->start;
  394. mcpdm->dma_data[0].filter_data = &mcpdm->dma_req[0];
  395. res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "up_link");
  396. if (!res)
  397. return -ENODEV;
  398. mcpdm->dma_req[1] = res->start;
  399. mcpdm->dma_data[1].filter_data = &mcpdm->dma_req[1];
  400. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
  401. if (res == NULL)
  402. return -ENOMEM;
  403. mcpdm->io_base = devm_ioremap_resource(&pdev->dev, res);
  404. if (IS_ERR(mcpdm->io_base))
  405. return PTR_ERR(mcpdm->io_base);
  406. mcpdm->irq = platform_get_irq(pdev, 0);
  407. if (mcpdm->irq < 0)
  408. return mcpdm->irq;
  409. mcpdm->dev = &pdev->dev;
  410. return snd_soc_register_component(&pdev->dev, &omap_mcpdm_component,
  411. &omap_mcpdm_dai, 1);
  412. }
  413. static int asoc_mcpdm_remove(struct platform_device *pdev)
  414. {
  415. snd_soc_unregister_component(&pdev->dev);
  416. return 0;
  417. }
  418. static const struct of_device_id omap_mcpdm_of_match[] = {
  419. { .compatible = "ti,omap4-mcpdm", },
  420. { }
  421. };
  422. MODULE_DEVICE_TABLE(of, omap_mcpdm_of_match);
  423. static struct platform_driver asoc_mcpdm_driver = {
  424. .driver = {
  425. .name = "omap-mcpdm",
  426. .owner = THIS_MODULE,
  427. .of_match_table = omap_mcpdm_of_match,
  428. },
  429. .probe = asoc_mcpdm_probe,
  430. .remove = asoc_mcpdm_remove,
  431. };
  432. module_platform_driver(asoc_mcpdm_driver);
  433. MODULE_ALIAS("platform:omap-mcpdm");
  434. MODULE_AUTHOR("Misael Lopez Cruz <misael.lopez@ti.com>");
  435. MODULE_DESCRIPTION("OMAP PDM SoC Interface");
  436. MODULE_LICENSE("GPL");