saa7115.h 2.4 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768
  1. /*
  2. saa7115.h - definition for saa7111/3/4/5 inputs and frequency flags
  3. Copyright (C) 2006 Hans Verkuil (hverkuil@xs4all.nl)
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. */
  16. #ifndef _SAA7115_H_
  17. #define _SAA7115_H_
  18. /* s_routing inputs, outputs, and config */
  19. /* SAA7111/3/4/5 HW inputs */
  20. #define SAA7115_COMPOSITE0 0
  21. #define SAA7115_COMPOSITE1 1
  22. #define SAA7115_COMPOSITE2 2
  23. #define SAA7115_COMPOSITE3 3
  24. #define SAA7115_COMPOSITE4 4 /* not available for the saa7111/3 */
  25. #define SAA7115_COMPOSITE5 5 /* not available for the saa7111/3 */
  26. #define SAA7115_SVIDEO0 6
  27. #define SAA7115_SVIDEO1 7
  28. #define SAA7115_SVIDEO2 8
  29. #define SAA7115_SVIDEO3 9
  30. /* outputs */
  31. #define SAA7115_IPORT_ON 1
  32. #define SAA7115_IPORT_OFF 0
  33. /* SAA7111 specific outputs. */
  34. #define SAA7111_VBI_BYPASS 2
  35. #define SAA7111_FMT_YUV422 0x00
  36. #define SAA7111_FMT_RGB 0x40
  37. #define SAA7111_FMT_CCIR 0x80
  38. #define SAA7111_FMT_YUV411 0xc0
  39. /* config flags */
  40. /* Register 0x85 should set bit 0 to 0 (it's 1 by default). This bit
  41. * controls the IDQ signal polarity which is set to 'inverted' if the bit
  42. * it 1 and to 'default' if it is 0. */
  43. #define SAA7115_IDQ_IS_DEFAULT (1 << 0)
  44. /* s_crystal_freq values and flags */
  45. /* SAA7115 v4l2_crystal_freq frequency values */
  46. #define SAA7115_FREQ_32_11_MHZ 32110000 /* 32.11 MHz crystal, SAA7114/5 only */
  47. #define SAA7115_FREQ_24_576_MHZ 24576000 /* 24.576 MHz crystal */
  48. /* SAA7115 v4l2_crystal_freq audio clock control flags */
  49. #define SAA7115_FREQ_FL_UCGC (1 << 0) /* SA 3A[7], UCGC, SAA7115 only */
  50. #define SAA7115_FREQ_FL_CGCDIV (1 << 1) /* SA 3A[6], CGCDIV, SAA7115 only */
  51. #define SAA7115_FREQ_FL_APLL (1 << 2) /* SA 3A[3], APLL, SAA7114/5 only */
  52. #define SAA7115_FREQ_FL_DOUBLE_ASCLK (1 << 3) /* SA 39, LRDIV, SAA7114/5 only */
  53. #endif