hdmi.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179
  1. /*
  2. * hdmi.c
  3. *
  4. * HDMI interface DSS driver setting for TI's OMAP4 family of processor.
  5. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
  6. * Authors: Yong Zhi
  7. * Mythri pk <mythripk@ti.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published by
  11. * the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #define DSS_SUBSYS_NAME "HDMI"
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/err.h>
  25. #include <linux/io.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/mutex.h>
  28. #include <linux/delay.h>
  29. #include <linux/string.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/clk.h>
  33. #include <linux/gpio.h>
  34. #include <linux/regulator/consumer.h>
  35. #include <video/omapdss.h>
  36. #include "ti_hdmi.h"
  37. #include "dss.h"
  38. #include "dss_features.h"
  39. #define HDMI_WP 0x0
  40. #define HDMI_CORE_SYS 0x400
  41. #define HDMI_CORE_AV 0x900
  42. #define HDMI_PLLCTRL 0x200
  43. #define HDMI_PHY 0x300
  44. /* HDMI EDID Length move this */
  45. #define HDMI_EDID_MAX_LENGTH 256
  46. #define EDID_TIMING_DESCRIPTOR_SIZE 0x12
  47. #define EDID_DESCRIPTOR_BLOCK0_ADDRESS 0x36
  48. #define EDID_DESCRIPTOR_BLOCK1_ADDRESS 0x80
  49. #define EDID_SIZE_BLOCK0_TIMING_DESCRIPTOR 4
  50. #define EDID_SIZE_BLOCK1_TIMING_DESCRIPTOR 4
  51. #define HDMI_DEFAULT_REGN 16
  52. #define HDMI_DEFAULT_REGM2 1
  53. static struct {
  54. struct mutex lock;
  55. struct platform_device *pdev;
  56. struct hdmi_ip_data ip_data;
  57. struct clk *sys_clk;
  58. struct regulator *vdda_hdmi_dac_reg;
  59. int ct_cp_hpd_gpio;
  60. int ls_oe_gpio;
  61. int hpd_gpio;
  62. struct omap_dss_output output;
  63. } hdmi;
  64. /*
  65. * Logic for the below structure :
  66. * user enters the CEA or VESA timings by specifying the HDMI/DVI code.
  67. * There is a correspondence between CEA/VESA timing and code, please
  68. * refer to section 6.3 in HDMI 1.3 specification for timing code.
  69. *
  70. * In the below structure, cea_vesa_timings corresponds to all OMAP4
  71. * supported CEA and VESA timing values.code_cea corresponds to the CEA
  72. * code, It is used to get the timing from cea_vesa_timing array.Similarly
  73. * with code_vesa. Code_index is used for back mapping, that is once EDID
  74. * is read from the TV, EDID is parsed to find the timing values and then
  75. * map it to corresponding CEA or VESA index.
  76. */
  77. static const struct hdmi_config cea_timings[] = {
  78. {
  79. { 640, 480, 25200, 96, 16, 48, 2, 10, 33,
  80. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  81. false, },
  82. { 1, HDMI_HDMI },
  83. },
  84. {
  85. { 720, 480, 27027, 62, 16, 60, 6, 9, 30,
  86. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  87. false, },
  88. { 2, HDMI_HDMI },
  89. },
  90. {
  91. { 1280, 720, 74250, 40, 110, 220, 5, 5, 20,
  92. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  93. false, },
  94. { 4, HDMI_HDMI },
  95. },
  96. {
  97. { 1920, 540, 74250, 44, 88, 148, 5, 2, 15,
  98. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  99. true, },
  100. { 5, HDMI_HDMI },
  101. },
  102. {
  103. { 1440, 240, 27027, 124, 38, 114, 3, 4, 15,
  104. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  105. true, },
  106. { 6, HDMI_HDMI },
  107. },
  108. {
  109. { 1920, 1080, 148500, 44, 88, 148, 5, 4, 36,
  110. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  111. false, },
  112. { 16, HDMI_HDMI },
  113. },
  114. {
  115. { 720, 576, 27000, 64, 12, 68, 5, 5, 39,
  116. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  117. false, },
  118. { 17, HDMI_HDMI },
  119. },
  120. {
  121. { 1280, 720, 74250, 40, 440, 220, 5, 5, 20,
  122. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  123. false, },
  124. { 19, HDMI_HDMI },
  125. },
  126. {
  127. { 1920, 540, 74250, 44, 528, 148, 5, 2, 15,
  128. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  129. true, },
  130. { 20, HDMI_HDMI },
  131. },
  132. {
  133. { 1440, 288, 27000, 126, 24, 138, 3, 2, 19,
  134. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  135. true, },
  136. { 21, HDMI_HDMI },
  137. },
  138. {
  139. { 1440, 576, 54000, 128, 24, 136, 5, 5, 39,
  140. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  141. false, },
  142. { 29, HDMI_HDMI },
  143. },
  144. {
  145. { 1920, 1080, 148500, 44, 528, 148, 5, 4, 36,
  146. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  147. false, },
  148. { 31, HDMI_HDMI },
  149. },
  150. {
  151. { 1920, 1080, 74250, 44, 638, 148, 5, 4, 36,
  152. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  153. false, },
  154. { 32, HDMI_HDMI },
  155. },
  156. {
  157. { 2880, 480, 108108, 248, 64, 240, 6, 9, 30,
  158. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  159. false, },
  160. { 35, HDMI_HDMI },
  161. },
  162. {
  163. { 2880, 576, 108000, 256, 48, 272, 5, 5, 39,
  164. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  165. false, },
  166. { 37, HDMI_HDMI },
  167. },
  168. };
  169. static const struct hdmi_config vesa_timings[] = {
  170. /* VESA From Here */
  171. {
  172. { 640, 480, 25175, 96, 16, 48, 2, 11, 31,
  173. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  174. false, },
  175. { 4, HDMI_DVI },
  176. },
  177. {
  178. { 800, 600, 40000, 128, 40, 88, 4, 1, 23,
  179. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  180. false, },
  181. { 9, HDMI_DVI },
  182. },
  183. {
  184. { 848, 480, 33750, 112, 16, 112, 8, 6, 23,
  185. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  186. false, },
  187. { 0xE, HDMI_DVI },
  188. },
  189. {
  190. { 1280, 768, 79500, 128, 64, 192, 7, 3, 20,
  191. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
  192. false, },
  193. { 0x17, HDMI_DVI },
  194. },
  195. {
  196. { 1280, 800, 83500, 128, 72, 200, 6, 3, 22,
  197. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
  198. false, },
  199. { 0x1C, HDMI_DVI },
  200. },
  201. {
  202. { 1360, 768, 85500, 112, 64, 256, 6, 3, 18,
  203. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  204. false, },
  205. { 0x27, HDMI_DVI },
  206. },
  207. {
  208. { 1280, 960, 108000, 112, 96, 312, 3, 1, 36,
  209. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  210. false, },
  211. { 0x20, HDMI_DVI },
  212. },
  213. {
  214. { 1280, 1024, 108000, 112, 48, 248, 3, 1, 38,
  215. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  216. false, },
  217. { 0x23, HDMI_DVI },
  218. },
  219. {
  220. { 1024, 768, 65000, 136, 24, 160, 6, 3, 29,
  221. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  222. false, },
  223. { 0x10, HDMI_DVI },
  224. },
  225. {
  226. { 1400, 1050, 121750, 144, 88, 232, 4, 3, 32,
  227. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
  228. false, },
  229. { 0x2A, HDMI_DVI },
  230. },
  231. {
  232. { 1440, 900, 106500, 152, 80, 232, 6, 3, 25,
  233. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
  234. false, },
  235. { 0x2F, HDMI_DVI },
  236. },
  237. {
  238. { 1680, 1050, 146250, 176 , 104, 280, 6, 3, 30,
  239. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
  240. false, },
  241. { 0x3A, HDMI_DVI },
  242. },
  243. {
  244. { 1366, 768, 85500, 143, 70, 213, 3, 3, 24,
  245. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  246. false, },
  247. { 0x51, HDMI_DVI },
  248. },
  249. {
  250. { 1920, 1080, 148500, 44, 148, 80, 5, 4, 36,
  251. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  252. false, },
  253. { 0x52, HDMI_DVI },
  254. },
  255. {
  256. { 1280, 768, 68250, 32, 48, 80, 7, 3, 12,
  257. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
  258. false, },
  259. { 0x16, HDMI_DVI },
  260. },
  261. {
  262. { 1400, 1050, 101000, 32, 48, 80, 4, 3, 23,
  263. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
  264. false, },
  265. { 0x29, HDMI_DVI },
  266. },
  267. {
  268. { 1680, 1050, 119000, 32, 48, 80, 6, 3, 21,
  269. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
  270. false, },
  271. { 0x39, HDMI_DVI },
  272. },
  273. {
  274. { 1280, 800, 79500, 32, 48, 80, 6, 3, 14,
  275. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
  276. false, },
  277. { 0x1B, HDMI_DVI },
  278. },
  279. {
  280. { 1280, 720, 74250, 40, 110, 220, 5, 5, 20,
  281. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  282. false, },
  283. { 0x55, HDMI_DVI },
  284. },
  285. {
  286. { 1920, 1200, 154000, 32, 48, 80, 6, 3, 26,
  287. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
  288. false, },
  289. { 0x44, HDMI_DVI },
  290. },
  291. };
  292. static int hdmi_runtime_get(void)
  293. {
  294. int r;
  295. DSSDBG("hdmi_runtime_get\n");
  296. r = pm_runtime_get_sync(&hdmi.pdev->dev);
  297. WARN_ON(r < 0);
  298. if (r < 0)
  299. return r;
  300. return 0;
  301. }
  302. static void hdmi_runtime_put(void)
  303. {
  304. int r;
  305. DSSDBG("hdmi_runtime_put\n");
  306. r = pm_runtime_put_sync(&hdmi.pdev->dev);
  307. WARN_ON(r < 0 && r != -ENOSYS);
  308. }
  309. static int hdmi_init_display(struct omap_dss_device *dssdev)
  310. {
  311. int r;
  312. struct gpio gpios[] = {
  313. { hdmi.ct_cp_hpd_gpio, GPIOF_OUT_INIT_LOW, "hdmi_ct_cp_hpd" },
  314. { hdmi.ls_oe_gpio, GPIOF_OUT_INIT_LOW, "hdmi_ls_oe" },
  315. { hdmi.hpd_gpio, GPIOF_DIR_IN, "hdmi_hpd" },
  316. };
  317. DSSDBG("init_display\n");
  318. dss_init_hdmi_ip_ops(&hdmi.ip_data, omapdss_get_version());
  319. if (hdmi.vdda_hdmi_dac_reg == NULL) {
  320. struct regulator *reg;
  321. reg = devm_regulator_get(&hdmi.pdev->dev, "vdda_hdmi_dac");
  322. /* DT HACK: try VDAC to make omapdss work for o4 sdp/panda */
  323. if (IS_ERR(reg))
  324. reg = devm_regulator_get(&hdmi.pdev->dev, "VDAC");
  325. if (IS_ERR(reg)) {
  326. DSSERR("can't get VDDA_HDMI_DAC regulator\n");
  327. return PTR_ERR(reg);
  328. }
  329. hdmi.vdda_hdmi_dac_reg = reg;
  330. }
  331. r = gpio_request_array(gpios, ARRAY_SIZE(gpios));
  332. if (r)
  333. return r;
  334. return 0;
  335. }
  336. static void hdmi_uninit_display(struct omap_dss_device *dssdev)
  337. {
  338. DSSDBG("uninit_display\n");
  339. gpio_free(hdmi.ct_cp_hpd_gpio);
  340. gpio_free(hdmi.ls_oe_gpio);
  341. gpio_free(hdmi.hpd_gpio);
  342. }
  343. static const struct hdmi_config *hdmi_find_timing(
  344. const struct hdmi_config *timings_arr,
  345. int len)
  346. {
  347. int i;
  348. for (i = 0; i < len; i++) {
  349. if (timings_arr[i].cm.code == hdmi.ip_data.cfg.cm.code)
  350. return &timings_arr[i];
  351. }
  352. return NULL;
  353. }
  354. static const struct hdmi_config *hdmi_get_timings(void)
  355. {
  356. const struct hdmi_config *arr;
  357. int len;
  358. if (hdmi.ip_data.cfg.cm.mode == HDMI_DVI) {
  359. arr = vesa_timings;
  360. len = ARRAY_SIZE(vesa_timings);
  361. } else {
  362. arr = cea_timings;
  363. len = ARRAY_SIZE(cea_timings);
  364. }
  365. return hdmi_find_timing(arr, len);
  366. }
  367. static bool hdmi_timings_compare(struct omap_video_timings *timing1,
  368. const struct omap_video_timings *timing2)
  369. {
  370. int timing1_vsync, timing1_hsync, timing2_vsync, timing2_hsync;
  371. if ((DIV_ROUND_CLOSEST(timing2->pixel_clock, 1000) ==
  372. DIV_ROUND_CLOSEST(timing1->pixel_clock, 1000)) &&
  373. (timing2->x_res == timing1->x_res) &&
  374. (timing2->y_res == timing1->y_res)) {
  375. timing2_hsync = timing2->hfp + timing2->hsw + timing2->hbp;
  376. timing1_hsync = timing1->hfp + timing1->hsw + timing1->hbp;
  377. timing2_vsync = timing2->vfp + timing2->vsw + timing2->vbp;
  378. timing1_vsync = timing2->vfp + timing2->vsw + timing2->vbp;
  379. DSSDBG("timing1_hsync = %d timing1_vsync = %d"\
  380. "timing2_hsync = %d timing2_vsync = %d\n",
  381. timing1_hsync, timing1_vsync,
  382. timing2_hsync, timing2_vsync);
  383. if ((timing1_hsync == timing2_hsync) &&
  384. (timing1_vsync == timing2_vsync)) {
  385. return true;
  386. }
  387. }
  388. return false;
  389. }
  390. static struct hdmi_cm hdmi_get_code(struct omap_video_timings *timing)
  391. {
  392. int i;
  393. struct hdmi_cm cm = {-1};
  394. DSSDBG("hdmi_get_code\n");
  395. for (i = 0; i < ARRAY_SIZE(cea_timings); i++) {
  396. if (hdmi_timings_compare(timing, &cea_timings[i].timings)) {
  397. cm = cea_timings[i].cm;
  398. goto end;
  399. }
  400. }
  401. for (i = 0; i < ARRAY_SIZE(vesa_timings); i++) {
  402. if (hdmi_timings_compare(timing, &vesa_timings[i].timings)) {
  403. cm = vesa_timings[i].cm;
  404. goto end;
  405. }
  406. }
  407. end: return cm;
  408. }
  409. unsigned long hdmi_get_pixel_clock(void)
  410. {
  411. /* HDMI Pixel Clock in Mhz */
  412. return hdmi.ip_data.cfg.timings.pixel_clock * 1000;
  413. }
  414. static void hdmi_compute_pll(struct omap_dss_device *dssdev, int phy,
  415. struct hdmi_pll_info *pi)
  416. {
  417. unsigned long clkin, refclk;
  418. u32 mf;
  419. clkin = clk_get_rate(hdmi.sys_clk) / 10000;
  420. /*
  421. * Input clock is predivided by N + 1
  422. * out put of which is reference clk
  423. */
  424. pi->regn = HDMI_DEFAULT_REGN;
  425. refclk = clkin / pi->regn;
  426. pi->regm2 = HDMI_DEFAULT_REGM2;
  427. /*
  428. * multiplier is pixel_clk/ref_clk
  429. * Multiplying by 100 to avoid fractional part removal
  430. */
  431. pi->regm = phy * pi->regm2 / refclk;
  432. /*
  433. * fractional multiplier is remainder of the difference between
  434. * multiplier and actual phy(required pixel clock thus should be
  435. * multiplied by 2^18(262144) divided by the reference clock
  436. */
  437. mf = (phy - pi->regm / pi->regm2 * refclk) * 262144;
  438. pi->regmf = pi->regm2 * mf / refclk;
  439. /*
  440. * Dcofreq should be set to 1 if required pixel clock
  441. * is greater than 1000MHz
  442. */
  443. pi->dcofreq = phy > 1000 * 100;
  444. pi->regsd = ((pi->regm * clkin / 10) / (pi->regn * 250) + 5) / 10;
  445. /* Set the reference clock to sysclk reference */
  446. pi->refsel = HDMI_REFSEL_SYSCLK;
  447. DSSDBG("M = %d Mf = %d\n", pi->regm, pi->regmf);
  448. DSSDBG("range = %d sd = %d\n", pi->dcofreq, pi->regsd);
  449. }
  450. static int hdmi_power_on_core(struct omap_dss_device *dssdev)
  451. {
  452. int r;
  453. gpio_set_value(hdmi.ct_cp_hpd_gpio, 1);
  454. gpio_set_value(hdmi.ls_oe_gpio, 1);
  455. /* wait 300us after CT_CP_HPD for the 5V power output to reach 90% */
  456. udelay(300);
  457. r = regulator_enable(hdmi.vdda_hdmi_dac_reg);
  458. if (r)
  459. goto err_vdac_enable;
  460. r = hdmi_runtime_get();
  461. if (r)
  462. goto err_runtime_get;
  463. /* Make selection of HDMI in DSS */
  464. dss_select_hdmi_venc_clk_source(DSS_HDMI_M_PCLK);
  465. return 0;
  466. err_runtime_get:
  467. regulator_disable(hdmi.vdda_hdmi_dac_reg);
  468. err_vdac_enable:
  469. gpio_set_value(hdmi.ct_cp_hpd_gpio, 0);
  470. gpio_set_value(hdmi.ls_oe_gpio, 0);
  471. return r;
  472. }
  473. static void hdmi_power_off_core(struct omap_dss_device *dssdev)
  474. {
  475. hdmi_runtime_put();
  476. regulator_disable(hdmi.vdda_hdmi_dac_reg);
  477. gpio_set_value(hdmi.ct_cp_hpd_gpio, 0);
  478. gpio_set_value(hdmi.ls_oe_gpio, 0);
  479. }
  480. static int hdmi_power_on_full(struct omap_dss_device *dssdev)
  481. {
  482. int r;
  483. struct omap_video_timings *p;
  484. struct omap_overlay_manager *mgr = dssdev->output->manager;
  485. unsigned long phy;
  486. r = hdmi_power_on_core(dssdev);
  487. if (r)
  488. return r;
  489. dss_mgr_disable(mgr);
  490. p = &hdmi.ip_data.cfg.timings;
  491. DSSDBG("hdmi_power_on x_res= %d y_res = %d\n", p->x_res, p->y_res);
  492. phy = p->pixel_clock;
  493. hdmi_compute_pll(dssdev, phy, &hdmi.ip_data.pll_data);
  494. hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
  495. /* config the PLL and PHY hdmi_set_pll_pwrfirst */
  496. r = hdmi.ip_data.ops->pll_enable(&hdmi.ip_data);
  497. if (r) {
  498. DSSDBG("Failed to lock PLL\n");
  499. goto err_pll_enable;
  500. }
  501. r = hdmi.ip_data.ops->phy_enable(&hdmi.ip_data);
  502. if (r) {
  503. DSSDBG("Failed to start PHY\n");
  504. goto err_phy_enable;
  505. }
  506. hdmi.ip_data.ops->video_configure(&hdmi.ip_data);
  507. /* bypass TV gamma table */
  508. dispc_enable_gamma_table(0);
  509. /* tv size */
  510. dss_mgr_set_timings(mgr, p);
  511. r = hdmi.ip_data.ops->video_enable(&hdmi.ip_data);
  512. if (r)
  513. goto err_vid_enable;
  514. r = dss_mgr_enable(mgr);
  515. if (r)
  516. goto err_mgr_enable;
  517. return 0;
  518. err_mgr_enable:
  519. hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
  520. err_vid_enable:
  521. hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
  522. err_phy_enable:
  523. hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
  524. err_pll_enable:
  525. hdmi_power_off_core(dssdev);
  526. return -EIO;
  527. }
  528. static void hdmi_power_off_full(struct omap_dss_device *dssdev)
  529. {
  530. struct omap_overlay_manager *mgr = dssdev->output->manager;
  531. dss_mgr_disable(mgr);
  532. hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
  533. hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
  534. hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
  535. hdmi_power_off_core(dssdev);
  536. }
  537. int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
  538. struct omap_video_timings *timings)
  539. {
  540. struct hdmi_cm cm;
  541. cm = hdmi_get_code(timings);
  542. if (cm.code == -1) {
  543. return -EINVAL;
  544. }
  545. return 0;
  546. }
  547. void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
  548. struct omap_video_timings *timings)
  549. {
  550. struct hdmi_cm cm;
  551. const struct hdmi_config *t;
  552. mutex_lock(&hdmi.lock);
  553. cm = hdmi_get_code(timings);
  554. hdmi.ip_data.cfg.cm = cm;
  555. t = hdmi_get_timings();
  556. if (t != NULL)
  557. hdmi.ip_data.cfg = *t;
  558. mutex_unlock(&hdmi.lock);
  559. }
  560. static void hdmi_dump_regs(struct seq_file *s)
  561. {
  562. mutex_lock(&hdmi.lock);
  563. if (hdmi_runtime_get()) {
  564. mutex_unlock(&hdmi.lock);
  565. return;
  566. }
  567. hdmi.ip_data.ops->dump_wrapper(&hdmi.ip_data, s);
  568. hdmi.ip_data.ops->dump_pll(&hdmi.ip_data, s);
  569. hdmi.ip_data.ops->dump_phy(&hdmi.ip_data, s);
  570. hdmi.ip_data.ops->dump_core(&hdmi.ip_data, s);
  571. hdmi_runtime_put();
  572. mutex_unlock(&hdmi.lock);
  573. }
  574. int omapdss_hdmi_read_edid(u8 *buf, int len)
  575. {
  576. int r;
  577. mutex_lock(&hdmi.lock);
  578. r = hdmi_runtime_get();
  579. BUG_ON(r);
  580. r = hdmi.ip_data.ops->read_edid(&hdmi.ip_data, buf, len);
  581. hdmi_runtime_put();
  582. mutex_unlock(&hdmi.lock);
  583. return r;
  584. }
  585. bool omapdss_hdmi_detect(void)
  586. {
  587. int r;
  588. mutex_lock(&hdmi.lock);
  589. r = hdmi_runtime_get();
  590. BUG_ON(r);
  591. r = hdmi.ip_data.ops->detect(&hdmi.ip_data);
  592. hdmi_runtime_put();
  593. mutex_unlock(&hdmi.lock);
  594. return r == 1;
  595. }
  596. int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev)
  597. {
  598. struct omap_dss_output *out = dssdev->output;
  599. int r = 0;
  600. DSSDBG("ENTER hdmi_display_enable\n");
  601. mutex_lock(&hdmi.lock);
  602. if (out == NULL || out->manager == NULL) {
  603. DSSERR("failed to enable display: no output/manager\n");
  604. r = -ENODEV;
  605. goto err0;
  606. }
  607. hdmi.ip_data.hpd_gpio = hdmi.hpd_gpio;
  608. r = omap_dss_start_device(dssdev);
  609. if (r) {
  610. DSSERR("failed to start device\n");
  611. goto err0;
  612. }
  613. r = hdmi_power_on_full(dssdev);
  614. if (r) {
  615. DSSERR("failed to power on device\n");
  616. goto err1;
  617. }
  618. mutex_unlock(&hdmi.lock);
  619. return 0;
  620. err1:
  621. omap_dss_stop_device(dssdev);
  622. err0:
  623. mutex_unlock(&hdmi.lock);
  624. return r;
  625. }
  626. void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev)
  627. {
  628. DSSDBG("Enter hdmi_display_disable\n");
  629. mutex_lock(&hdmi.lock);
  630. hdmi_power_off_full(dssdev);
  631. omap_dss_stop_device(dssdev);
  632. mutex_unlock(&hdmi.lock);
  633. }
  634. int omapdss_hdmi_core_enable(struct omap_dss_device *dssdev)
  635. {
  636. int r = 0;
  637. DSSDBG("ENTER omapdss_hdmi_core_enable\n");
  638. mutex_lock(&hdmi.lock);
  639. hdmi.ip_data.hpd_gpio = hdmi.hpd_gpio;
  640. r = hdmi_power_on_core(dssdev);
  641. if (r) {
  642. DSSERR("failed to power on device\n");
  643. goto err0;
  644. }
  645. mutex_unlock(&hdmi.lock);
  646. return 0;
  647. err0:
  648. mutex_unlock(&hdmi.lock);
  649. return r;
  650. }
  651. void omapdss_hdmi_core_disable(struct omap_dss_device *dssdev)
  652. {
  653. DSSDBG("Enter omapdss_hdmi_core_disable\n");
  654. mutex_lock(&hdmi.lock);
  655. hdmi_power_off_core(dssdev);
  656. mutex_unlock(&hdmi.lock);
  657. }
  658. static int hdmi_get_clocks(struct platform_device *pdev)
  659. {
  660. struct clk *clk;
  661. clk = devm_clk_get(&pdev->dev, "sys_clk");
  662. if (IS_ERR(clk)) {
  663. DSSERR("can't get sys_clk\n");
  664. return PTR_ERR(clk);
  665. }
  666. hdmi.sys_clk = clk;
  667. return 0;
  668. }
  669. #if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
  670. int hdmi_compute_acr(u32 sample_freq, u32 *n, u32 *cts)
  671. {
  672. u32 deep_color;
  673. bool deep_color_correct = false;
  674. u32 pclk = hdmi.ip_data.cfg.timings.pixel_clock;
  675. if (n == NULL || cts == NULL)
  676. return -EINVAL;
  677. /* TODO: When implemented, query deep color mode here. */
  678. deep_color = 100;
  679. /*
  680. * When using deep color, the default N value (as in the HDMI
  681. * specification) yields to an non-integer CTS. Hence, we
  682. * modify it while keeping the restrictions described in
  683. * section 7.2.1 of the HDMI 1.4a specification.
  684. */
  685. switch (sample_freq) {
  686. case 32000:
  687. case 48000:
  688. case 96000:
  689. case 192000:
  690. if (deep_color == 125)
  691. if (pclk == 27027 || pclk == 74250)
  692. deep_color_correct = true;
  693. if (deep_color == 150)
  694. if (pclk == 27027)
  695. deep_color_correct = true;
  696. break;
  697. case 44100:
  698. case 88200:
  699. case 176400:
  700. if (deep_color == 125)
  701. if (pclk == 27027)
  702. deep_color_correct = true;
  703. break;
  704. default:
  705. return -EINVAL;
  706. }
  707. if (deep_color_correct) {
  708. switch (sample_freq) {
  709. case 32000:
  710. *n = 8192;
  711. break;
  712. case 44100:
  713. *n = 12544;
  714. break;
  715. case 48000:
  716. *n = 8192;
  717. break;
  718. case 88200:
  719. *n = 25088;
  720. break;
  721. case 96000:
  722. *n = 16384;
  723. break;
  724. case 176400:
  725. *n = 50176;
  726. break;
  727. case 192000:
  728. *n = 32768;
  729. break;
  730. default:
  731. return -EINVAL;
  732. }
  733. } else {
  734. switch (sample_freq) {
  735. case 32000:
  736. *n = 4096;
  737. break;
  738. case 44100:
  739. *n = 6272;
  740. break;
  741. case 48000:
  742. *n = 6144;
  743. break;
  744. case 88200:
  745. *n = 12544;
  746. break;
  747. case 96000:
  748. *n = 12288;
  749. break;
  750. case 176400:
  751. *n = 25088;
  752. break;
  753. case 192000:
  754. *n = 24576;
  755. break;
  756. default:
  757. return -EINVAL;
  758. }
  759. }
  760. /* Calculate CTS. See HDMI 1.3a or 1.4a specifications */
  761. *cts = pclk * (*n / 128) * deep_color / (sample_freq / 10);
  762. return 0;
  763. }
  764. int hdmi_audio_enable(void)
  765. {
  766. DSSDBG("audio_enable\n");
  767. return hdmi.ip_data.ops->audio_enable(&hdmi.ip_data);
  768. }
  769. void hdmi_audio_disable(void)
  770. {
  771. DSSDBG("audio_disable\n");
  772. hdmi.ip_data.ops->audio_disable(&hdmi.ip_data);
  773. }
  774. int hdmi_audio_start(void)
  775. {
  776. DSSDBG("audio_start\n");
  777. return hdmi.ip_data.ops->audio_start(&hdmi.ip_data);
  778. }
  779. void hdmi_audio_stop(void)
  780. {
  781. DSSDBG("audio_stop\n");
  782. hdmi.ip_data.ops->audio_stop(&hdmi.ip_data);
  783. }
  784. bool hdmi_mode_has_audio(void)
  785. {
  786. if (hdmi.ip_data.cfg.cm.mode == HDMI_HDMI)
  787. return true;
  788. else
  789. return false;
  790. }
  791. int hdmi_audio_config(struct omap_dss_audio *audio)
  792. {
  793. return hdmi.ip_data.ops->audio_config(&hdmi.ip_data, audio);
  794. }
  795. #endif
  796. static struct omap_dss_device *hdmi_find_dssdev(struct platform_device *pdev)
  797. {
  798. struct omap_dss_board_info *pdata = pdev->dev.platform_data;
  799. const char *def_disp_name = omapdss_get_default_display_name();
  800. struct omap_dss_device *def_dssdev;
  801. int i;
  802. def_dssdev = NULL;
  803. for (i = 0; i < pdata->num_devices; ++i) {
  804. struct omap_dss_device *dssdev = pdata->devices[i];
  805. if (dssdev->type != OMAP_DISPLAY_TYPE_HDMI)
  806. continue;
  807. if (def_dssdev == NULL)
  808. def_dssdev = dssdev;
  809. if (def_disp_name != NULL &&
  810. strcmp(dssdev->name, def_disp_name) == 0) {
  811. def_dssdev = dssdev;
  812. break;
  813. }
  814. }
  815. return def_dssdev;
  816. }
  817. static int hdmi_probe_pdata(struct platform_device *pdev)
  818. {
  819. struct omap_dss_device *plat_dssdev;
  820. struct omap_dss_device *dssdev;
  821. struct omap_dss_hdmi_data *priv;
  822. int r;
  823. plat_dssdev = hdmi_find_dssdev(pdev);
  824. if (!plat_dssdev)
  825. return 0;
  826. dssdev = dss_alloc_and_init_device(&pdev->dev);
  827. if (!dssdev)
  828. return -ENOMEM;
  829. dss_copy_device_pdata(dssdev, plat_dssdev);
  830. priv = dssdev->data;
  831. hdmi.ct_cp_hpd_gpio = priv->ct_cp_hpd_gpio;
  832. hdmi.ls_oe_gpio = priv->ls_oe_gpio;
  833. hdmi.hpd_gpio = priv->hpd_gpio;
  834. r = hdmi_init_display(dssdev);
  835. if (r) {
  836. DSSERR("device %s init failed: %d\n", dssdev->name, r);
  837. dss_put_device(dssdev);
  838. return r;
  839. }
  840. r = omapdss_output_set_device(&hdmi.output, dssdev);
  841. if (r) {
  842. DSSERR("failed to connect output to new device: %s\n",
  843. dssdev->name);
  844. dss_put_device(dssdev);
  845. return r;
  846. }
  847. r = dss_add_device(dssdev);
  848. if (r) {
  849. DSSERR("device %s register failed: %d\n", dssdev->name, r);
  850. omapdss_output_unset_device(&hdmi.output);
  851. hdmi_uninit_display(dssdev);
  852. dss_put_device(dssdev);
  853. return r;
  854. }
  855. return 0;
  856. }
  857. static void hdmi_init_output(struct platform_device *pdev)
  858. {
  859. struct omap_dss_output *out = &hdmi.output;
  860. out->pdev = pdev;
  861. out->id = OMAP_DSS_OUTPUT_HDMI;
  862. out->type = OMAP_DISPLAY_TYPE_HDMI;
  863. out->name = "hdmi.0";
  864. out->dispc_channel = OMAP_DSS_CHANNEL_DIGIT;
  865. dss_register_output(out);
  866. }
  867. static void __exit hdmi_uninit_output(struct platform_device *pdev)
  868. {
  869. struct omap_dss_output *out = &hdmi.output;
  870. dss_unregister_output(out);
  871. }
  872. /* HDMI HW IP initialisation */
  873. static int omapdss_hdmihw_probe(struct platform_device *pdev)
  874. {
  875. struct resource *res;
  876. int r;
  877. hdmi.pdev = pdev;
  878. mutex_init(&hdmi.lock);
  879. mutex_init(&hdmi.ip_data.lock);
  880. res = platform_get_resource(hdmi.pdev, IORESOURCE_MEM, 0);
  881. if (!res) {
  882. DSSERR("can't get IORESOURCE_MEM HDMI\n");
  883. return -EINVAL;
  884. }
  885. /* Base address taken from platform */
  886. hdmi.ip_data.base_wp = devm_ioremap_resource(&pdev->dev, res);
  887. if (IS_ERR(hdmi.ip_data.base_wp))
  888. return PTR_ERR(hdmi.ip_data.base_wp);
  889. r = hdmi_get_clocks(pdev);
  890. if (r) {
  891. DSSERR("can't get clocks\n");
  892. return r;
  893. }
  894. pm_runtime_enable(&pdev->dev);
  895. hdmi.ip_data.core_sys_offset = HDMI_CORE_SYS;
  896. hdmi.ip_data.core_av_offset = HDMI_CORE_AV;
  897. hdmi.ip_data.pll_offset = HDMI_PLLCTRL;
  898. hdmi.ip_data.phy_offset = HDMI_PHY;
  899. hdmi_init_output(pdev);
  900. r = hdmi_panel_init();
  901. if (r) {
  902. DSSERR("can't init panel\n");
  903. return r;
  904. }
  905. dss_debugfs_create_file("hdmi", hdmi_dump_regs);
  906. r = hdmi_probe_pdata(pdev);
  907. if (r) {
  908. hdmi_panel_exit();
  909. hdmi_uninit_output(pdev);
  910. pm_runtime_disable(&pdev->dev);
  911. return r;
  912. }
  913. return 0;
  914. }
  915. static int __exit hdmi_remove_child(struct device *dev, void *data)
  916. {
  917. struct omap_dss_device *dssdev = to_dss_device(dev);
  918. hdmi_uninit_display(dssdev);
  919. return 0;
  920. }
  921. static int __exit omapdss_hdmihw_remove(struct platform_device *pdev)
  922. {
  923. device_for_each_child(&pdev->dev, NULL, hdmi_remove_child);
  924. dss_unregister_child_devices(&pdev->dev);
  925. hdmi_panel_exit();
  926. hdmi_uninit_output(pdev);
  927. pm_runtime_disable(&pdev->dev);
  928. return 0;
  929. }
  930. static int hdmi_runtime_suspend(struct device *dev)
  931. {
  932. clk_disable_unprepare(hdmi.sys_clk);
  933. dispc_runtime_put();
  934. return 0;
  935. }
  936. static int hdmi_runtime_resume(struct device *dev)
  937. {
  938. int r;
  939. r = dispc_runtime_get();
  940. if (r < 0)
  941. return r;
  942. clk_prepare_enable(hdmi.sys_clk);
  943. return 0;
  944. }
  945. static const struct dev_pm_ops hdmi_pm_ops = {
  946. .runtime_suspend = hdmi_runtime_suspend,
  947. .runtime_resume = hdmi_runtime_resume,
  948. };
  949. static struct platform_driver omapdss_hdmihw_driver = {
  950. .probe = omapdss_hdmihw_probe,
  951. .remove = __exit_p(omapdss_hdmihw_remove),
  952. .driver = {
  953. .name = "omapdss_hdmi",
  954. .owner = THIS_MODULE,
  955. .pm = &hdmi_pm_ops,
  956. },
  957. };
  958. int __init hdmi_init_platform_driver(void)
  959. {
  960. return platform_driver_register(&omapdss_hdmihw_driver);
  961. }
  962. void __exit hdmi_uninit_platform_driver(void)
  963. {
  964. platform_driver_unregister(&omapdss_hdmihw_driver);
  965. }