apply.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678
  1. /*
  2. * Copyright (C) 2011 Texas Instruments
  3. * Author: Tomi Valkeinen <tomi.valkeinen@ti.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #define DSS_SUBSYS_NAME "APPLY"
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/slab.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/jiffies.h>
  23. #include <video/omapdss.h>
  24. #include "dss.h"
  25. #include "dss_features.h"
  26. #include "dispc-compat.h"
  27. /*
  28. * We have 4 levels of cache for the dispc settings. First two are in SW and
  29. * the latter two in HW.
  30. *
  31. * set_info()
  32. * v
  33. * +--------------------+
  34. * | user_info |
  35. * +--------------------+
  36. * v
  37. * apply()
  38. * v
  39. * +--------------------+
  40. * | info |
  41. * +--------------------+
  42. * v
  43. * write_regs()
  44. * v
  45. * +--------------------+
  46. * | shadow registers |
  47. * +--------------------+
  48. * v
  49. * VFP or lcd/digit_enable
  50. * v
  51. * +--------------------+
  52. * | registers |
  53. * +--------------------+
  54. */
  55. struct ovl_priv_data {
  56. bool user_info_dirty;
  57. struct omap_overlay_info user_info;
  58. bool info_dirty;
  59. struct omap_overlay_info info;
  60. bool shadow_info_dirty;
  61. bool extra_info_dirty;
  62. bool shadow_extra_info_dirty;
  63. bool enabled;
  64. u32 fifo_low, fifo_high;
  65. /*
  66. * True if overlay is to be enabled. Used to check and calculate configs
  67. * for the overlay before it is enabled in the HW.
  68. */
  69. bool enabling;
  70. };
  71. struct mgr_priv_data {
  72. bool user_info_dirty;
  73. struct omap_overlay_manager_info user_info;
  74. bool info_dirty;
  75. struct omap_overlay_manager_info info;
  76. bool shadow_info_dirty;
  77. /* If true, GO bit is up and shadow registers cannot be written.
  78. * Never true for manual update displays */
  79. bool busy;
  80. /* If true, dispc output is enabled */
  81. bool updating;
  82. /* If true, a display is enabled using this manager */
  83. bool enabled;
  84. bool extra_info_dirty;
  85. bool shadow_extra_info_dirty;
  86. struct omap_video_timings timings;
  87. struct dss_lcd_mgr_config lcd_config;
  88. void (*framedone_handler)(void *);
  89. void *framedone_handler_data;
  90. };
  91. static struct {
  92. struct ovl_priv_data ovl_priv_data_array[MAX_DSS_OVERLAYS];
  93. struct mgr_priv_data mgr_priv_data_array[MAX_DSS_MANAGERS];
  94. bool irq_enabled;
  95. } dss_data;
  96. /* protects dss_data */
  97. static spinlock_t data_lock;
  98. /* lock for blocking functions */
  99. static DEFINE_MUTEX(apply_lock);
  100. static DECLARE_COMPLETION(extra_updated_completion);
  101. static void dss_register_vsync_isr(void);
  102. static struct ovl_priv_data *get_ovl_priv(struct omap_overlay *ovl)
  103. {
  104. return &dss_data.ovl_priv_data_array[ovl->id];
  105. }
  106. static struct mgr_priv_data *get_mgr_priv(struct omap_overlay_manager *mgr)
  107. {
  108. return &dss_data.mgr_priv_data_array[mgr->id];
  109. }
  110. static void apply_init_priv(void)
  111. {
  112. const int num_ovls = dss_feat_get_num_ovls();
  113. struct mgr_priv_data *mp;
  114. int i;
  115. spin_lock_init(&data_lock);
  116. for (i = 0; i < num_ovls; ++i) {
  117. struct ovl_priv_data *op;
  118. op = &dss_data.ovl_priv_data_array[i];
  119. op->info.global_alpha = 255;
  120. switch (i) {
  121. case 0:
  122. op->info.zorder = 0;
  123. break;
  124. case 1:
  125. op->info.zorder =
  126. dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 3 : 0;
  127. break;
  128. case 2:
  129. op->info.zorder =
  130. dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 2 : 0;
  131. break;
  132. case 3:
  133. op->info.zorder =
  134. dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 1 : 0;
  135. break;
  136. }
  137. op->user_info = op->info;
  138. }
  139. /*
  140. * Initialize some of the lcd_config fields for TV manager, this lets
  141. * us prevent checking if the manager is LCD or TV at some places
  142. */
  143. mp = &dss_data.mgr_priv_data_array[OMAP_DSS_CHANNEL_DIGIT];
  144. mp->lcd_config.video_port_width = 24;
  145. mp->lcd_config.clock_info.lck_div = 1;
  146. mp->lcd_config.clock_info.pck_div = 1;
  147. }
  148. /*
  149. * A LCD manager's stallmode decides whether it is in manual or auto update. TV
  150. * manager is always auto update, stallmode field for TV manager is false by
  151. * default
  152. */
  153. static bool ovl_manual_update(struct omap_overlay *ovl)
  154. {
  155. struct mgr_priv_data *mp = get_mgr_priv(ovl->manager);
  156. return mp->lcd_config.stallmode;
  157. }
  158. static bool mgr_manual_update(struct omap_overlay_manager *mgr)
  159. {
  160. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  161. return mp->lcd_config.stallmode;
  162. }
  163. static int dss_check_settings_low(struct omap_overlay_manager *mgr,
  164. bool applying)
  165. {
  166. struct omap_overlay_info *oi;
  167. struct omap_overlay_manager_info *mi;
  168. struct omap_overlay *ovl;
  169. struct omap_overlay_info *ois[MAX_DSS_OVERLAYS];
  170. struct ovl_priv_data *op;
  171. struct mgr_priv_data *mp;
  172. mp = get_mgr_priv(mgr);
  173. if (!mp->enabled)
  174. return 0;
  175. if (applying && mp->user_info_dirty)
  176. mi = &mp->user_info;
  177. else
  178. mi = &mp->info;
  179. /* collect the infos to be tested into the array */
  180. list_for_each_entry(ovl, &mgr->overlays, list) {
  181. op = get_ovl_priv(ovl);
  182. if (!op->enabled && !op->enabling)
  183. oi = NULL;
  184. else if (applying && op->user_info_dirty)
  185. oi = &op->user_info;
  186. else
  187. oi = &op->info;
  188. ois[ovl->id] = oi;
  189. }
  190. return dss_mgr_check(mgr, mi, &mp->timings, &mp->lcd_config, ois);
  191. }
  192. /*
  193. * check manager and overlay settings using overlay_info from data->info
  194. */
  195. static int dss_check_settings(struct omap_overlay_manager *mgr)
  196. {
  197. return dss_check_settings_low(mgr, false);
  198. }
  199. /*
  200. * check manager and overlay settings using overlay_info from ovl->info if
  201. * dirty and from data->info otherwise
  202. */
  203. static int dss_check_settings_apply(struct omap_overlay_manager *mgr)
  204. {
  205. return dss_check_settings_low(mgr, true);
  206. }
  207. static bool need_isr(void)
  208. {
  209. const int num_mgrs = dss_feat_get_num_mgrs();
  210. int i;
  211. for (i = 0; i < num_mgrs; ++i) {
  212. struct omap_overlay_manager *mgr;
  213. struct mgr_priv_data *mp;
  214. struct omap_overlay *ovl;
  215. mgr = omap_dss_get_overlay_manager(i);
  216. mp = get_mgr_priv(mgr);
  217. if (!mp->enabled)
  218. continue;
  219. if (mgr_manual_update(mgr)) {
  220. /* to catch FRAMEDONE */
  221. if (mp->updating)
  222. return true;
  223. } else {
  224. /* to catch GO bit going down */
  225. if (mp->busy)
  226. return true;
  227. /* to write new values to registers */
  228. if (mp->info_dirty)
  229. return true;
  230. /* to set GO bit */
  231. if (mp->shadow_info_dirty)
  232. return true;
  233. /*
  234. * NOTE: we don't check extra_info flags for disabled
  235. * managers, once the manager is enabled, the extra_info
  236. * related manager changes will be taken in by HW.
  237. */
  238. /* to write new values to registers */
  239. if (mp->extra_info_dirty)
  240. return true;
  241. /* to set GO bit */
  242. if (mp->shadow_extra_info_dirty)
  243. return true;
  244. list_for_each_entry(ovl, &mgr->overlays, list) {
  245. struct ovl_priv_data *op;
  246. op = get_ovl_priv(ovl);
  247. /*
  248. * NOTE: we check extra_info flags even for
  249. * disabled overlays, as extra_infos need to be
  250. * always written.
  251. */
  252. /* to write new values to registers */
  253. if (op->extra_info_dirty)
  254. return true;
  255. /* to set GO bit */
  256. if (op->shadow_extra_info_dirty)
  257. return true;
  258. if (!op->enabled)
  259. continue;
  260. /* to write new values to registers */
  261. if (op->info_dirty)
  262. return true;
  263. /* to set GO bit */
  264. if (op->shadow_info_dirty)
  265. return true;
  266. }
  267. }
  268. }
  269. return false;
  270. }
  271. static bool need_go(struct omap_overlay_manager *mgr)
  272. {
  273. struct omap_overlay *ovl;
  274. struct mgr_priv_data *mp;
  275. struct ovl_priv_data *op;
  276. mp = get_mgr_priv(mgr);
  277. if (mp->shadow_info_dirty || mp->shadow_extra_info_dirty)
  278. return true;
  279. list_for_each_entry(ovl, &mgr->overlays, list) {
  280. op = get_ovl_priv(ovl);
  281. if (op->shadow_info_dirty || op->shadow_extra_info_dirty)
  282. return true;
  283. }
  284. return false;
  285. }
  286. /* returns true if an extra_info field is currently being updated */
  287. static bool extra_info_update_ongoing(void)
  288. {
  289. const int num_mgrs = dss_feat_get_num_mgrs();
  290. int i;
  291. for (i = 0; i < num_mgrs; ++i) {
  292. struct omap_overlay_manager *mgr;
  293. struct omap_overlay *ovl;
  294. struct mgr_priv_data *mp;
  295. mgr = omap_dss_get_overlay_manager(i);
  296. mp = get_mgr_priv(mgr);
  297. if (!mp->enabled)
  298. continue;
  299. if (!mp->updating)
  300. continue;
  301. if (mp->extra_info_dirty || mp->shadow_extra_info_dirty)
  302. return true;
  303. list_for_each_entry(ovl, &mgr->overlays, list) {
  304. struct ovl_priv_data *op = get_ovl_priv(ovl);
  305. if (op->extra_info_dirty || op->shadow_extra_info_dirty)
  306. return true;
  307. }
  308. }
  309. return false;
  310. }
  311. /* wait until no extra_info updates are pending */
  312. static void wait_pending_extra_info_updates(void)
  313. {
  314. bool updating;
  315. unsigned long flags;
  316. unsigned long t;
  317. int r;
  318. spin_lock_irqsave(&data_lock, flags);
  319. updating = extra_info_update_ongoing();
  320. if (!updating) {
  321. spin_unlock_irqrestore(&data_lock, flags);
  322. return;
  323. }
  324. init_completion(&extra_updated_completion);
  325. spin_unlock_irqrestore(&data_lock, flags);
  326. t = msecs_to_jiffies(500);
  327. r = wait_for_completion_timeout(&extra_updated_completion, t);
  328. if (r == 0)
  329. DSSWARN("timeout in wait_pending_extra_info_updates\n");
  330. }
  331. static inline struct omap_dss_device *dss_ovl_get_device(struct omap_overlay *ovl)
  332. {
  333. return ovl->manager ?
  334. (ovl->manager->output ? ovl->manager->output->device : NULL) :
  335. NULL;
  336. }
  337. static inline struct omap_dss_device *dss_mgr_get_device(struct omap_overlay_manager *mgr)
  338. {
  339. return mgr->output ? mgr->output->device : NULL;
  340. }
  341. static int dss_mgr_wait_for_vsync(struct omap_overlay_manager *mgr)
  342. {
  343. unsigned long timeout = msecs_to_jiffies(500);
  344. u32 irq;
  345. int r;
  346. if (mgr->output == NULL)
  347. return -ENODEV;
  348. r = dispc_runtime_get();
  349. if (r)
  350. return r;
  351. switch (mgr->output->id) {
  352. case OMAP_DSS_OUTPUT_VENC:
  353. irq = DISPC_IRQ_EVSYNC_ODD;
  354. break;
  355. case OMAP_DSS_OUTPUT_HDMI:
  356. irq = DISPC_IRQ_EVSYNC_EVEN;
  357. break;
  358. default:
  359. irq = dispc_mgr_get_vsync_irq(mgr->id);
  360. break;
  361. }
  362. r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
  363. dispc_runtime_put();
  364. return r;
  365. }
  366. static int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr)
  367. {
  368. unsigned long timeout = msecs_to_jiffies(500);
  369. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  370. u32 irq;
  371. unsigned long flags;
  372. int r;
  373. int i;
  374. spin_lock_irqsave(&data_lock, flags);
  375. if (mgr_manual_update(mgr)) {
  376. spin_unlock_irqrestore(&data_lock, flags);
  377. return 0;
  378. }
  379. if (!mp->enabled) {
  380. spin_unlock_irqrestore(&data_lock, flags);
  381. return 0;
  382. }
  383. spin_unlock_irqrestore(&data_lock, flags);
  384. r = dispc_runtime_get();
  385. if (r)
  386. return r;
  387. irq = dispc_mgr_get_vsync_irq(mgr->id);
  388. i = 0;
  389. while (1) {
  390. bool shadow_dirty, dirty;
  391. spin_lock_irqsave(&data_lock, flags);
  392. dirty = mp->info_dirty;
  393. shadow_dirty = mp->shadow_info_dirty;
  394. spin_unlock_irqrestore(&data_lock, flags);
  395. if (!dirty && !shadow_dirty) {
  396. r = 0;
  397. break;
  398. }
  399. /* 4 iterations is the worst case:
  400. * 1 - initial iteration, dirty = true (between VFP and VSYNC)
  401. * 2 - first VSYNC, dirty = true
  402. * 3 - dirty = false, shadow_dirty = true
  403. * 4 - shadow_dirty = false */
  404. if (i++ == 3) {
  405. DSSERR("mgr(%d)->wait_for_go() not finishing\n",
  406. mgr->id);
  407. r = 0;
  408. break;
  409. }
  410. r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
  411. if (r == -ERESTARTSYS)
  412. break;
  413. if (r) {
  414. DSSERR("mgr(%d)->wait_for_go() timeout\n", mgr->id);
  415. break;
  416. }
  417. }
  418. dispc_runtime_put();
  419. return r;
  420. }
  421. static int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl)
  422. {
  423. unsigned long timeout = msecs_to_jiffies(500);
  424. struct ovl_priv_data *op;
  425. struct mgr_priv_data *mp;
  426. u32 irq;
  427. unsigned long flags;
  428. int r;
  429. int i;
  430. if (!ovl->manager)
  431. return 0;
  432. mp = get_mgr_priv(ovl->manager);
  433. spin_lock_irqsave(&data_lock, flags);
  434. if (ovl_manual_update(ovl)) {
  435. spin_unlock_irqrestore(&data_lock, flags);
  436. return 0;
  437. }
  438. if (!mp->enabled) {
  439. spin_unlock_irqrestore(&data_lock, flags);
  440. return 0;
  441. }
  442. spin_unlock_irqrestore(&data_lock, flags);
  443. r = dispc_runtime_get();
  444. if (r)
  445. return r;
  446. irq = dispc_mgr_get_vsync_irq(ovl->manager->id);
  447. op = get_ovl_priv(ovl);
  448. i = 0;
  449. while (1) {
  450. bool shadow_dirty, dirty;
  451. spin_lock_irqsave(&data_lock, flags);
  452. dirty = op->info_dirty;
  453. shadow_dirty = op->shadow_info_dirty;
  454. spin_unlock_irqrestore(&data_lock, flags);
  455. if (!dirty && !shadow_dirty) {
  456. r = 0;
  457. break;
  458. }
  459. /* 4 iterations is the worst case:
  460. * 1 - initial iteration, dirty = true (between VFP and VSYNC)
  461. * 2 - first VSYNC, dirty = true
  462. * 3 - dirty = false, shadow_dirty = true
  463. * 4 - shadow_dirty = false */
  464. if (i++ == 3) {
  465. DSSERR("ovl(%d)->wait_for_go() not finishing\n",
  466. ovl->id);
  467. r = 0;
  468. break;
  469. }
  470. r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
  471. if (r == -ERESTARTSYS)
  472. break;
  473. if (r) {
  474. DSSERR("ovl(%d)->wait_for_go() timeout\n", ovl->id);
  475. break;
  476. }
  477. }
  478. dispc_runtime_put();
  479. return r;
  480. }
  481. static void dss_ovl_write_regs(struct omap_overlay *ovl)
  482. {
  483. struct ovl_priv_data *op = get_ovl_priv(ovl);
  484. struct omap_overlay_info *oi;
  485. bool replication;
  486. struct mgr_priv_data *mp;
  487. int r;
  488. DSSDBG("writing ovl %d regs", ovl->id);
  489. if (!op->enabled || !op->info_dirty)
  490. return;
  491. oi = &op->info;
  492. mp = get_mgr_priv(ovl->manager);
  493. replication = dss_ovl_use_replication(mp->lcd_config, oi->color_mode);
  494. r = dispc_ovl_setup(ovl->id, oi, replication, &mp->timings, false);
  495. if (r) {
  496. /*
  497. * We can't do much here, as this function can be called from
  498. * vsync interrupt.
  499. */
  500. DSSERR("dispc_ovl_setup failed for ovl %d\n", ovl->id);
  501. /* This will leave fifo configurations in a nonoptimal state */
  502. op->enabled = false;
  503. dispc_ovl_enable(ovl->id, false);
  504. return;
  505. }
  506. op->info_dirty = false;
  507. if (mp->updating)
  508. op->shadow_info_dirty = true;
  509. }
  510. static void dss_ovl_write_regs_extra(struct omap_overlay *ovl)
  511. {
  512. struct ovl_priv_data *op = get_ovl_priv(ovl);
  513. struct mgr_priv_data *mp;
  514. DSSDBG("writing ovl %d regs extra", ovl->id);
  515. if (!op->extra_info_dirty)
  516. return;
  517. /* note: write also when op->enabled == false, so that the ovl gets
  518. * disabled */
  519. dispc_ovl_enable(ovl->id, op->enabled);
  520. dispc_ovl_set_fifo_threshold(ovl->id, op->fifo_low, op->fifo_high);
  521. mp = get_mgr_priv(ovl->manager);
  522. op->extra_info_dirty = false;
  523. if (mp->updating)
  524. op->shadow_extra_info_dirty = true;
  525. }
  526. static void dss_mgr_write_regs(struct omap_overlay_manager *mgr)
  527. {
  528. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  529. struct omap_overlay *ovl;
  530. DSSDBG("writing mgr %d regs", mgr->id);
  531. if (!mp->enabled)
  532. return;
  533. WARN_ON(mp->busy);
  534. /* Commit overlay settings */
  535. list_for_each_entry(ovl, &mgr->overlays, list) {
  536. dss_ovl_write_regs(ovl);
  537. dss_ovl_write_regs_extra(ovl);
  538. }
  539. if (mp->info_dirty) {
  540. dispc_mgr_setup(mgr->id, &mp->info);
  541. mp->info_dirty = false;
  542. if (mp->updating)
  543. mp->shadow_info_dirty = true;
  544. }
  545. }
  546. static void dss_mgr_write_regs_extra(struct omap_overlay_manager *mgr)
  547. {
  548. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  549. DSSDBG("writing mgr %d regs extra", mgr->id);
  550. if (!mp->extra_info_dirty)
  551. return;
  552. dispc_mgr_set_timings(mgr->id, &mp->timings);
  553. /* lcd_config parameters */
  554. if (dss_mgr_is_lcd(mgr->id))
  555. dispc_mgr_set_lcd_config(mgr->id, &mp->lcd_config);
  556. mp->extra_info_dirty = false;
  557. if (mp->updating)
  558. mp->shadow_extra_info_dirty = true;
  559. }
  560. static void dss_write_regs(void)
  561. {
  562. const int num_mgrs = omap_dss_get_num_overlay_managers();
  563. int i;
  564. for (i = 0; i < num_mgrs; ++i) {
  565. struct omap_overlay_manager *mgr;
  566. struct mgr_priv_data *mp;
  567. int r;
  568. mgr = omap_dss_get_overlay_manager(i);
  569. mp = get_mgr_priv(mgr);
  570. if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
  571. continue;
  572. r = dss_check_settings(mgr);
  573. if (r) {
  574. DSSERR("cannot write registers for manager %s: "
  575. "illegal configuration\n", mgr->name);
  576. continue;
  577. }
  578. dss_mgr_write_regs(mgr);
  579. dss_mgr_write_regs_extra(mgr);
  580. }
  581. }
  582. static void dss_set_go_bits(void)
  583. {
  584. const int num_mgrs = omap_dss_get_num_overlay_managers();
  585. int i;
  586. for (i = 0; i < num_mgrs; ++i) {
  587. struct omap_overlay_manager *mgr;
  588. struct mgr_priv_data *mp;
  589. mgr = omap_dss_get_overlay_manager(i);
  590. mp = get_mgr_priv(mgr);
  591. if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
  592. continue;
  593. if (!need_go(mgr))
  594. continue;
  595. mp->busy = true;
  596. if (!dss_data.irq_enabled && need_isr())
  597. dss_register_vsync_isr();
  598. dispc_mgr_go(mgr->id);
  599. }
  600. }
  601. static void mgr_clear_shadow_dirty(struct omap_overlay_manager *mgr)
  602. {
  603. struct omap_overlay *ovl;
  604. struct mgr_priv_data *mp;
  605. struct ovl_priv_data *op;
  606. mp = get_mgr_priv(mgr);
  607. mp->shadow_info_dirty = false;
  608. mp->shadow_extra_info_dirty = false;
  609. list_for_each_entry(ovl, &mgr->overlays, list) {
  610. op = get_ovl_priv(ovl);
  611. op->shadow_info_dirty = false;
  612. op->shadow_extra_info_dirty = false;
  613. }
  614. }
  615. static void dss_mgr_start_update_compat(struct omap_overlay_manager *mgr)
  616. {
  617. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  618. unsigned long flags;
  619. int r;
  620. spin_lock_irqsave(&data_lock, flags);
  621. WARN_ON(mp->updating);
  622. r = dss_check_settings(mgr);
  623. if (r) {
  624. DSSERR("cannot start manual update: illegal configuration\n");
  625. spin_unlock_irqrestore(&data_lock, flags);
  626. return;
  627. }
  628. dss_mgr_write_regs(mgr);
  629. dss_mgr_write_regs_extra(mgr);
  630. mp->updating = true;
  631. if (!dss_data.irq_enabled && need_isr())
  632. dss_register_vsync_isr();
  633. dispc_mgr_enable_sync(mgr->id);
  634. spin_unlock_irqrestore(&data_lock, flags);
  635. }
  636. static void dss_apply_irq_handler(void *data, u32 mask);
  637. static void dss_register_vsync_isr(void)
  638. {
  639. const int num_mgrs = dss_feat_get_num_mgrs();
  640. u32 mask;
  641. int r, i;
  642. mask = 0;
  643. for (i = 0; i < num_mgrs; ++i)
  644. mask |= dispc_mgr_get_vsync_irq(i);
  645. for (i = 0; i < num_mgrs; ++i)
  646. mask |= dispc_mgr_get_framedone_irq(i);
  647. r = omap_dispc_register_isr(dss_apply_irq_handler, NULL, mask);
  648. WARN_ON(r);
  649. dss_data.irq_enabled = true;
  650. }
  651. static void dss_unregister_vsync_isr(void)
  652. {
  653. const int num_mgrs = dss_feat_get_num_mgrs();
  654. u32 mask;
  655. int r, i;
  656. mask = 0;
  657. for (i = 0; i < num_mgrs; ++i)
  658. mask |= dispc_mgr_get_vsync_irq(i);
  659. for (i = 0; i < num_mgrs; ++i)
  660. mask |= dispc_mgr_get_framedone_irq(i);
  661. r = omap_dispc_unregister_isr(dss_apply_irq_handler, NULL, mask);
  662. WARN_ON(r);
  663. dss_data.irq_enabled = false;
  664. }
  665. static void dss_apply_irq_handler(void *data, u32 mask)
  666. {
  667. const int num_mgrs = dss_feat_get_num_mgrs();
  668. int i;
  669. bool extra_updating;
  670. spin_lock(&data_lock);
  671. /* clear busy, updating flags, shadow_dirty flags */
  672. for (i = 0; i < num_mgrs; i++) {
  673. struct omap_overlay_manager *mgr;
  674. struct mgr_priv_data *mp;
  675. mgr = omap_dss_get_overlay_manager(i);
  676. mp = get_mgr_priv(mgr);
  677. if (!mp->enabled)
  678. continue;
  679. mp->updating = dispc_mgr_is_enabled(i);
  680. if (!mgr_manual_update(mgr)) {
  681. bool was_busy = mp->busy;
  682. mp->busy = dispc_mgr_go_busy(i);
  683. if (was_busy && !mp->busy)
  684. mgr_clear_shadow_dirty(mgr);
  685. }
  686. }
  687. dss_write_regs();
  688. dss_set_go_bits();
  689. extra_updating = extra_info_update_ongoing();
  690. if (!extra_updating)
  691. complete_all(&extra_updated_completion);
  692. /* call framedone handlers for manual update displays */
  693. for (i = 0; i < num_mgrs; i++) {
  694. struct omap_overlay_manager *mgr;
  695. struct mgr_priv_data *mp;
  696. mgr = omap_dss_get_overlay_manager(i);
  697. mp = get_mgr_priv(mgr);
  698. if (!mgr_manual_update(mgr) || !mp->framedone_handler)
  699. continue;
  700. if (mask & dispc_mgr_get_framedone_irq(i))
  701. mp->framedone_handler(mp->framedone_handler_data);
  702. }
  703. if (!need_isr())
  704. dss_unregister_vsync_isr();
  705. spin_unlock(&data_lock);
  706. }
  707. static void omap_dss_mgr_apply_ovl(struct omap_overlay *ovl)
  708. {
  709. struct ovl_priv_data *op;
  710. op = get_ovl_priv(ovl);
  711. if (!op->user_info_dirty)
  712. return;
  713. op->user_info_dirty = false;
  714. op->info_dirty = true;
  715. op->info = op->user_info;
  716. }
  717. static void omap_dss_mgr_apply_mgr(struct omap_overlay_manager *mgr)
  718. {
  719. struct mgr_priv_data *mp;
  720. mp = get_mgr_priv(mgr);
  721. if (!mp->user_info_dirty)
  722. return;
  723. mp->user_info_dirty = false;
  724. mp->info_dirty = true;
  725. mp->info = mp->user_info;
  726. }
  727. static int omap_dss_mgr_apply(struct omap_overlay_manager *mgr)
  728. {
  729. unsigned long flags;
  730. struct omap_overlay *ovl;
  731. int r;
  732. DSSDBG("omap_dss_mgr_apply(%s)\n", mgr->name);
  733. spin_lock_irqsave(&data_lock, flags);
  734. r = dss_check_settings_apply(mgr);
  735. if (r) {
  736. spin_unlock_irqrestore(&data_lock, flags);
  737. DSSERR("failed to apply settings: illegal configuration.\n");
  738. return r;
  739. }
  740. /* Configure overlays */
  741. list_for_each_entry(ovl, &mgr->overlays, list)
  742. omap_dss_mgr_apply_ovl(ovl);
  743. /* Configure manager */
  744. omap_dss_mgr_apply_mgr(mgr);
  745. dss_write_regs();
  746. dss_set_go_bits();
  747. spin_unlock_irqrestore(&data_lock, flags);
  748. return 0;
  749. }
  750. static void dss_apply_ovl_enable(struct omap_overlay *ovl, bool enable)
  751. {
  752. struct ovl_priv_data *op;
  753. op = get_ovl_priv(ovl);
  754. if (op->enabled == enable)
  755. return;
  756. op->enabled = enable;
  757. op->extra_info_dirty = true;
  758. }
  759. static void dss_apply_ovl_fifo_thresholds(struct omap_overlay *ovl,
  760. u32 fifo_low, u32 fifo_high)
  761. {
  762. struct ovl_priv_data *op = get_ovl_priv(ovl);
  763. if (op->fifo_low == fifo_low && op->fifo_high == fifo_high)
  764. return;
  765. op->fifo_low = fifo_low;
  766. op->fifo_high = fifo_high;
  767. op->extra_info_dirty = true;
  768. }
  769. static void dss_ovl_setup_fifo(struct omap_overlay *ovl)
  770. {
  771. struct ovl_priv_data *op = get_ovl_priv(ovl);
  772. u32 fifo_low, fifo_high;
  773. bool use_fifo_merge = false;
  774. if (!op->enabled && !op->enabling)
  775. return;
  776. dispc_ovl_compute_fifo_thresholds(ovl->id, &fifo_low, &fifo_high,
  777. use_fifo_merge, ovl_manual_update(ovl));
  778. dss_apply_ovl_fifo_thresholds(ovl, fifo_low, fifo_high);
  779. }
  780. static void dss_mgr_setup_fifos(struct omap_overlay_manager *mgr)
  781. {
  782. struct omap_overlay *ovl;
  783. struct mgr_priv_data *mp;
  784. mp = get_mgr_priv(mgr);
  785. if (!mp->enabled)
  786. return;
  787. list_for_each_entry(ovl, &mgr->overlays, list)
  788. dss_ovl_setup_fifo(ovl);
  789. }
  790. static void dss_setup_fifos(void)
  791. {
  792. const int num_mgrs = omap_dss_get_num_overlay_managers();
  793. struct omap_overlay_manager *mgr;
  794. int i;
  795. for (i = 0; i < num_mgrs; ++i) {
  796. mgr = omap_dss_get_overlay_manager(i);
  797. dss_mgr_setup_fifos(mgr);
  798. }
  799. }
  800. static int dss_mgr_enable_compat(struct omap_overlay_manager *mgr)
  801. {
  802. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  803. unsigned long flags;
  804. int r;
  805. mutex_lock(&apply_lock);
  806. if (mp->enabled)
  807. goto out;
  808. spin_lock_irqsave(&data_lock, flags);
  809. mp->enabled = true;
  810. r = dss_check_settings(mgr);
  811. if (r) {
  812. DSSERR("failed to enable manager %d: check_settings failed\n",
  813. mgr->id);
  814. goto err;
  815. }
  816. dss_setup_fifos();
  817. dss_write_regs();
  818. dss_set_go_bits();
  819. if (!mgr_manual_update(mgr))
  820. mp->updating = true;
  821. if (!dss_data.irq_enabled && need_isr())
  822. dss_register_vsync_isr();
  823. spin_unlock_irqrestore(&data_lock, flags);
  824. if (!mgr_manual_update(mgr))
  825. dispc_mgr_enable_sync(mgr->id);
  826. out:
  827. mutex_unlock(&apply_lock);
  828. return 0;
  829. err:
  830. mp->enabled = false;
  831. spin_unlock_irqrestore(&data_lock, flags);
  832. mutex_unlock(&apply_lock);
  833. return r;
  834. }
  835. static void dss_mgr_disable_compat(struct omap_overlay_manager *mgr)
  836. {
  837. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  838. unsigned long flags;
  839. mutex_lock(&apply_lock);
  840. if (!mp->enabled)
  841. goto out;
  842. if (!mgr_manual_update(mgr))
  843. dispc_mgr_disable_sync(mgr->id);
  844. spin_lock_irqsave(&data_lock, flags);
  845. mp->updating = false;
  846. mp->enabled = false;
  847. spin_unlock_irqrestore(&data_lock, flags);
  848. out:
  849. mutex_unlock(&apply_lock);
  850. }
  851. static int dss_mgr_set_info(struct omap_overlay_manager *mgr,
  852. struct omap_overlay_manager_info *info)
  853. {
  854. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  855. unsigned long flags;
  856. int r;
  857. r = dss_mgr_simple_check(mgr, info);
  858. if (r)
  859. return r;
  860. spin_lock_irqsave(&data_lock, flags);
  861. mp->user_info = *info;
  862. mp->user_info_dirty = true;
  863. spin_unlock_irqrestore(&data_lock, flags);
  864. return 0;
  865. }
  866. static void dss_mgr_get_info(struct omap_overlay_manager *mgr,
  867. struct omap_overlay_manager_info *info)
  868. {
  869. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  870. unsigned long flags;
  871. spin_lock_irqsave(&data_lock, flags);
  872. *info = mp->user_info;
  873. spin_unlock_irqrestore(&data_lock, flags);
  874. }
  875. static int dss_mgr_set_output(struct omap_overlay_manager *mgr,
  876. struct omap_dss_output *output)
  877. {
  878. int r;
  879. mutex_lock(&apply_lock);
  880. if (mgr->output) {
  881. DSSERR("manager %s is already connected to an output\n",
  882. mgr->name);
  883. r = -EINVAL;
  884. goto err;
  885. }
  886. if ((mgr->supported_outputs & output->id) == 0) {
  887. DSSERR("output does not support manager %s\n",
  888. mgr->name);
  889. r = -EINVAL;
  890. goto err;
  891. }
  892. output->manager = mgr;
  893. mgr->output = output;
  894. mutex_unlock(&apply_lock);
  895. return 0;
  896. err:
  897. mutex_unlock(&apply_lock);
  898. return r;
  899. }
  900. static int dss_mgr_unset_output(struct omap_overlay_manager *mgr)
  901. {
  902. int r;
  903. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  904. unsigned long flags;
  905. mutex_lock(&apply_lock);
  906. if (!mgr->output) {
  907. DSSERR("failed to unset output, output not set\n");
  908. r = -EINVAL;
  909. goto err;
  910. }
  911. spin_lock_irqsave(&data_lock, flags);
  912. if (mp->enabled) {
  913. DSSERR("output can't be unset when manager is enabled\n");
  914. r = -EINVAL;
  915. goto err1;
  916. }
  917. spin_unlock_irqrestore(&data_lock, flags);
  918. mgr->output->manager = NULL;
  919. mgr->output = NULL;
  920. mutex_unlock(&apply_lock);
  921. return 0;
  922. err1:
  923. spin_unlock_irqrestore(&data_lock, flags);
  924. err:
  925. mutex_unlock(&apply_lock);
  926. return r;
  927. }
  928. static void dss_apply_mgr_timings(struct omap_overlay_manager *mgr,
  929. const struct omap_video_timings *timings)
  930. {
  931. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  932. mp->timings = *timings;
  933. mp->extra_info_dirty = true;
  934. }
  935. static void dss_mgr_set_timings_compat(struct omap_overlay_manager *mgr,
  936. const struct omap_video_timings *timings)
  937. {
  938. unsigned long flags;
  939. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  940. spin_lock_irqsave(&data_lock, flags);
  941. if (mp->updating) {
  942. DSSERR("cannot set timings for %s: manager needs to be disabled\n",
  943. mgr->name);
  944. goto out;
  945. }
  946. dss_apply_mgr_timings(mgr, timings);
  947. out:
  948. spin_unlock_irqrestore(&data_lock, flags);
  949. }
  950. static void dss_apply_mgr_lcd_config(struct omap_overlay_manager *mgr,
  951. const struct dss_lcd_mgr_config *config)
  952. {
  953. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  954. mp->lcd_config = *config;
  955. mp->extra_info_dirty = true;
  956. }
  957. static void dss_mgr_set_lcd_config_compat(struct omap_overlay_manager *mgr,
  958. const struct dss_lcd_mgr_config *config)
  959. {
  960. unsigned long flags;
  961. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  962. spin_lock_irqsave(&data_lock, flags);
  963. if (mp->enabled) {
  964. DSSERR("cannot apply lcd config for %s: manager needs to be disabled\n",
  965. mgr->name);
  966. goto out;
  967. }
  968. dss_apply_mgr_lcd_config(mgr, config);
  969. out:
  970. spin_unlock_irqrestore(&data_lock, flags);
  971. }
  972. static int dss_ovl_set_info(struct omap_overlay *ovl,
  973. struct omap_overlay_info *info)
  974. {
  975. struct ovl_priv_data *op = get_ovl_priv(ovl);
  976. unsigned long flags;
  977. int r;
  978. r = dss_ovl_simple_check(ovl, info);
  979. if (r)
  980. return r;
  981. spin_lock_irqsave(&data_lock, flags);
  982. op->user_info = *info;
  983. op->user_info_dirty = true;
  984. spin_unlock_irqrestore(&data_lock, flags);
  985. return 0;
  986. }
  987. static void dss_ovl_get_info(struct omap_overlay *ovl,
  988. struct omap_overlay_info *info)
  989. {
  990. struct ovl_priv_data *op = get_ovl_priv(ovl);
  991. unsigned long flags;
  992. spin_lock_irqsave(&data_lock, flags);
  993. *info = op->user_info;
  994. spin_unlock_irqrestore(&data_lock, flags);
  995. }
  996. static int dss_ovl_set_manager(struct omap_overlay *ovl,
  997. struct omap_overlay_manager *mgr)
  998. {
  999. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1000. unsigned long flags;
  1001. int r;
  1002. if (!mgr)
  1003. return -EINVAL;
  1004. mutex_lock(&apply_lock);
  1005. if (ovl->manager) {
  1006. DSSERR("overlay '%s' already has a manager '%s'\n",
  1007. ovl->name, ovl->manager->name);
  1008. r = -EINVAL;
  1009. goto err;
  1010. }
  1011. r = dispc_runtime_get();
  1012. if (r)
  1013. goto err;
  1014. spin_lock_irqsave(&data_lock, flags);
  1015. if (op->enabled) {
  1016. spin_unlock_irqrestore(&data_lock, flags);
  1017. DSSERR("overlay has to be disabled to change the manager\n");
  1018. r = -EINVAL;
  1019. goto err1;
  1020. }
  1021. dispc_ovl_set_channel_out(ovl->id, mgr->id);
  1022. ovl->manager = mgr;
  1023. list_add_tail(&ovl->list, &mgr->overlays);
  1024. spin_unlock_irqrestore(&data_lock, flags);
  1025. dispc_runtime_put();
  1026. mutex_unlock(&apply_lock);
  1027. return 0;
  1028. err1:
  1029. dispc_runtime_put();
  1030. err:
  1031. mutex_unlock(&apply_lock);
  1032. return r;
  1033. }
  1034. static int dss_ovl_unset_manager(struct omap_overlay *ovl)
  1035. {
  1036. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1037. unsigned long flags;
  1038. int r;
  1039. mutex_lock(&apply_lock);
  1040. if (!ovl->manager) {
  1041. DSSERR("failed to detach overlay: manager not set\n");
  1042. r = -EINVAL;
  1043. goto err;
  1044. }
  1045. spin_lock_irqsave(&data_lock, flags);
  1046. if (op->enabled) {
  1047. spin_unlock_irqrestore(&data_lock, flags);
  1048. DSSERR("overlay has to be disabled to unset the manager\n");
  1049. r = -EINVAL;
  1050. goto err;
  1051. }
  1052. spin_unlock_irqrestore(&data_lock, flags);
  1053. /* wait for pending extra_info updates to ensure the ovl is disabled */
  1054. wait_pending_extra_info_updates();
  1055. /*
  1056. * For a manual update display, there is no guarantee that the overlay
  1057. * is really disabled in HW, we may need an extra update from this
  1058. * manager before the configurations can go in. Return an error if the
  1059. * overlay needed an update from the manager.
  1060. *
  1061. * TODO: Instead of returning an error, try to do a dummy manager update
  1062. * here to disable the overlay in hardware. Use the *GATED fields in
  1063. * the DISPC_CONFIG registers to do a dummy update.
  1064. */
  1065. spin_lock_irqsave(&data_lock, flags);
  1066. if (ovl_manual_update(ovl) && op->extra_info_dirty) {
  1067. spin_unlock_irqrestore(&data_lock, flags);
  1068. DSSERR("need an update to change the manager\n");
  1069. r = -EINVAL;
  1070. goto err;
  1071. }
  1072. ovl->manager = NULL;
  1073. list_del(&ovl->list);
  1074. spin_unlock_irqrestore(&data_lock, flags);
  1075. mutex_unlock(&apply_lock);
  1076. return 0;
  1077. err:
  1078. mutex_unlock(&apply_lock);
  1079. return r;
  1080. }
  1081. static bool dss_ovl_is_enabled(struct omap_overlay *ovl)
  1082. {
  1083. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1084. unsigned long flags;
  1085. bool e;
  1086. spin_lock_irqsave(&data_lock, flags);
  1087. e = op->enabled;
  1088. spin_unlock_irqrestore(&data_lock, flags);
  1089. return e;
  1090. }
  1091. static int dss_ovl_enable(struct omap_overlay *ovl)
  1092. {
  1093. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1094. unsigned long flags;
  1095. int r;
  1096. mutex_lock(&apply_lock);
  1097. if (op->enabled) {
  1098. r = 0;
  1099. goto err1;
  1100. }
  1101. if (ovl->manager == NULL || ovl->manager->output == NULL) {
  1102. r = -EINVAL;
  1103. goto err1;
  1104. }
  1105. spin_lock_irqsave(&data_lock, flags);
  1106. op->enabling = true;
  1107. r = dss_check_settings(ovl->manager);
  1108. if (r) {
  1109. DSSERR("failed to enable overlay %d: check_settings failed\n",
  1110. ovl->id);
  1111. goto err2;
  1112. }
  1113. dss_setup_fifos();
  1114. op->enabling = false;
  1115. dss_apply_ovl_enable(ovl, true);
  1116. dss_write_regs();
  1117. dss_set_go_bits();
  1118. spin_unlock_irqrestore(&data_lock, flags);
  1119. mutex_unlock(&apply_lock);
  1120. return 0;
  1121. err2:
  1122. op->enabling = false;
  1123. spin_unlock_irqrestore(&data_lock, flags);
  1124. err1:
  1125. mutex_unlock(&apply_lock);
  1126. return r;
  1127. }
  1128. static int dss_ovl_disable(struct omap_overlay *ovl)
  1129. {
  1130. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1131. unsigned long flags;
  1132. int r;
  1133. mutex_lock(&apply_lock);
  1134. if (!op->enabled) {
  1135. r = 0;
  1136. goto err;
  1137. }
  1138. if (ovl->manager == NULL || ovl->manager->output == NULL) {
  1139. r = -EINVAL;
  1140. goto err;
  1141. }
  1142. spin_lock_irqsave(&data_lock, flags);
  1143. dss_apply_ovl_enable(ovl, false);
  1144. dss_write_regs();
  1145. dss_set_go_bits();
  1146. spin_unlock_irqrestore(&data_lock, flags);
  1147. mutex_unlock(&apply_lock);
  1148. return 0;
  1149. err:
  1150. mutex_unlock(&apply_lock);
  1151. return r;
  1152. }
  1153. static int dss_mgr_register_framedone_handler_compat(struct omap_overlay_manager *mgr,
  1154. void (*handler)(void *), void *data)
  1155. {
  1156. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  1157. if (mp->framedone_handler)
  1158. return -EBUSY;
  1159. mp->framedone_handler = handler;
  1160. mp->framedone_handler_data = data;
  1161. return 0;
  1162. }
  1163. static void dss_mgr_unregister_framedone_handler_compat(struct omap_overlay_manager *mgr,
  1164. void (*handler)(void *), void *data)
  1165. {
  1166. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  1167. WARN_ON(mp->framedone_handler != handler ||
  1168. mp->framedone_handler_data != data);
  1169. mp->framedone_handler = NULL;
  1170. mp->framedone_handler_data = NULL;
  1171. }
  1172. static const struct dss_mgr_ops apply_mgr_ops = {
  1173. .start_update = dss_mgr_start_update_compat,
  1174. .enable = dss_mgr_enable_compat,
  1175. .disable = dss_mgr_disable_compat,
  1176. .set_timings = dss_mgr_set_timings_compat,
  1177. .set_lcd_config = dss_mgr_set_lcd_config_compat,
  1178. .register_framedone_handler = dss_mgr_register_framedone_handler_compat,
  1179. .unregister_framedone_handler = dss_mgr_unregister_framedone_handler_compat,
  1180. };
  1181. static int compat_refcnt;
  1182. static DEFINE_MUTEX(compat_init_lock);
  1183. int omapdss_compat_init(void)
  1184. {
  1185. struct platform_device *pdev = dss_get_core_pdev();
  1186. struct omap_dss_device *dssdev = NULL;
  1187. int i, r;
  1188. mutex_lock(&compat_init_lock);
  1189. if (compat_refcnt++ > 0)
  1190. goto out;
  1191. apply_init_priv();
  1192. dss_init_overlay_managers(pdev);
  1193. dss_init_overlays(pdev);
  1194. for (i = 0; i < omap_dss_get_num_overlay_managers(); i++) {
  1195. struct omap_overlay_manager *mgr;
  1196. mgr = omap_dss_get_overlay_manager(i);
  1197. mgr->set_output = &dss_mgr_set_output;
  1198. mgr->unset_output = &dss_mgr_unset_output;
  1199. mgr->apply = &omap_dss_mgr_apply;
  1200. mgr->set_manager_info = &dss_mgr_set_info;
  1201. mgr->get_manager_info = &dss_mgr_get_info;
  1202. mgr->wait_for_go = &dss_mgr_wait_for_go;
  1203. mgr->wait_for_vsync = &dss_mgr_wait_for_vsync;
  1204. mgr->get_device = &dss_mgr_get_device;
  1205. }
  1206. for (i = 0; i < omap_dss_get_num_overlays(); i++) {
  1207. struct omap_overlay *ovl = omap_dss_get_overlay(i);
  1208. ovl->is_enabled = &dss_ovl_is_enabled;
  1209. ovl->enable = &dss_ovl_enable;
  1210. ovl->disable = &dss_ovl_disable;
  1211. ovl->set_manager = &dss_ovl_set_manager;
  1212. ovl->unset_manager = &dss_ovl_unset_manager;
  1213. ovl->set_overlay_info = &dss_ovl_set_info;
  1214. ovl->get_overlay_info = &dss_ovl_get_info;
  1215. ovl->wait_for_go = &dss_mgr_wait_for_go_ovl;
  1216. ovl->get_device = &dss_ovl_get_device;
  1217. }
  1218. r = dss_install_mgr_ops(&apply_mgr_ops);
  1219. if (r)
  1220. goto err_mgr_ops;
  1221. for_each_dss_dev(dssdev) {
  1222. r = display_init_sysfs(pdev, dssdev);
  1223. /* XXX uninit sysfs files on error */
  1224. if (r)
  1225. goto err_disp_sysfs;
  1226. }
  1227. dispc_runtime_get();
  1228. r = dss_dispc_initialize_irq();
  1229. if (r)
  1230. goto err_init_irq;
  1231. dispc_runtime_put();
  1232. out:
  1233. mutex_unlock(&compat_init_lock);
  1234. return 0;
  1235. err_init_irq:
  1236. dispc_runtime_put();
  1237. err_disp_sysfs:
  1238. dss_uninstall_mgr_ops();
  1239. err_mgr_ops:
  1240. dss_uninit_overlay_managers(pdev);
  1241. dss_uninit_overlays(pdev);
  1242. compat_refcnt--;
  1243. mutex_unlock(&compat_init_lock);
  1244. return r;
  1245. }
  1246. EXPORT_SYMBOL(omapdss_compat_init);
  1247. void omapdss_compat_uninit(void)
  1248. {
  1249. struct platform_device *pdev = dss_get_core_pdev();
  1250. struct omap_dss_device *dssdev = NULL;
  1251. mutex_lock(&compat_init_lock);
  1252. if (--compat_refcnt > 0)
  1253. goto out;
  1254. dss_dispc_uninitialize_irq();
  1255. for_each_dss_dev(dssdev)
  1256. display_uninit_sysfs(pdev, dssdev);
  1257. dss_uninstall_mgr_ops();
  1258. dss_uninit_overlay_managers(pdev);
  1259. dss_uninit_overlays(pdev);
  1260. out:
  1261. mutex_unlock(&compat_init_lock);
  1262. }
  1263. EXPORT_SYMBOL(omapdss_compat_uninit);