lpfc_hw4.h 122 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651
  1. /*******************************************************************
  2. * This file is part of the Emulex Linux Device Driver for *
  3. * Fibre Channel Host Bus Adapters. *
  4. * Copyright (C) 2009-2012 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *******************************************************************/
  20. /* Macros to deal with bit fields. Each bit field must have 3 #defines
  21. * associated with it (_SHIFT, _MASK, and _WORD).
  22. * EG. For a bit field that is in the 7th bit of the "field4" field of a
  23. * structure and is 2 bits in size the following #defines must exist:
  24. * struct temp {
  25. * uint32_t field1;
  26. * uint32_t field2;
  27. * uint32_t field3;
  28. * uint32_t field4;
  29. * #define example_bit_field_SHIFT 7
  30. * #define example_bit_field_MASK 0x03
  31. * #define example_bit_field_WORD field4
  32. * uint32_t field5;
  33. * };
  34. * Then the macros below may be used to get or set the value of that field.
  35. * EG. To get the value of the bit field from the above example:
  36. * struct temp t1;
  37. * value = bf_get(example_bit_field, &t1);
  38. * And then to set that bit field:
  39. * bf_set(example_bit_field, &t1, 2);
  40. * Or clear that bit field:
  41. * bf_set(example_bit_field, &t1, 0);
  42. */
  43. #define bf_get_be32(name, ptr) \
  44. ((be32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
  45. #define bf_get_le32(name, ptr) \
  46. ((le32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
  47. #define bf_get(name, ptr) \
  48. (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK)
  49. #define bf_set_le32(name, ptr, value) \
  50. ((ptr)->name##_WORD = cpu_to_le32(((((value) & \
  51. name##_MASK) << name##_SHIFT) | (le32_to_cpu((ptr)->name##_WORD) & \
  52. ~(name##_MASK << name##_SHIFT)))))
  53. #define bf_set(name, ptr, value) \
  54. ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \
  55. ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT))))
  56. struct dma_address {
  57. uint32_t addr_lo;
  58. uint32_t addr_hi;
  59. };
  60. struct lpfc_sli_intf {
  61. uint32_t word0;
  62. #define lpfc_sli_intf_valid_SHIFT 29
  63. #define lpfc_sli_intf_valid_MASK 0x00000007
  64. #define lpfc_sli_intf_valid_WORD word0
  65. #define LPFC_SLI_INTF_VALID 6
  66. #define lpfc_sli_intf_sli_hint2_SHIFT 24
  67. #define lpfc_sli_intf_sli_hint2_MASK 0x0000001F
  68. #define lpfc_sli_intf_sli_hint2_WORD word0
  69. #define LPFC_SLI_INTF_SLI_HINT2_NONE 0
  70. #define lpfc_sli_intf_sli_hint1_SHIFT 16
  71. #define lpfc_sli_intf_sli_hint1_MASK 0x000000FF
  72. #define lpfc_sli_intf_sli_hint1_WORD word0
  73. #define LPFC_SLI_INTF_SLI_HINT1_NONE 0
  74. #define LPFC_SLI_INTF_SLI_HINT1_1 1
  75. #define LPFC_SLI_INTF_SLI_HINT1_2 2
  76. #define lpfc_sli_intf_if_type_SHIFT 12
  77. #define lpfc_sli_intf_if_type_MASK 0x0000000F
  78. #define lpfc_sli_intf_if_type_WORD word0
  79. #define LPFC_SLI_INTF_IF_TYPE_0 0
  80. #define LPFC_SLI_INTF_IF_TYPE_1 1
  81. #define LPFC_SLI_INTF_IF_TYPE_2 2
  82. #define lpfc_sli_intf_sli_family_SHIFT 8
  83. #define lpfc_sli_intf_sli_family_MASK 0x0000000F
  84. #define lpfc_sli_intf_sli_family_WORD word0
  85. #define LPFC_SLI_INTF_FAMILY_BE2 0x0
  86. #define LPFC_SLI_INTF_FAMILY_BE3 0x1
  87. #define LPFC_SLI_INTF_FAMILY_LNCR_A0 0xa
  88. #define LPFC_SLI_INTF_FAMILY_LNCR_B0 0xb
  89. #define lpfc_sli_intf_slirev_SHIFT 4
  90. #define lpfc_sli_intf_slirev_MASK 0x0000000F
  91. #define lpfc_sli_intf_slirev_WORD word0
  92. #define LPFC_SLI_INTF_REV_SLI3 3
  93. #define LPFC_SLI_INTF_REV_SLI4 4
  94. #define lpfc_sli_intf_func_type_SHIFT 0
  95. #define lpfc_sli_intf_func_type_MASK 0x00000001
  96. #define lpfc_sli_intf_func_type_WORD word0
  97. #define LPFC_SLI_INTF_IF_TYPE_PHYS 0
  98. #define LPFC_SLI_INTF_IF_TYPE_VIRT 1
  99. };
  100. #define LPFC_SLI4_MBX_EMBED true
  101. #define LPFC_SLI4_MBX_NEMBED false
  102. #define LPFC_SLI4_MB_WORD_COUNT 64
  103. #define LPFC_MAX_MQ_PAGE 8
  104. #define LPFC_MAX_WQ_PAGE_V0 4
  105. #define LPFC_MAX_WQ_PAGE 8
  106. #define LPFC_MAX_CQ_PAGE 4
  107. #define LPFC_MAX_EQ_PAGE 8
  108. #define LPFC_VIR_FUNC_MAX 32 /* Maximum number of virtual functions */
  109. #define LPFC_PCI_FUNC_MAX 5 /* Maximum number of PCI functions */
  110. #define LPFC_VFR_PAGE_SIZE 0x1000 /* 4KB BAR2 per-VF register page size */
  111. /* Define SLI4 Alignment requirements. */
  112. #define LPFC_ALIGN_16_BYTE 16
  113. #define LPFC_ALIGN_64_BYTE 64
  114. /* Define SLI4 specific definitions. */
  115. #define LPFC_MQ_CQE_BYTE_OFFSET 256
  116. #define LPFC_MBX_CMD_HDR_LENGTH 16
  117. #define LPFC_MBX_ERROR_RANGE 0x4000
  118. #define LPFC_BMBX_BIT1_ADDR_HI 0x2
  119. #define LPFC_BMBX_BIT1_ADDR_LO 0
  120. #define LPFC_RPI_HDR_COUNT 64
  121. #define LPFC_HDR_TEMPLATE_SIZE 4096
  122. #define LPFC_RPI_ALLOC_ERROR 0xFFFF
  123. #define LPFC_FCF_RECORD_WD_CNT 132
  124. #define LPFC_ENTIRE_FCF_DATABASE 0
  125. #define LPFC_DFLT_FCF_INDEX 0
  126. /* Virtual function numbers */
  127. #define LPFC_VF0 0
  128. #define LPFC_VF1 1
  129. #define LPFC_VF2 2
  130. #define LPFC_VF3 3
  131. #define LPFC_VF4 4
  132. #define LPFC_VF5 5
  133. #define LPFC_VF6 6
  134. #define LPFC_VF7 7
  135. #define LPFC_VF8 8
  136. #define LPFC_VF9 9
  137. #define LPFC_VF10 10
  138. #define LPFC_VF11 11
  139. #define LPFC_VF12 12
  140. #define LPFC_VF13 13
  141. #define LPFC_VF14 14
  142. #define LPFC_VF15 15
  143. #define LPFC_VF16 16
  144. #define LPFC_VF17 17
  145. #define LPFC_VF18 18
  146. #define LPFC_VF19 19
  147. #define LPFC_VF20 20
  148. #define LPFC_VF21 21
  149. #define LPFC_VF22 22
  150. #define LPFC_VF23 23
  151. #define LPFC_VF24 24
  152. #define LPFC_VF25 25
  153. #define LPFC_VF26 26
  154. #define LPFC_VF27 27
  155. #define LPFC_VF28 28
  156. #define LPFC_VF29 29
  157. #define LPFC_VF30 30
  158. #define LPFC_VF31 31
  159. /* PCI function numbers */
  160. #define LPFC_PCI_FUNC0 0
  161. #define LPFC_PCI_FUNC1 1
  162. #define LPFC_PCI_FUNC2 2
  163. #define LPFC_PCI_FUNC3 3
  164. #define LPFC_PCI_FUNC4 4
  165. /* SLI4 interface type-2 PDEV_CTL register */
  166. #define LPFC_CTL_PDEV_CTL_OFFSET 0x414
  167. #define LPFC_CTL_PDEV_CTL_DRST 0x00000001
  168. #define LPFC_CTL_PDEV_CTL_FRST 0x00000002
  169. #define LPFC_CTL_PDEV_CTL_DD 0x00000004
  170. #define LPFC_CTL_PDEV_CTL_LC 0x00000008
  171. #define LPFC_CTL_PDEV_CTL_FRL_ALL 0x00
  172. #define LPFC_CTL_PDEV_CTL_FRL_FC_FCOE 0x10
  173. #define LPFC_CTL_PDEV_CTL_FRL_NIC 0x20
  174. #define LPFC_FW_DUMP_REQUEST (LPFC_CTL_PDEV_CTL_DD | LPFC_CTL_PDEV_CTL_FRST)
  175. /* Active interrupt test count */
  176. #define LPFC_ACT_INTR_CNT 4
  177. /* Algrithmns for scheduling FCP commands to WQs */
  178. #define LPFC_FCP_SCHED_ROUND_ROBIN 0
  179. #define LPFC_FCP_SCHED_BY_CPU 1
  180. /* Delay Multiplier constant */
  181. #define LPFC_DMULT_CONST 651042
  182. /* Configuration of Interrupts / sec for entire HBA port */
  183. #define LPFC_MIN_IMAX 5000
  184. #define LPFC_MAX_IMAX 5000000
  185. #define LPFC_DEF_IMAX 50000
  186. #define LPFC_MIN_CPU_MAP 0
  187. #define LPFC_MAX_CPU_MAP 2
  188. #define LPFC_HBA_CPU_MAP 1
  189. #define LPFC_DRIVER_CPU_MAP 2 /* Default */
  190. /* PORT_CAPABILITIES constants. */
  191. #define LPFC_MAX_SUPPORTED_PAGES 8
  192. struct ulp_bde64 {
  193. union ULP_BDE_TUS {
  194. uint32_t w;
  195. struct {
  196. #ifdef __BIG_ENDIAN_BITFIELD
  197. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  198. VALUE !! */
  199. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  200. #else /* __LITTLE_ENDIAN_BITFIELD */
  201. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  202. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  203. VALUE !! */
  204. #endif
  205. #define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */
  206. #define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */
  207. #define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */
  208. #define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */
  209. #define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */
  210. #define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */
  211. #define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */
  212. } f;
  213. } tus;
  214. uint32_t addrLow;
  215. uint32_t addrHigh;
  216. };
  217. struct lpfc_sli4_flags {
  218. uint32_t word0;
  219. #define lpfc_idx_rsrc_rdy_SHIFT 0
  220. #define lpfc_idx_rsrc_rdy_MASK 0x00000001
  221. #define lpfc_idx_rsrc_rdy_WORD word0
  222. #define LPFC_IDX_RSRC_RDY 1
  223. #define lpfc_rpi_rsrc_rdy_SHIFT 1
  224. #define lpfc_rpi_rsrc_rdy_MASK 0x00000001
  225. #define lpfc_rpi_rsrc_rdy_WORD word0
  226. #define LPFC_RPI_RSRC_RDY 1
  227. #define lpfc_vpi_rsrc_rdy_SHIFT 2
  228. #define lpfc_vpi_rsrc_rdy_MASK 0x00000001
  229. #define lpfc_vpi_rsrc_rdy_WORD word0
  230. #define LPFC_VPI_RSRC_RDY 1
  231. #define lpfc_vfi_rsrc_rdy_SHIFT 3
  232. #define lpfc_vfi_rsrc_rdy_MASK 0x00000001
  233. #define lpfc_vfi_rsrc_rdy_WORD word0
  234. #define LPFC_VFI_RSRC_RDY 1
  235. };
  236. struct sli4_bls_rsp {
  237. uint32_t word0_rsvd; /* Word0 must be reserved */
  238. uint32_t word1;
  239. #define lpfc_abts_orig_SHIFT 0
  240. #define lpfc_abts_orig_MASK 0x00000001
  241. #define lpfc_abts_orig_WORD word1
  242. #define LPFC_ABTS_UNSOL_RSP 1
  243. #define LPFC_ABTS_UNSOL_INT 0
  244. uint32_t word2;
  245. #define lpfc_abts_rxid_SHIFT 0
  246. #define lpfc_abts_rxid_MASK 0x0000FFFF
  247. #define lpfc_abts_rxid_WORD word2
  248. #define lpfc_abts_oxid_SHIFT 16
  249. #define lpfc_abts_oxid_MASK 0x0000FFFF
  250. #define lpfc_abts_oxid_WORD word2
  251. uint32_t word3;
  252. #define lpfc_vndr_code_SHIFT 0
  253. #define lpfc_vndr_code_MASK 0x000000FF
  254. #define lpfc_vndr_code_WORD word3
  255. #define lpfc_rsn_expln_SHIFT 8
  256. #define lpfc_rsn_expln_MASK 0x000000FF
  257. #define lpfc_rsn_expln_WORD word3
  258. #define lpfc_rsn_code_SHIFT 16
  259. #define lpfc_rsn_code_MASK 0x000000FF
  260. #define lpfc_rsn_code_WORD word3
  261. uint32_t word4;
  262. uint32_t word5_rsvd; /* Word5 must be reserved */
  263. };
  264. /* event queue entry structure */
  265. struct lpfc_eqe {
  266. uint32_t word0;
  267. #define lpfc_eqe_resource_id_SHIFT 16
  268. #define lpfc_eqe_resource_id_MASK 0x000000FF
  269. #define lpfc_eqe_resource_id_WORD word0
  270. #define lpfc_eqe_minor_code_SHIFT 4
  271. #define lpfc_eqe_minor_code_MASK 0x00000FFF
  272. #define lpfc_eqe_minor_code_WORD word0
  273. #define lpfc_eqe_major_code_SHIFT 1
  274. #define lpfc_eqe_major_code_MASK 0x00000007
  275. #define lpfc_eqe_major_code_WORD word0
  276. #define lpfc_eqe_valid_SHIFT 0
  277. #define lpfc_eqe_valid_MASK 0x00000001
  278. #define lpfc_eqe_valid_WORD word0
  279. };
  280. /* completion queue entry structure (common fields for all cqe types) */
  281. struct lpfc_cqe {
  282. uint32_t reserved0;
  283. uint32_t reserved1;
  284. uint32_t reserved2;
  285. uint32_t word3;
  286. #define lpfc_cqe_valid_SHIFT 31
  287. #define lpfc_cqe_valid_MASK 0x00000001
  288. #define lpfc_cqe_valid_WORD word3
  289. #define lpfc_cqe_code_SHIFT 16
  290. #define lpfc_cqe_code_MASK 0x000000FF
  291. #define lpfc_cqe_code_WORD word3
  292. };
  293. /* Completion Queue Entry Status Codes */
  294. #define CQE_STATUS_SUCCESS 0x0
  295. #define CQE_STATUS_FCP_RSP_FAILURE 0x1
  296. #define CQE_STATUS_REMOTE_STOP 0x2
  297. #define CQE_STATUS_LOCAL_REJECT 0x3
  298. #define CQE_STATUS_NPORT_RJT 0x4
  299. #define CQE_STATUS_FABRIC_RJT 0x5
  300. #define CQE_STATUS_NPORT_BSY 0x6
  301. #define CQE_STATUS_FABRIC_BSY 0x7
  302. #define CQE_STATUS_INTERMED_RSP 0x8
  303. #define CQE_STATUS_LS_RJT 0x9
  304. #define CQE_STATUS_CMD_REJECT 0xb
  305. #define CQE_STATUS_FCP_TGT_LENCHECK 0xc
  306. #define CQE_STATUS_NEED_BUFF_ENTRY 0xf
  307. #define CQE_STATUS_DI_ERROR 0x16
  308. /* Used when mapping CQE status to IOCB */
  309. #define LPFC_IOCB_STATUS_MASK 0xf
  310. /* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */
  311. #define CQE_HW_STATUS_NO_ERR 0x0
  312. #define CQE_HW_STATUS_UNDERRUN 0x1
  313. #define CQE_HW_STATUS_OVERRUN 0x2
  314. /* Completion Queue Entry Codes */
  315. #define CQE_CODE_COMPL_WQE 0x1
  316. #define CQE_CODE_RELEASE_WQE 0x2
  317. #define CQE_CODE_RECEIVE 0x4
  318. #define CQE_CODE_XRI_ABORTED 0x5
  319. #define CQE_CODE_RECEIVE_V1 0x9
  320. /*
  321. * Define mask value for xri_aborted and wcqe completed CQE extended status.
  322. * Currently, extended status is limited to 9 bits (0x0 -> 0x103) .
  323. */
  324. #define WCQE_PARAM_MASK 0x1FF
  325. /* completion queue entry for wqe completions */
  326. struct lpfc_wcqe_complete {
  327. uint32_t word0;
  328. #define lpfc_wcqe_c_request_tag_SHIFT 16
  329. #define lpfc_wcqe_c_request_tag_MASK 0x0000FFFF
  330. #define lpfc_wcqe_c_request_tag_WORD word0
  331. #define lpfc_wcqe_c_status_SHIFT 8
  332. #define lpfc_wcqe_c_status_MASK 0x000000FF
  333. #define lpfc_wcqe_c_status_WORD word0
  334. #define lpfc_wcqe_c_hw_status_SHIFT 0
  335. #define lpfc_wcqe_c_hw_status_MASK 0x000000FF
  336. #define lpfc_wcqe_c_hw_status_WORD word0
  337. uint32_t total_data_placed;
  338. uint32_t parameter;
  339. #define lpfc_wcqe_c_bg_edir_SHIFT 5
  340. #define lpfc_wcqe_c_bg_edir_MASK 0x00000001
  341. #define lpfc_wcqe_c_bg_edir_WORD parameter
  342. #define lpfc_wcqe_c_bg_tdpv_SHIFT 3
  343. #define lpfc_wcqe_c_bg_tdpv_MASK 0x00000001
  344. #define lpfc_wcqe_c_bg_tdpv_WORD parameter
  345. #define lpfc_wcqe_c_bg_re_SHIFT 2
  346. #define lpfc_wcqe_c_bg_re_MASK 0x00000001
  347. #define lpfc_wcqe_c_bg_re_WORD parameter
  348. #define lpfc_wcqe_c_bg_ae_SHIFT 1
  349. #define lpfc_wcqe_c_bg_ae_MASK 0x00000001
  350. #define lpfc_wcqe_c_bg_ae_WORD parameter
  351. #define lpfc_wcqe_c_bg_ge_SHIFT 0
  352. #define lpfc_wcqe_c_bg_ge_MASK 0x00000001
  353. #define lpfc_wcqe_c_bg_ge_WORD parameter
  354. uint32_t word3;
  355. #define lpfc_wcqe_c_valid_SHIFT lpfc_cqe_valid_SHIFT
  356. #define lpfc_wcqe_c_valid_MASK lpfc_cqe_valid_MASK
  357. #define lpfc_wcqe_c_valid_WORD lpfc_cqe_valid_WORD
  358. #define lpfc_wcqe_c_xb_SHIFT 28
  359. #define lpfc_wcqe_c_xb_MASK 0x00000001
  360. #define lpfc_wcqe_c_xb_WORD word3
  361. #define lpfc_wcqe_c_pv_SHIFT 27
  362. #define lpfc_wcqe_c_pv_MASK 0x00000001
  363. #define lpfc_wcqe_c_pv_WORD word3
  364. #define lpfc_wcqe_c_priority_SHIFT 24
  365. #define lpfc_wcqe_c_priority_MASK 0x00000007
  366. #define lpfc_wcqe_c_priority_WORD word3
  367. #define lpfc_wcqe_c_code_SHIFT lpfc_cqe_code_SHIFT
  368. #define lpfc_wcqe_c_code_MASK lpfc_cqe_code_MASK
  369. #define lpfc_wcqe_c_code_WORD lpfc_cqe_code_WORD
  370. };
  371. /* completion queue entry for wqe release */
  372. struct lpfc_wcqe_release {
  373. uint32_t reserved0;
  374. uint32_t reserved1;
  375. uint32_t word2;
  376. #define lpfc_wcqe_r_wq_id_SHIFT 16
  377. #define lpfc_wcqe_r_wq_id_MASK 0x0000FFFF
  378. #define lpfc_wcqe_r_wq_id_WORD word2
  379. #define lpfc_wcqe_r_wqe_index_SHIFT 0
  380. #define lpfc_wcqe_r_wqe_index_MASK 0x0000FFFF
  381. #define lpfc_wcqe_r_wqe_index_WORD word2
  382. uint32_t word3;
  383. #define lpfc_wcqe_r_valid_SHIFT lpfc_cqe_valid_SHIFT
  384. #define lpfc_wcqe_r_valid_MASK lpfc_cqe_valid_MASK
  385. #define lpfc_wcqe_r_valid_WORD lpfc_cqe_valid_WORD
  386. #define lpfc_wcqe_r_code_SHIFT lpfc_cqe_code_SHIFT
  387. #define lpfc_wcqe_r_code_MASK lpfc_cqe_code_MASK
  388. #define lpfc_wcqe_r_code_WORD lpfc_cqe_code_WORD
  389. };
  390. struct sli4_wcqe_xri_aborted {
  391. uint32_t word0;
  392. #define lpfc_wcqe_xa_status_SHIFT 8
  393. #define lpfc_wcqe_xa_status_MASK 0x000000FF
  394. #define lpfc_wcqe_xa_status_WORD word0
  395. uint32_t parameter;
  396. uint32_t word2;
  397. #define lpfc_wcqe_xa_remote_xid_SHIFT 16
  398. #define lpfc_wcqe_xa_remote_xid_MASK 0x0000FFFF
  399. #define lpfc_wcqe_xa_remote_xid_WORD word2
  400. #define lpfc_wcqe_xa_xri_SHIFT 0
  401. #define lpfc_wcqe_xa_xri_MASK 0x0000FFFF
  402. #define lpfc_wcqe_xa_xri_WORD word2
  403. uint32_t word3;
  404. #define lpfc_wcqe_xa_valid_SHIFT lpfc_cqe_valid_SHIFT
  405. #define lpfc_wcqe_xa_valid_MASK lpfc_cqe_valid_MASK
  406. #define lpfc_wcqe_xa_valid_WORD lpfc_cqe_valid_WORD
  407. #define lpfc_wcqe_xa_ia_SHIFT 30
  408. #define lpfc_wcqe_xa_ia_MASK 0x00000001
  409. #define lpfc_wcqe_xa_ia_WORD word3
  410. #define CQE_XRI_ABORTED_IA_REMOTE 0
  411. #define CQE_XRI_ABORTED_IA_LOCAL 1
  412. #define lpfc_wcqe_xa_br_SHIFT 29
  413. #define lpfc_wcqe_xa_br_MASK 0x00000001
  414. #define lpfc_wcqe_xa_br_WORD word3
  415. #define CQE_XRI_ABORTED_BR_BA_ACC 0
  416. #define CQE_XRI_ABORTED_BR_BA_RJT 1
  417. #define lpfc_wcqe_xa_eo_SHIFT 28
  418. #define lpfc_wcqe_xa_eo_MASK 0x00000001
  419. #define lpfc_wcqe_xa_eo_WORD word3
  420. #define CQE_XRI_ABORTED_EO_REMOTE 0
  421. #define CQE_XRI_ABORTED_EO_LOCAL 1
  422. #define lpfc_wcqe_xa_code_SHIFT lpfc_cqe_code_SHIFT
  423. #define lpfc_wcqe_xa_code_MASK lpfc_cqe_code_MASK
  424. #define lpfc_wcqe_xa_code_WORD lpfc_cqe_code_WORD
  425. };
  426. /* completion queue entry structure for rqe completion */
  427. struct lpfc_rcqe {
  428. uint32_t word0;
  429. #define lpfc_rcqe_bindex_SHIFT 16
  430. #define lpfc_rcqe_bindex_MASK 0x0000FFF
  431. #define lpfc_rcqe_bindex_WORD word0
  432. #define lpfc_rcqe_status_SHIFT 8
  433. #define lpfc_rcqe_status_MASK 0x000000FF
  434. #define lpfc_rcqe_status_WORD word0
  435. #define FC_STATUS_RQ_SUCCESS 0x10 /* Async receive successful */
  436. #define FC_STATUS_RQ_BUF_LEN_EXCEEDED 0x11 /* payload truncated */
  437. #define FC_STATUS_INSUFF_BUF_NEED_BUF 0x12 /* Insufficient buffers */
  438. #define FC_STATUS_INSUFF_BUF_FRM_DISC 0x13 /* Frame Discard */
  439. uint32_t word1;
  440. #define lpfc_rcqe_fcf_id_v1_SHIFT 0
  441. #define lpfc_rcqe_fcf_id_v1_MASK 0x0000003F
  442. #define lpfc_rcqe_fcf_id_v1_WORD word1
  443. uint32_t word2;
  444. #define lpfc_rcqe_length_SHIFT 16
  445. #define lpfc_rcqe_length_MASK 0x0000FFFF
  446. #define lpfc_rcqe_length_WORD word2
  447. #define lpfc_rcqe_rq_id_SHIFT 6
  448. #define lpfc_rcqe_rq_id_MASK 0x000003FF
  449. #define lpfc_rcqe_rq_id_WORD word2
  450. #define lpfc_rcqe_fcf_id_SHIFT 0
  451. #define lpfc_rcqe_fcf_id_MASK 0x0000003F
  452. #define lpfc_rcqe_fcf_id_WORD word2
  453. #define lpfc_rcqe_rq_id_v1_SHIFT 0
  454. #define lpfc_rcqe_rq_id_v1_MASK 0x0000FFFF
  455. #define lpfc_rcqe_rq_id_v1_WORD word2
  456. uint32_t word3;
  457. #define lpfc_rcqe_valid_SHIFT lpfc_cqe_valid_SHIFT
  458. #define lpfc_rcqe_valid_MASK lpfc_cqe_valid_MASK
  459. #define lpfc_rcqe_valid_WORD lpfc_cqe_valid_WORD
  460. #define lpfc_rcqe_port_SHIFT 30
  461. #define lpfc_rcqe_port_MASK 0x00000001
  462. #define lpfc_rcqe_port_WORD word3
  463. #define lpfc_rcqe_hdr_length_SHIFT 24
  464. #define lpfc_rcqe_hdr_length_MASK 0x0000001F
  465. #define lpfc_rcqe_hdr_length_WORD word3
  466. #define lpfc_rcqe_code_SHIFT lpfc_cqe_code_SHIFT
  467. #define lpfc_rcqe_code_MASK lpfc_cqe_code_MASK
  468. #define lpfc_rcqe_code_WORD lpfc_cqe_code_WORD
  469. #define lpfc_rcqe_eof_SHIFT 8
  470. #define lpfc_rcqe_eof_MASK 0x000000FF
  471. #define lpfc_rcqe_eof_WORD word3
  472. #define FCOE_EOFn 0x41
  473. #define FCOE_EOFt 0x42
  474. #define FCOE_EOFni 0x49
  475. #define FCOE_EOFa 0x50
  476. #define lpfc_rcqe_sof_SHIFT 0
  477. #define lpfc_rcqe_sof_MASK 0x000000FF
  478. #define lpfc_rcqe_sof_WORD word3
  479. #define FCOE_SOFi2 0x2d
  480. #define FCOE_SOFi3 0x2e
  481. #define FCOE_SOFn2 0x35
  482. #define FCOE_SOFn3 0x36
  483. };
  484. struct lpfc_rqe {
  485. uint32_t address_hi;
  486. uint32_t address_lo;
  487. };
  488. /* buffer descriptors */
  489. struct lpfc_bde4 {
  490. uint32_t addr_hi;
  491. uint32_t addr_lo;
  492. uint32_t word2;
  493. #define lpfc_bde4_last_SHIFT 31
  494. #define lpfc_bde4_last_MASK 0x00000001
  495. #define lpfc_bde4_last_WORD word2
  496. #define lpfc_bde4_sge_offset_SHIFT 0
  497. #define lpfc_bde4_sge_offset_MASK 0x000003FF
  498. #define lpfc_bde4_sge_offset_WORD word2
  499. uint32_t word3;
  500. #define lpfc_bde4_length_SHIFT 0
  501. #define lpfc_bde4_length_MASK 0x000000FF
  502. #define lpfc_bde4_length_WORD word3
  503. };
  504. struct lpfc_register {
  505. uint32_t word0;
  506. };
  507. /* The following BAR0 Registers apply to SLI4 if_type 0 UCNAs. */
  508. #define LPFC_UERR_STATUS_HI 0x00A4
  509. #define LPFC_UERR_STATUS_LO 0x00A0
  510. #define LPFC_UE_MASK_HI 0x00AC
  511. #define LPFC_UE_MASK_LO 0x00A8
  512. /* The following BAR0 register sets are defined for if_type 0 and 2 UCNAs. */
  513. #define LPFC_SLI_INTF 0x0058
  514. #define LPFC_CTL_PORT_SEM_OFFSET 0x400
  515. #define lpfc_port_smphr_perr_SHIFT 31
  516. #define lpfc_port_smphr_perr_MASK 0x1
  517. #define lpfc_port_smphr_perr_WORD word0
  518. #define lpfc_port_smphr_sfi_SHIFT 30
  519. #define lpfc_port_smphr_sfi_MASK 0x1
  520. #define lpfc_port_smphr_sfi_WORD word0
  521. #define lpfc_port_smphr_nip_SHIFT 29
  522. #define lpfc_port_smphr_nip_MASK 0x1
  523. #define lpfc_port_smphr_nip_WORD word0
  524. #define lpfc_port_smphr_ipc_SHIFT 28
  525. #define lpfc_port_smphr_ipc_MASK 0x1
  526. #define lpfc_port_smphr_ipc_WORD word0
  527. #define lpfc_port_smphr_scr1_SHIFT 27
  528. #define lpfc_port_smphr_scr1_MASK 0x1
  529. #define lpfc_port_smphr_scr1_WORD word0
  530. #define lpfc_port_smphr_scr2_SHIFT 26
  531. #define lpfc_port_smphr_scr2_MASK 0x1
  532. #define lpfc_port_smphr_scr2_WORD word0
  533. #define lpfc_port_smphr_host_scratch_SHIFT 16
  534. #define lpfc_port_smphr_host_scratch_MASK 0xFF
  535. #define lpfc_port_smphr_host_scratch_WORD word0
  536. #define lpfc_port_smphr_port_status_SHIFT 0
  537. #define lpfc_port_smphr_port_status_MASK 0xFFFF
  538. #define lpfc_port_smphr_port_status_WORD word0
  539. #define LPFC_POST_STAGE_POWER_ON_RESET 0x0000
  540. #define LPFC_POST_STAGE_AWAITING_HOST_RDY 0x0001
  541. #define LPFC_POST_STAGE_HOST_RDY 0x0002
  542. #define LPFC_POST_STAGE_BE_RESET 0x0003
  543. #define LPFC_POST_STAGE_SEEPROM_CS_START 0x0100
  544. #define LPFC_POST_STAGE_SEEPROM_CS_DONE 0x0101
  545. #define LPFC_POST_STAGE_DDR_CONFIG_START 0x0200
  546. #define LPFC_POST_STAGE_DDR_CONFIG_DONE 0x0201
  547. #define LPFC_POST_STAGE_DDR_CALIBRATE_START 0x0300
  548. #define LPFC_POST_STAGE_DDR_CALIBRATE_DONE 0x0301
  549. #define LPFC_POST_STAGE_DDR_TEST_START 0x0400
  550. #define LPFC_POST_STAGE_DDR_TEST_DONE 0x0401
  551. #define LPFC_POST_STAGE_REDBOOT_INIT_START 0x0600
  552. #define LPFC_POST_STAGE_REDBOOT_INIT_DONE 0x0601
  553. #define LPFC_POST_STAGE_FW_IMAGE_LOAD_START 0x0700
  554. #define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE 0x0701
  555. #define LPFC_POST_STAGE_ARMFW_START 0x0800
  556. #define LPFC_POST_STAGE_DHCP_QUERY_START 0x0900
  557. #define LPFC_POST_STAGE_DHCP_QUERY_DONE 0x0901
  558. #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START 0x0A00
  559. #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE 0x0A01
  560. #define LPFC_POST_STAGE_RC_OPTION_SET 0x0B00
  561. #define LPFC_POST_STAGE_SWITCH_LINK 0x0B01
  562. #define LPFC_POST_STAGE_SEND_ICDS_MESSAGE 0x0B02
  563. #define LPFC_POST_STAGE_PERFROM_TFTP 0x0B03
  564. #define LPFC_POST_STAGE_PARSE_XML 0x0B04
  565. #define LPFC_POST_STAGE_DOWNLOAD_IMAGE 0x0B05
  566. #define LPFC_POST_STAGE_FLASH_IMAGE 0x0B06
  567. #define LPFC_POST_STAGE_RC_DONE 0x0B07
  568. #define LPFC_POST_STAGE_REBOOT_SYSTEM 0x0B08
  569. #define LPFC_POST_STAGE_MAC_ADDRESS 0x0C00
  570. #define LPFC_POST_STAGE_PORT_READY 0xC000
  571. #define LPFC_POST_STAGE_PORT_UE 0xF000
  572. #define LPFC_CTL_PORT_STA_OFFSET 0x404
  573. #define lpfc_sliport_status_err_SHIFT 31
  574. #define lpfc_sliport_status_err_MASK 0x1
  575. #define lpfc_sliport_status_err_WORD word0
  576. #define lpfc_sliport_status_end_SHIFT 30
  577. #define lpfc_sliport_status_end_MASK 0x1
  578. #define lpfc_sliport_status_end_WORD word0
  579. #define lpfc_sliport_status_oti_SHIFT 29
  580. #define lpfc_sliport_status_oti_MASK 0x1
  581. #define lpfc_sliport_status_oti_WORD word0
  582. #define lpfc_sliport_status_rn_SHIFT 24
  583. #define lpfc_sliport_status_rn_MASK 0x1
  584. #define lpfc_sliport_status_rn_WORD word0
  585. #define lpfc_sliport_status_rdy_SHIFT 23
  586. #define lpfc_sliport_status_rdy_MASK 0x1
  587. #define lpfc_sliport_status_rdy_WORD word0
  588. #define MAX_IF_TYPE_2_RESETS 6
  589. #define LPFC_CTL_PORT_CTL_OFFSET 0x408
  590. #define lpfc_sliport_ctrl_end_SHIFT 30
  591. #define lpfc_sliport_ctrl_end_MASK 0x1
  592. #define lpfc_sliport_ctrl_end_WORD word0
  593. #define LPFC_SLIPORT_LITTLE_ENDIAN 0
  594. #define LPFC_SLIPORT_BIG_ENDIAN 1
  595. #define lpfc_sliport_ctrl_ip_SHIFT 27
  596. #define lpfc_sliport_ctrl_ip_MASK 0x1
  597. #define lpfc_sliport_ctrl_ip_WORD word0
  598. #define LPFC_SLIPORT_INIT_PORT 1
  599. #define LPFC_CTL_PORT_ER1_OFFSET 0x40C
  600. #define LPFC_CTL_PORT_ER2_OFFSET 0x410
  601. /* The following Registers apply to SLI4 if_type 0 UCNAs. They typically
  602. * reside in BAR 2.
  603. */
  604. #define LPFC_SLIPORT_IF0_SMPHR 0x00AC
  605. #define LPFC_IMR_MASK_ALL 0xFFFFFFFF
  606. #define LPFC_ISCR_CLEAR_ALL 0xFFFFFFFF
  607. #define LPFC_HST_ISR0 0x0C18
  608. #define LPFC_HST_ISR1 0x0C1C
  609. #define LPFC_HST_ISR2 0x0C20
  610. #define LPFC_HST_ISR3 0x0C24
  611. #define LPFC_HST_ISR4 0x0C28
  612. #define LPFC_HST_IMR0 0x0C48
  613. #define LPFC_HST_IMR1 0x0C4C
  614. #define LPFC_HST_IMR2 0x0C50
  615. #define LPFC_HST_IMR3 0x0C54
  616. #define LPFC_HST_IMR4 0x0C58
  617. #define LPFC_HST_ISCR0 0x0C78
  618. #define LPFC_HST_ISCR1 0x0C7C
  619. #define LPFC_HST_ISCR2 0x0C80
  620. #define LPFC_HST_ISCR3 0x0C84
  621. #define LPFC_HST_ISCR4 0x0C88
  622. #define LPFC_SLI4_INTR0 BIT0
  623. #define LPFC_SLI4_INTR1 BIT1
  624. #define LPFC_SLI4_INTR2 BIT2
  625. #define LPFC_SLI4_INTR3 BIT3
  626. #define LPFC_SLI4_INTR4 BIT4
  627. #define LPFC_SLI4_INTR5 BIT5
  628. #define LPFC_SLI4_INTR6 BIT6
  629. #define LPFC_SLI4_INTR7 BIT7
  630. #define LPFC_SLI4_INTR8 BIT8
  631. #define LPFC_SLI4_INTR9 BIT9
  632. #define LPFC_SLI4_INTR10 BIT10
  633. #define LPFC_SLI4_INTR11 BIT11
  634. #define LPFC_SLI4_INTR12 BIT12
  635. #define LPFC_SLI4_INTR13 BIT13
  636. #define LPFC_SLI4_INTR14 BIT14
  637. #define LPFC_SLI4_INTR15 BIT15
  638. #define LPFC_SLI4_INTR16 BIT16
  639. #define LPFC_SLI4_INTR17 BIT17
  640. #define LPFC_SLI4_INTR18 BIT18
  641. #define LPFC_SLI4_INTR19 BIT19
  642. #define LPFC_SLI4_INTR20 BIT20
  643. #define LPFC_SLI4_INTR21 BIT21
  644. #define LPFC_SLI4_INTR22 BIT22
  645. #define LPFC_SLI4_INTR23 BIT23
  646. #define LPFC_SLI4_INTR24 BIT24
  647. #define LPFC_SLI4_INTR25 BIT25
  648. #define LPFC_SLI4_INTR26 BIT26
  649. #define LPFC_SLI4_INTR27 BIT27
  650. #define LPFC_SLI4_INTR28 BIT28
  651. #define LPFC_SLI4_INTR29 BIT29
  652. #define LPFC_SLI4_INTR30 BIT30
  653. #define LPFC_SLI4_INTR31 BIT31
  654. /*
  655. * The Doorbell registers defined here exist in different BAR
  656. * register sets depending on the UCNA Port's reported if_type
  657. * value. For UCNA ports running SLI4 and if_type 0, they reside in
  658. * BAR4. For UCNA ports running SLI4 and if_type 2, they reside in
  659. * BAR0. The offsets are the same so the driver must account for
  660. * any base address difference.
  661. */
  662. #define LPFC_ULP0_RQ_DOORBELL 0x00A0
  663. #define LPFC_ULP1_RQ_DOORBELL 0x00C0
  664. #define lpfc_rq_db_list_fm_num_posted_SHIFT 24
  665. #define lpfc_rq_db_list_fm_num_posted_MASK 0x00FF
  666. #define lpfc_rq_db_list_fm_num_posted_WORD word0
  667. #define lpfc_rq_db_list_fm_index_SHIFT 16
  668. #define lpfc_rq_db_list_fm_index_MASK 0x00FF
  669. #define lpfc_rq_db_list_fm_index_WORD word0
  670. #define lpfc_rq_db_list_fm_id_SHIFT 0
  671. #define lpfc_rq_db_list_fm_id_MASK 0xFFFF
  672. #define lpfc_rq_db_list_fm_id_WORD word0
  673. #define lpfc_rq_db_ring_fm_num_posted_SHIFT 16
  674. #define lpfc_rq_db_ring_fm_num_posted_MASK 0x3FFF
  675. #define lpfc_rq_db_ring_fm_num_posted_WORD word0
  676. #define lpfc_rq_db_ring_fm_id_SHIFT 0
  677. #define lpfc_rq_db_ring_fm_id_MASK 0xFFFF
  678. #define lpfc_rq_db_ring_fm_id_WORD word0
  679. #define LPFC_ULP0_WQ_DOORBELL 0x0040
  680. #define LPFC_ULP1_WQ_DOORBELL 0x0060
  681. #define lpfc_wq_db_list_fm_num_posted_SHIFT 24
  682. #define lpfc_wq_db_list_fm_num_posted_MASK 0x00FF
  683. #define lpfc_wq_db_list_fm_num_posted_WORD word0
  684. #define lpfc_wq_db_list_fm_index_SHIFT 16
  685. #define lpfc_wq_db_list_fm_index_MASK 0x00FF
  686. #define lpfc_wq_db_list_fm_index_WORD word0
  687. #define lpfc_wq_db_list_fm_id_SHIFT 0
  688. #define lpfc_wq_db_list_fm_id_MASK 0xFFFF
  689. #define lpfc_wq_db_list_fm_id_WORD word0
  690. #define lpfc_wq_db_ring_fm_num_posted_SHIFT 16
  691. #define lpfc_wq_db_ring_fm_num_posted_MASK 0x3FFF
  692. #define lpfc_wq_db_ring_fm_num_posted_WORD word0
  693. #define lpfc_wq_db_ring_fm_id_SHIFT 0
  694. #define lpfc_wq_db_ring_fm_id_MASK 0xFFFF
  695. #define lpfc_wq_db_ring_fm_id_WORD word0
  696. #define LPFC_EQCQ_DOORBELL 0x0120
  697. #define lpfc_eqcq_doorbell_se_SHIFT 31
  698. #define lpfc_eqcq_doorbell_se_MASK 0x0001
  699. #define lpfc_eqcq_doorbell_se_WORD word0
  700. #define LPFC_EQCQ_SOLICIT_ENABLE_OFF 0
  701. #define LPFC_EQCQ_SOLICIT_ENABLE_ON 1
  702. #define lpfc_eqcq_doorbell_arm_SHIFT 29
  703. #define lpfc_eqcq_doorbell_arm_MASK 0x0001
  704. #define lpfc_eqcq_doorbell_arm_WORD word0
  705. #define lpfc_eqcq_doorbell_num_released_SHIFT 16
  706. #define lpfc_eqcq_doorbell_num_released_MASK 0x1FFF
  707. #define lpfc_eqcq_doorbell_num_released_WORD word0
  708. #define lpfc_eqcq_doorbell_qt_SHIFT 10
  709. #define lpfc_eqcq_doorbell_qt_MASK 0x0001
  710. #define lpfc_eqcq_doorbell_qt_WORD word0
  711. #define LPFC_QUEUE_TYPE_COMPLETION 0
  712. #define LPFC_QUEUE_TYPE_EVENT 1
  713. #define lpfc_eqcq_doorbell_eqci_SHIFT 9
  714. #define lpfc_eqcq_doorbell_eqci_MASK 0x0001
  715. #define lpfc_eqcq_doorbell_eqci_WORD word0
  716. #define lpfc_eqcq_doorbell_cqid_lo_SHIFT 0
  717. #define lpfc_eqcq_doorbell_cqid_lo_MASK 0x03FF
  718. #define lpfc_eqcq_doorbell_cqid_lo_WORD word0
  719. #define lpfc_eqcq_doorbell_cqid_hi_SHIFT 11
  720. #define lpfc_eqcq_doorbell_cqid_hi_MASK 0x001F
  721. #define lpfc_eqcq_doorbell_cqid_hi_WORD word0
  722. #define lpfc_eqcq_doorbell_eqid_lo_SHIFT 0
  723. #define lpfc_eqcq_doorbell_eqid_lo_MASK 0x01FF
  724. #define lpfc_eqcq_doorbell_eqid_lo_WORD word0
  725. #define lpfc_eqcq_doorbell_eqid_hi_SHIFT 11
  726. #define lpfc_eqcq_doorbell_eqid_hi_MASK 0x001F
  727. #define lpfc_eqcq_doorbell_eqid_hi_WORD word0
  728. #define LPFC_CQID_HI_FIELD_SHIFT 10
  729. #define LPFC_EQID_HI_FIELD_SHIFT 9
  730. #define LPFC_BMBX 0x0160
  731. #define lpfc_bmbx_addr_SHIFT 2
  732. #define lpfc_bmbx_addr_MASK 0x3FFFFFFF
  733. #define lpfc_bmbx_addr_WORD word0
  734. #define lpfc_bmbx_hi_SHIFT 1
  735. #define lpfc_bmbx_hi_MASK 0x0001
  736. #define lpfc_bmbx_hi_WORD word0
  737. #define lpfc_bmbx_rdy_SHIFT 0
  738. #define lpfc_bmbx_rdy_MASK 0x0001
  739. #define lpfc_bmbx_rdy_WORD word0
  740. #define LPFC_MQ_DOORBELL 0x0140
  741. #define lpfc_mq_doorbell_num_posted_SHIFT 16
  742. #define lpfc_mq_doorbell_num_posted_MASK 0x3FFF
  743. #define lpfc_mq_doorbell_num_posted_WORD word0
  744. #define lpfc_mq_doorbell_id_SHIFT 0
  745. #define lpfc_mq_doorbell_id_MASK 0xFFFF
  746. #define lpfc_mq_doorbell_id_WORD word0
  747. struct lpfc_sli4_cfg_mhdr {
  748. uint32_t word1;
  749. #define lpfc_mbox_hdr_emb_SHIFT 0
  750. #define lpfc_mbox_hdr_emb_MASK 0x00000001
  751. #define lpfc_mbox_hdr_emb_WORD word1
  752. #define lpfc_mbox_hdr_sge_cnt_SHIFT 3
  753. #define lpfc_mbox_hdr_sge_cnt_MASK 0x0000001F
  754. #define lpfc_mbox_hdr_sge_cnt_WORD word1
  755. uint32_t payload_length;
  756. uint32_t tag_lo;
  757. uint32_t tag_hi;
  758. uint32_t reserved5;
  759. };
  760. union lpfc_sli4_cfg_shdr {
  761. struct {
  762. uint32_t word6;
  763. #define lpfc_mbox_hdr_opcode_SHIFT 0
  764. #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
  765. #define lpfc_mbox_hdr_opcode_WORD word6
  766. #define lpfc_mbox_hdr_subsystem_SHIFT 8
  767. #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
  768. #define lpfc_mbox_hdr_subsystem_WORD word6
  769. #define lpfc_mbox_hdr_port_number_SHIFT 16
  770. #define lpfc_mbox_hdr_port_number_MASK 0x000000FF
  771. #define lpfc_mbox_hdr_port_number_WORD word6
  772. #define lpfc_mbox_hdr_domain_SHIFT 24
  773. #define lpfc_mbox_hdr_domain_MASK 0x000000FF
  774. #define lpfc_mbox_hdr_domain_WORD word6
  775. uint32_t timeout;
  776. uint32_t request_length;
  777. uint32_t word9;
  778. #define lpfc_mbox_hdr_version_SHIFT 0
  779. #define lpfc_mbox_hdr_version_MASK 0x000000FF
  780. #define lpfc_mbox_hdr_version_WORD word9
  781. #define lpfc_mbox_hdr_pf_num_SHIFT 16
  782. #define lpfc_mbox_hdr_pf_num_MASK 0x000000FF
  783. #define lpfc_mbox_hdr_pf_num_WORD word9
  784. #define lpfc_mbox_hdr_vh_num_SHIFT 24
  785. #define lpfc_mbox_hdr_vh_num_MASK 0x000000FF
  786. #define lpfc_mbox_hdr_vh_num_WORD word9
  787. #define LPFC_Q_CREATE_VERSION_2 2
  788. #define LPFC_Q_CREATE_VERSION_1 1
  789. #define LPFC_Q_CREATE_VERSION_0 0
  790. #define LPFC_OPCODE_VERSION_0 0
  791. #define LPFC_OPCODE_VERSION_1 1
  792. } request;
  793. struct {
  794. uint32_t word6;
  795. #define lpfc_mbox_hdr_opcode_SHIFT 0
  796. #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
  797. #define lpfc_mbox_hdr_opcode_WORD word6
  798. #define lpfc_mbox_hdr_subsystem_SHIFT 8
  799. #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
  800. #define lpfc_mbox_hdr_subsystem_WORD word6
  801. #define lpfc_mbox_hdr_domain_SHIFT 24
  802. #define lpfc_mbox_hdr_domain_MASK 0x000000FF
  803. #define lpfc_mbox_hdr_domain_WORD word6
  804. uint32_t word7;
  805. #define lpfc_mbox_hdr_status_SHIFT 0
  806. #define lpfc_mbox_hdr_status_MASK 0x000000FF
  807. #define lpfc_mbox_hdr_status_WORD word7
  808. #define lpfc_mbox_hdr_add_status_SHIFT 8
  809. #define lpfc_mbox_hdr_add_status_MASK 0x000000FF
  810. #define lpfc_mbox_hdr_add_status_WORD word7
  811. uint32_t response_length;
  812. uint32_t actual_response_length;
  813. } response;
  814. };
  815. /* Mailbox Header structures.
  816. * struct mbox_header is defined for first generation SLI4_CFG mailbox
  817. * calls deployed for BE-based ports.
  818. *
  819. * struct sli4_mbox_header is defined for second generation SLI4
  820. * ports that don't deploy the SLI4_CFG mechanism.
  821. */
  822. struct mbox_header {
  823. struct lpfc_sli4_cfg_mhdr cfg_mhdr;
  824. union lpfc_sli4_cfg_shdr cfg_shdr;
  825. };
  826. #define LPFC_EXTENT_LOCAL 0
  827. #define LPFC_TIMEOUT_DEFAULT 0
  828. #define LPFC_EXTENT_VERSION_DEFAULT 0
  829. /* Subsystem Definitions */
  830. #define LPFC_MBOX_SUBSYSTEM_NA 0x0
  831. #define LPFC_MBOX_SUBSYSTEM_COMMON 0x1
  832. #define LPFC_MBOX_SUBSYSTEM_FCOE 0xC
  833. /* Device Specific Definitions */
  834. /* The HOST ENDIAN defines are in Big Endian format. */
  835. #define HOST_ENDIAN_LOW_WORD0 0xFF3412FF
  836. #define HOST_ENDIAN_HIGH_WORD1 0xFF7856FF
  837. /* Common Opcodes */
  838. #define LPFC_MBOX_OPCODE_NA 0x00
  839. #define LPFC_MBOX_OPCODE_CQ_CREATE 0x0C
  840. #define LPFC_MBOX_OPCODE_EQ_CREATE 0x0D
  841. #define LPFC_MBOX_OPCODE_MQ_CREATE 0x15
  842. #define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES 0x20
  843. #define LPFC_MBOX_OPCODE_NOP 0x21
  844. #define LPFC_MBOX_OPCODE_MODIFY_EQ_DELAY 0x29
  845. #define LPFC_MBOX_OPCODE_MQ_DESTROY 0x35
  846. #define LPFC_MBOX_OPCODE_CQ_DESTROY 0x36
  847. #define LPFC_MBOX_OPCODE_EQ_DESTROY 0x37
  848. #define LPFC_MBOX_OPCODE_QUERY_FW_CFG 0x3A
  849. #define LPFC_MBOX_OPCODE_FUNCTION_RESET 0x3D
  850. #define LPFC_MBOX_OPCODE_SET_PHYSICAL_LINK_CONFIG 0x3E
  851. #define LPFC_MBOX_OPCODE_SET_BOOT_CONFIG 0x43
  852. #define LPFC_MBOX_OPCODE_GET_PORT_NAME 0x4D
  853. #define LPFC_MBOX_OPCODE_MQ_CREATE_EXT 0x5A
  854. #define LPFC_MBOX_OPCODE_GET_VPD_DATA 0x5B
  855. #define LPFC_MBOX_OPCODE_SEND_ACTIVATION 0x73
  856. #define LPFC_MBOX_OPCODE_RESET_LICENSES 0x74
  857. #define LPFC_MBOX_OPCODE_GET_RSRC_EXTENT_INFO 0x9A
  858. #define LPFC_MBOX_OPCODE_GET_ALLOC_RSRC_EXTENT 0x9B
  859. #define LPFC_MBOX_OPCODE_ALLOC_RSRC_EXTENT 0x9C
  860. #define LPFC_MBOX_OPCODE_DEALLOC_RSRC_EXTENT 0x9D
  861. #define LPFC_MBOX_OPCODE_GET_FUNCTION_CONFIG 0xA0
  862. #define LPFC_MBOX_OPCODE_GET_PROFILE_CAPACITIES 0xA1
  863. #define LPFC_MBOX_OPCODE_GET_PROFILE_CONFIG 0xA4
  864. #define LPFC_MBOX_OPCODE_SET_PROFILE_CONFIG 0xA5
  865. #define LPFC_MBOX_OPCODE_GET_PROFILE_LIST 0xA6
  866. #define LPFC_MBOX_OPCODE_SET_ACT_PROFILE 0xA8
  867. #define LPFC_MBOX_OPCODE_GET_FACTORY_PROFILE_CONFIG 0xA9
  868. #define LPFC_MBOX_OPCODE_READ_OBJECT 0xAB
  869. #define LPFC_MBOX_OPCODE_WRITE_OBJECT 0xAC
  870. #define LPFC_MBOX_OPCODE_READ_OBJECT_LIST 0xAD
  871. #define LPFC_MBOX_OPCODE_DELETE_OBJECT 0xAE
  872. #define LPFC_MBOX_OPCODE_GET_SLI4_PARAMETERS 0xB5
  873. /* FCoE Opcodes */
  874. #define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE 0x01
  875. #define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY 0x02
  876. #define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES 0x03
  877. #define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES 0x04
  878. #define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE 0x05
  879. #define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY 0x06
  880. #define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE 0x08
  881. #define LPFC_MBOX_OPCODE_FCOE_ADD_FCF 0x09
  882. #define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF 0x0A
  883. #define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE 0x0B
  884. #define LPFC_MBOX_OPCODE_FCOE_REDISCOVER_FCF 0x10
  885. #define LPFC_MBOX_OPCODE_FCOE_SET_FCLINK_SETTINGS 0x21
  886. #define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_STATE 0x22
  887. #define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_LOOPBACK 0x23
  888. /* Mailbox command structures */
  889. struct eq_context {
  890. uint32_t word0;
  891. #define lpfc_eq_context_size_SHIFT 31
  892. #define lpfc_eq_context_size_MASK 0x00000001
  893. #define lpfc_eq_context_size_WORD word0
  894. #define LPFC_EQE_SIZE_4 0x0
  895. #define LPFC_EQE_SIZE_16 0x1
  896. #define lpfc_eq_context_valid_SHIFT 29
  897. #define lpfc_eq_context_valid_MASK 0x00000001
  898. #define lpfc_eq_context_valid_WORD word0
  899. uint32_t word1;
  900. #define lpfc_eq_context_count_SHIFT 26
  901. #define lpfc_eq_context_count_MASK 0x00000003
  902. #define lpfc_eq_context_count_WORD word1
  903. #define LPFC_EQ_CNT_256 0x0
  904. #define LPFC_EQ_CNT_512 0x1
  905. #define LPFC_EQ_CNT_1024 0x2
  906. #define LPFC_EQ_CNT_2048 0x3
  907. #define LPFC_EQ_CNT_4096 0x4
  908. uint32_t word2;
  909. #define lpfc_eq_context_delay_multi_SHIFT 13
  910. #define lpfc_eq_context_delay_multi_MASK 0x000003FF
  911. #define lpfc_eq_context_delay_multi_WORD word2
  912. uint32_t reserved3;
  913. };
  914. struct eq_delay_info {
  915. uint32_t eq_id;
  916. uint32_t phase;
  917. uint32_t delay_multi;
  918. };
  919. #define LPFC_MAX_EQ_DELAY 8
  920. struct sgl_page_pairs {
  921. uint32_t sgl_pg0_addr_lo;
  922. uint32_t sgl_pg0_addr_hi;
  923. uint32_t sgl_pg1_addr_lo;
  924. uint32_t sgl_pg1_addr_hi;
  925. };
  926. struct lpfc_mbx_post_sgl_pages {
  927. struct mbox_header header;
  928. uint32_t word0;
  929. #define lpfc_post_sgl_pages_xri_SHIFT 0
  930. #define lpfc_post_sgl_pages_xri_MASK 0x0000FFFF
  931. #define lpfc_post_sgl_pages_xri_WORD word0
  932. #define lpfc_post_sgl_pages_xricnt_SHIFT 16
  933. #define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF
  934. #define lpfc_post_sgl_pages_xricnt_WORD word0
  935. struct sgl_page_pairs sgl_pg_pairs[1];
  936. };
  937. /* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */
  938. struct lpfc_mbx_post_uembed_sgl_page1 {
  939. union lpfc_sli4_cfg_shdr cfg_shdr;
  940. uint32_t word0;
  941. struct sgl_page_pairs sgl_pg_pairs;
  942. };
  943. struct lpfc_mbx_sge {
  944. uint32_t pa_lo;
  945. uint32_t pa_hi;
  946. uint32_t length;
  947. };
  948. struct lpfc_mbx_nembed_cmd {
  949. struct lpfc_sli4_cfg_mhdr cfg_mhdr;
  950. #define LPFC_SLI4_MBX_SGE_MAX_PAGES 19
  951. struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES];
  952. };
  953. struct lpfc_mbx_nembed_sge_virt {
  954. void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES];
  955. };
  956. struct lpfc_mbx_eq_create {
  957. struct mbox_header header;
  958. union {
  959. struct {
  960. uint32_t word0;
  961. #define lpfc_mbx_eq_create_num_pages_SHIFT 0
  962. #define lpfc_mbx_eq_create_num_pages_MASK 0x0000FFFF
  963. #define lpfc_mbx_eq_create_num_pages_WORD word0
  964. struct eq_context context;
  965. struct dma_address page[LPFC_MAX_EQ_PAGE];
  966. } request;
  967. struct {
  968. uint32_t word0;
  969. #define lpfc_mbx_eq_create_q_id_SHIFT 0
  970. #define lpfc_mbx_eq_create_q_id_MASK 0x0000FFFF
  971. #define lpfc_mbx_eq_create_q_id_WORD word0
  972. } response;
  973. } u;
  974. };
  975. struct lpfc_mbx_modify_eq_delay {
  976. struct mbox_header header;
  977. union {
  978. struct {
  979. uint32_t num_eq;
  980. struct eq_delay_info eq[LPFC_MAX_EQ_DELAY];
  981. } request;
  982. struct {
  983. uint32_t word0;
  984. } response;
  985. } u;
  986. };
  987. struct lpfc_mbx_eq_destroy {
  988. struct mbox_header header;
  989. union {
  990. struct {
  991. uint32_t word0;
  992. #define lpfc_mbx_eq_destroy_q_id_SHIFT 0
  993. #define lpfc_mbx_eq_destroy_q_id_MASK 0x0000FFFF
  994. #define lpfc_mbx_eq_destroy_q_id_WORD word0
  995. } request;
  996. struct {
  997. uint32_t word0;
  998. } response;
  999. } u;
  1000. };
  1001. struct lpfc_mbx_nop {
  1002. struct mbox_header header;
  1003. uint32_t context[2];
  1004. };
  1005. struct cq_context {
  1006. uint32_t word0;
  1007. #define lpfc_cq_context_event_SHIFT 31
  1008. #define lpfc_cq_context_event_MASK 0x00000001
  1009. #define lpfc_cq_context_event_WORD word0
  1010. #define lpfc_cq_context_valid_SHIFT 29
  1011. #define lpfc_cq_context_valid_MASK 0x00000001
  1012. #define lpfc_cq_context_valid_WORD word0
  1013. #define lpfc_cq_context_count_SHIFT 27
  1014. #define lpfc_cq_context_count_MASK 0x00000003
  1015. #define lpfc_cq_context_count_WORD word0
  1016. #define LPFC_CQ_CNT_256 0x0
  1017. #define LPFC_CQ_CNT_512 0x1
  1018. #define LPFC_CQ_CNT_1024 0x2
  1019. uint32_t word1;
  1020. #define lpfc_cq_eq_id_SHIFT 22 /* Version 0 Only */
  1021. #define lpfc_cq_eq_id_MASK 0x000000FF
  1022. #define lpfc_cq_eq_id_WORD word1
  1023. #define lpfc_cq_eq_id_2_SHIFT 0 /* Version 2 Only */
  1024. #define lpfc_cq_eq_id_2_MASK 0x0000FFFF
  1025. #define lpfc_cq_eq_id_2_WORD word1
  1026. uint32_t reserved0;
  1027. uint32_t reserved1;
  1028. };
  1029. struct lpfc_mbx_cq_create {
  1030. struct mbox_header header;
  1031. union {
  1032. struct {
  1033. uint32_t word0;
  1034. #define lpfc_mbx_cq_create_page_size_SHIFT 16 /* Version 2 Only */
  1035. #define lpfc_mbx_cq_create_page_size_MASK 0x000000FF
  1036. #define lpfc_mbx_cq_create_page_size_WORD word0
  1037. #define lpfc_mbx_cq_create_num_pages_SHIFT 0
  1038. #define lpfc_mbx_cq_create_num_pages_MASK 0x0000FFFF
  1039. #define lpfc_mbx_cq_create_num_pages_WORD word0
  1040. struct cq_context context;
  1041. struct dma_address page[LPFC_MAX_CQ_PAGE];
  1042. } request;
  1043. struct {
  1044. uint32_t word0;
  1045. #define lpfc_mbx_cq_create_q_id_SHIFT 0
  1046. #define lpfc_mbx_cq_create_q_id_MASK 0x0000FFFF
  1047. #define lpfc_mbx_cq_create_q_id_WORD word0
  1048. } response;
  1049. } u;
  1050. };
  1051. struct lpfc_mbx_cq_destroy {
  1052. struct mbox_header header;
  1053. union {
  1054. struct {
  1055. uint32_t word0;
  1056. #define lpfc_mbx_cq_destroy_q_id_SHIFT 0
  1057. #define lpfc_mbx_cq_destroy_q_id_MASK 0x0000FFFF
  1058. #define lpfc_mbx_cq_destroy_q_id_WORD word0
  1059. } request;
  1060. struct {
  1061. uint32_t word0;
  1062. } response;
  1063. } u;
  1064. };
  1065. struct wq_context {
  1066. uint32_t reserved0;
  1067. uint32_t reserved1;
  1068. uint32_t reserved2;
  1069. uint32_t reserved3;
  1070. };
  1071. struct lpfc_mbx_wq_create {
  1072. struct mbox_header header;
  1073. union {
  1074. struct { /* Version 0 Request */
  1075. uint32_t word0;
  1076. #define lpfc_mbx_wq_create_num_pages_SHIFT 0
  1077. #define lpfc_mbx_wq_create_num_pages_MASK 0x000000FF
  1078. #define lpfc_mbx_wq_create_num_pages_WORD word0
  1079. #define lpfc_mbx_wq_create_dua_SHIFT 8
  1080. #define lpfc_mbx_wq_create_dua_MASK 0x00000001
  1081. #define lpfc_mbx_wq_create_dua_WORD word0
  1082. #define lpfc_mbx_wq_create_cq_id_SHIFT 16
  1083. #define lpfc_mbx_wq_create_cq_id_MASK 0x0000FFFF
  1084. #define lpfc_mbx_wq_create_cq_id_WORD word0
  1085. struct dma_address page[LPFC_MAX_WQ_PAGE_V0];
  1086. uint32_t word9;
  1087. #define lpfc_mbx_wq_create_bua_SHIFT 0
  1088. #define lpfc_mbx_wq_create_bua_MASK 0x00000001
  1089. #define lpfc_mbx_wq_create_bua_WORD word9
  1090. #define lpfc_mbx_wq_create_ulp_num_SHIFT 8
  1091. #define lpfc_mbx_wq_create_ulp_num_MASK 0x000000FF
  1092. #define lpfc_mbx_wq_create_ulp_num_WORD word9
  1093. } request;
  1094. struct { /* Version 1 Request */
  1095. uint32_t word0; /* Word 0 is the same as in v0 */
  1096. uint32_t word1;
  1097. #define lpfc_mbx_wq_create_page_size_SHIFT 0
  1098. #define lpfc_mbx_wq_create_page_size_MASK 0x000000FF
  1099. #define lpfc_mbx_wq_create_page_size_WORD word1
  1100. #define lpfc_mbx_wq_create_wqe_size_SHIFT 8
  1101. #define lpfc_mbx_wq_create_wqe_size_MASK 0x0000000F
  1102. #define lpfc_mbx_wq_create_wqe_size_WORD word1
  1103. #define LPFC_WQ_WQE_SIZE_64 0x5
  1104. #define LPFC_WQ_WQE_SIZE_128 0x6
  1105. #define lpfc_mbx_wq_create_wqe_count_SHIFT 16
  1106. #define lpfc_mbx_wq_create_wqe_count_MASK 0x0000FFFF
  1107. #define lpfc_mbx_wq_create_wqe_count_WORD word1
  1108. uint32_t word2;
  1109. struct dma_address page[LPFC_MAX_WQ_PAGE-1];
  1110. } request_1;
  1111. struct {
  1112. uint32_t word0;
  1113. #define lpfc_mbx_wq_create_q_id_SHIFT 0
  1114. #define lpfc_mbx_wq_create_q_id_MASK 0x0000FFFF
  1115. #define lpfc_mbx_wq_create_q_id_WORD word0
  1116. uint32_t doorbell_offset;
  1117. uint32_t word2;
  1118. #define lpfc_mbx_wq_create_bar_set_SHIFT 0
  1119. #define lpfc_mbx_wq_create_bar_set_MASK 0x0000FFFF
  1120. #define lpfc_mbx_wq_create_bar_set_WORD word2
  1121. #define WQ_PCI_BAR_0_AND_1 0x00
  1122. #define WQ_PCI_BAR_2_AND_3 0x01
  1123. #define WQ_PCI_BAR_4_AND_5 0x02
  1124. #define lpfc_mbx_wq_create_db_format_SHIFT 16
  1125. #define lpfc_mbx_wq_create_db_format_MASK 0x0000FFFF
  1126. #define lpfc_mbx_wq_create_db_format_WORD word2
  1127. } response;
  1128. } u;
  1129. };
  1130. struct lpfc_mbx_wq_destroy {
  1131. struct mbox_header header;
  1132. union {
  1133. struct {
  1134. uint32_t word0;
  1135. #define lpfc_mbx_wq_destroy_q_id_SHIFT 0
  1136. #define lpfc_mbx_wq_destroy_q_id_MASK 0x0000FFFF
  1137. #define lpfc_mbx_wq_destroy_q_id_WORD word0
  1138. } request;
  1139. struct {
  1140. uint32_t word0;
  1141. } response;
  1142. } u;
  1143. };
  1144. #define LPFC_HDR_BUF_SIZE 128
  1145. #define LPFC_DATA_BUF_SIZE 2048
  1146. struct rq_context {
  1147. uint32_t word0;
  1148. #define lpfc_rq_context_rqe_count_SHIFT 16 /* Version 0 Only */
  1149. #define lpfc_rq_context_rqe_count_MASK 0x0000000F
  1150. #define lpfc_rq_context_rqe_count_WORD word0
  1151. #define LPFC_RQ_RING_SIZE_512 9 /* 512 entries */
  1152. #define LPFC_RQ_RING_SIZE_1024 10 /* 1024 entries */
  1153. #define LPFC_RQ_RING_SIZE_2048 11 /* 2048 entries */
  1154. #define LPFC_RQ_RING_SIZE_4096 12 /* 4096 entries */
  1155. #define lpfc_rq_context_rqe_count_1_SHIFT 16 /* Version 1 Only */
  1156. #define lpfc_rq_context_rqe_count_1_MASK 0x0000FFFF
  1157. #define lpfc_rq_context_rqe_count_1_WORD word0
  1158. #define lpfc_rq_context_rqe_size_SHIFT 8 /* Version 1 Only */
  1159. #define lpfc_rq_context_rqe_size_MASK 0x0000000F
  1160. #define lpfc_rq_context_rqe_size_WORD word0
  1161. #define LPFC_RQE_SIZE_8 2
  1162. #define LPFC_RQE_SIZE_16 3
  1163. #define LPFC_RQE_SIZE_32 4
  1164. #define LPFC_RQE_SIZE_64 5
  1165. #define LPFC_RQE_SIZE_128 6
  1166. #define lpfc_rq_context_page_size_SHIFT 0 /* Version 1 Only */
  1167. #define lpfc_rq_context_page_size_MASK 0x000000FF
  1168. #define lpfc_rq_context_page_size_WORD word0
  1169. uint32_t reserved1;
  1170. uint32_t word2;
  1171. #define lpfc_rq_context_cq_id_SHIFT 16
  1172. #define lpfc_rq_context_cq_id_MASK 0x000003FF
  1173. #define lpfc_rq_context_cq_id_WORD word2
  1174. #define lpfc_rq_context_buf_size_SHIFT 0
  1175. #define lpfc_rq_context_buf_size_MASK 0x0000FFFF
  1176. #define lpfc_rq_context_buf_size_WORD word2
  1177. uint32_t buffer_size; /* Version 1 Only */
  1178. };
  1179. struct lpfc_mbx_rq_create {
  1180. struct mbox_header header;
  1181. union {
  1182. struct {
  1183. uint32_t word0;
  1184. #define lpfc_mbx_rq_create_num_pages_SHIFT 0
  1185. #define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
  1186. #define lpfc_mbx_rq_create_num_pages_WORD word0
  1187. #define lpfc_mbx_rq_create_dua_SHIFT 16
  1188. #define lpfc_mbx_rq_create_dua_MASK 0x00000001
  1189. #define lpfc_mbx_rq_create_dua_WORD word0
  1190. #define lpfc_mbx_rq_create_bqu_SHIFT 17
  1191. #define lpfc_mbx_rq_create_bqu_MASK 0x00000001
  1192. #define lpfc_mbx_rq_create_bqu_WORD word0
  1193. #define lpfc_mbx_rq_create_ulp_num_SHIFT 24
  1194. #define lpfc_mbx_rq_create_ulp_num_MASK 0x000000FF
  1195. #define lpfc_mbx_rq_create_ulp_num_WORD word0
  1196. struct rq_context context;
  1197. struct dma_address page[LPFC_MAX_WQ_PAGE];
  1198. } request;
  1199. struct {
  1200. uint32_t word0;
  1201. #define lpfc_mbx_rq_create_q_id_SHIFT 0
  1202. #define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
  1203. #define lpfc_mbx_rq_create_q_id_WORD word0
  1204. uint32_t doorbell_offset;
  1205. uint32_t word2;
  1206. #define lpfc_mbx_rq_create_bar_set_SHIFT 0
  1207. #define lpfc_mbx_rq_create_bar_set_MASK 0x0000FFFF
  1208. #define lpfc_mbx_rq_create_bar_set_WORD word2
  1209. #define lpfc_mbx_rq_create_db_format_SHIFT 16
  1210. #define lpfc_mbx_rq_create_db_format_MASK 0x0000FFFF
  1211. #define lpfc_mbx_rq_create_db_format_WORD word2
  1212. } response;
  1213. } u;
  1214. };
  1215. struct lpfc_mbx_rq_destroy {
  1216. struct mbox_header header;
  1217. union {
  1218. struct {
  1219. uint32_t word0;
  1220. #define lpfc_mbx_rq_destroy_q_id_SHIFT 0
  1221. #define lpfc_mbx_rq_destroy_q_id_MASK 0x0000FFFF
  1222. #define lpfc_mbx_rq_destroy_q_id_WORD word0
  1223. } request;
  1224. struct {
  1225. uint32_t word0;
  1226. } response;
  1227. } u;
  1228. };
  1229. struct mq_context {
  1230. uint32_t word0;
  1231. #define lpfc_mq_context_cq_id_SHIFT 22 /* Version 0 Only */
  1232. #define lpfc_mq_context_cq_id_MASK 0x000003FF
  1233. #define lpfc_mq_context_cq_id_WORD word0
  1234. #define lpfc_mq_context_ring_size_SHIFT 16
  1235. #define lpfc_mq_context_ring_size_MASK 0x0000000F
  1236. #define lpfc_mq_context_ring_size_WORD word0
  1237. #define LPFC_MQ_RING_SIZE_16 0x5
  1238. #define LPFC_MQ_RING_SIZE_32 0x6
  1239. #define LPFC_MQ_RING_SIZE_64 0x7
  1240. #define LPFC_MQ_RING_SIZE_128 0x8
  1241. uint32_t word1;
  1242. #define lpfc_mq_context_valid_SHIFT 31
  1243. #define lpfc_mq_context_valid_MASK 0x00000001
  1244. #define lpfc_mq_context_valid_WORD word1
  1245. uint32_t reserved2;
  1246. uint32_t reserved3;
  1247. };
  1248. struct lpfc_mbx_mq_create {
  1249. struct mbox_header header;
  1250. union {
  1251. struct {
  1252. uint32_t word0;
  1253. #define lpfc_mbx_mq_create_num_pages_SHIFT 0
  1254. #define lpfc_mbx_mq_create_num_pages_MASK 0x0000FFFF
  1255. #define lpfc_mbx_mq_create_num_pages_WORD word0
  1256. struct mq_context context;
  1257. struct dma_address page[LPFC_MAX_MQ_PAGE];
  1258. } request;
  1259. struct {
  1260. uint32_t word0;
  1261. #define lpfc_mbx_mq_create_q_id_SHIFT 0
  1262. #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
  1263. #define lpfc_mbx_mq_create_q_id_WORD word0
  1264. } response;
  1265. } u;
  1266. };
  1267. struct lpfc_mbx_mq_create_ext {
  1268. struct mbox_header header;
  1269. union {
  1270. struct {
  1271. uint32_t word0;
  1272. #define lpfc_mbx_mq_create_ext_num_pages_SHIFT 0
  1273. #define lpfc_mbx_mq_create_ext_num_pages_MASK 0x0000FFFF
  1274. #define lpfc_mbx_mq_create_ext_num_pages_WORD word0
  1275. #define lpfc_mbx_mq_create_ext_cq_id_SHIFT 16 /* Version 1 Only */
  1276. #define lpfc_mbx_mq_create_ext_cq_id_MASK 0x0000FFFF
  1277. #define lpfc_mbx_mq_create_ext_cq_id_WORD word0
  1278. uint32_t async_evt_bmap;
  1279. #define lpfc_mbx_mq_create_ext_async_evt_link_SHIFT LPFC_TRAILER_CODE_LINK
  1280. #define lpfc_mbx_mq_create_ext_async_evt_link_MASK 0x00000001
  1281. #define lpfc_mbx_mq_create_ext_async_evt_link_WORD async_evt_bmap
  1282. #define LPFC_EVT_CODE_LINK_NO_LINK 0x0
  1283. #define LPFC_EVT_CODE_LINK_10_MBIT 0x1
  1284. #define LPFC_EVT_CODE_LINK_100_MBIT 0x2
  1285. #define LPFC_EVT_CODE_LINK_1_GBIT 0x3
  1286. #define LPFC_EVT_CODE_LINK_10_GBIT 0x4
  1287. #define lpfc_mbx_mq_create_ext_async_evt_fip_SHIFT LPFC_TRAILER_CODE_FCOE
  1288. #define lpfc_mbx_mq_create_ext_async_evt_fip_MASK 0x00000001
  1289. #define lpfc_mbx_mq_create_ext_async_evt_fip_WORD async_evt_bmap
  1290. #define lpfc_mbx_mq_create_ext_async_evt_group5_SHIFT LPFC_TRAILER_CODE_GRP5
  1291. #define lpfc_mbx_mq_create_ext_async_evt_group5_MASK 0x00000001
  1292. #define lpfc_mbx_mq_create_ext_async_evt_group5_WORD async_evt_bmap
  1293. #define lpfc_mbx_mq_create_ext_async_evt_fc_SHIFT LPFC_TRAILER_CODE_FC
  1294. #define lpfc_mbx_mq_create_ext_async_evt_fc_MASK 0x00000001
  1295. #define lpfc_mbx_mq_create_ext_async_evt_fc_WORD async_evt_bmap
  1296. #define LPFC_EVT_CODE_FC_NO_LINK 0x0
  1297. #define LPFC_EVT_CODE_FC_1_GBAUD 0x1
  1298. #define LPFC_EVT_CODE_FC_2_GBAUD 0x2
  1299. #define LPFC_EVT_CODE_FC_4_GBAUD 0x4
  1300. #define LPFC_EVT_CODE_FC_8_GBAUD 0x8
  1301. #define LPFC_EVT_CODE_FC_10_GBAUD 0xA
  1302. #define LPFC_EVT_CODE_FC_16_GBAUD 0x10
  1303. #define lpfc_mbx_mq_create_ext_async_evt_sli_SHIFT LPFC_TRAILER_CODE_SLI
  1304. #define lpfc_mbx_mq_create_ext_async_evt_sli_MASK 0x00000001
  1305. #define lpfc_mbx_mq_create_ext_async_evt_sli_WORD async_evt_bmap
  1306. struct mq_context context;
  1307. struct dma_address page[LPFC_MAX_MQ_PAGE];
  1308. } request;
  1309. struct {
  1310. uint32_t word0;
  1311. #define lpfc_mbx_mq_create_q_id_SHIFT 0
  1312. #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
  1313. #define lpfc_mbx_mq_create_q_id_WORD word0
  1314. } response;
  1315. } u;
  1316. #define LPFC_ASYNC_EVENT_LINK_STATE 0x2
  1317. #define LPFC_ASYNC_EVENT_FCF_STATE 0x4
  1318. #define LPFC_ASYNC_EVENT_GROUP5 0x20
  1319. };
  1320. struct lpfc_mbx_mq_destroy {
  1321. struct mbox_header header;
  1322. union {
  1323. struct {
  1324. uint32_t word0;
  1325. #define lpfc_mbx_mq_destroy_q_id_SHIFT 0
  1326. #define lpfc_mbx_mq_destroy_q_id_MASK 0x0000FFFF
  1327. #define lpfc_mbx_mq_destroy_q_id_WORD word0
  1328. } request;
  1329. struct {
  1330. uint32_t word0;
  1331. } response;
  1332. } u;
  1333. };
  1334. /* Start Gen 2 SLI4 Mailbox definitions: */
  1335. /* Define allocate-ready Gen 2 SLI4 FCoE Resource Extent Types. */
  1336. #define LPFC_RSC_TYPE_FCOE_VFI 0x20
  1337. #define LPFC_RSC_TYPE_FCOE_VPI 0x21
  1338. #define LPFC_RSC_TYPE_FCOE_RPI 0x22
  1339. #define LPFC_RSC_TYPE_FCOE_XRI 0x23
  1340. struct lpfc_mbx_get_rsrc_extent_info {
  1341. struct mbox_header header;
  1342. union {
  1343. struct {
  1344. uint32_t word4;
  1345. #define lpfc_mbx_get_rsrc_extent_info_type_SHIFT 0
  1346. #define lpfc_mbx_get_rsrc_extent_info_type_MASK 0x0000FFFF
  1347. #define lpfc_mbx_get_rsrc_extent_info_type_WORD word4
  1348. } req;
  1349. struct {
  1350. uint32_t word4;
  1351. #define lpfc_mbx_get_rsrc_extent_info_cnt_SHIFT 0
  1352. #define lpfc_mbx_get_rsrc_extent_info_cnt_MASK 0x0000FFFF
  1353. #define lpfc_mbx_get_rsrc_extent_info_cnt_WORD word4
  1354. #define lpfc_mbx_get_rsrc_extent_info_size_SHIFT 16
  1355. #define lpfc_mbx_get_rsrc_extent_info_size_MASK 0x0000FFFF
  1356. #define lpfc_mbx_get_rsrc_extent_info_size_WORD word4
  1357. } rsp;
  1358. } u;
  1359. };
  1360. struct lpfc_mbx_query_fw_config {
  1361. struct mbox_header header;
  1362. struct {
  1363. uint32_t config_number;
  1364. #define LPFC_FC_FCOE 0x00000007
  1365. uint32_t asic_revision;
  1366. uint32_t physical_port;
  1367. uint32_t function_mode;
  1368. #define LPFC_FCOE_INI_MODE 0x00000040
  1369. #define LPFC_FCOE_TGT_MODE 0x00000080
  1370. #define LPFC_DUA_MODE 0x00000800
  1371. uint32_t ulp0_mode;
  1372. #define LPFC_ULP_FCOE_INIT_MODE 0x00000040
  1373. #define LPFC_ULP_FCOE_TGT_MODE 0x00000080
  1374. uint32_t ulp0_nap_words[12];
  1375. uint32_t ulp1_mode;
  1376. uint32_t ulp1_nap_words[12];
  1377. uint32_t function_capabilities;
  1378. uint32_t cqid_base;
  1379. uint32_t cqid_tot;
  1380. uint32_t eqid_base;
  1381. uint32_t eqid_tot;
  1382. uint32_t ulp0_nap2_words[2];
  1383. uint32_t ulp1_nap2_words[2];
  1384. } rsp;
  1385. };
  1386. struct lpfc_id_range {
  1387. uint32_t word5;
  1388. #define lpfc_mbx_rsrc_id_word4_0_SHIFT 0
  1389. #define lpfc_mbx_rsrc_id_word4_0_MASK 0x0000FFFF
  1390. #define lpfc_mbx_rsrc_id_word4_0_WORD word5
  1391. #define lpfc_mbx_rsrc_id_word4_1_SHIFT 16
  1392. #define lpfc_mbx_rsrc_id_word4_1_MASK 0x0000FFFF
  1393. #define lpfc_mbx_rsrc_id_word4_1_WORD word5
  1394. };
  1395. struct lpfc_mbx_set_link_diag_state {
  1396. struct mbox_header header;
  1397. union {
  1398. struct {
  1399. uint32_t word0;
  1400. #define lpfc_mbx_set_diag_state_diag_SHIFT 0
  1401. #define lpfc_mbx_set_diag_state_diag_MASK 0x00000001
  1402. #define lpfc_mbx_set_diag_state_diag_WORD word0
  1403. #define lpfc_mbx_set_diag_state_diag_bit_valid_SHIFT 2
  1404. #define lpfc_mbx_set_diag_state_diag_bit_valid_MASK 0x00000001
  1405. #define lpfc_mbx_set_diag_state_diag_bit_valid_WORD word0
  1406. #define LPFC_DIAG_STATE_DIAG_BIT_VALID_NO_CHANGE 0
  1407. #define LPFC_DIAG_STATE_DIAG_BIT_VALID_CHANGE 1
  1408. #define lpfc_mbx_set_diag_state_link_num_SHIFT 16
  1409. #define lpfc_mbx_set_diag_state_link_num_MASK 0x0000003F
  1410. #define lpfc_mbx_set_diag_state_link_num_WORD word0
  1411. #define lpfc_mbx_set_diag_state_link_type_SHIFT 22
  1412. #define lpfc_mbx_set_diag_state_link_type_MASK 0x00000003
  1413. #define lpfc_mbx_set_diag_state_link_type_WORD word0
  1414. } req;
  1415. struct {
  1416. uint32_t word0;
  1417. } rsp;
  1418. } u;
  1419. };
  1420. struct lpfc_mbx_set_link_diag_loopback {
  1421. struct mbox_header header;
  1422. union {
  1423. struct {
  1424. uint32_t word0;
  1425. #define lpfc_mbx_set_diag_lpbk_type_SHIFT 0
  1426. #define lpfc_mbx_set_diag_lpbk_type_MASK 0x00000003
  1427. #define lpfc_mbx_set_diag_lpbk_type_WORD word0
  1428. #define LPFC_DIAG_LOOPBACK_TYPE_DISABLE 0x0
  1429. #define LPFC_DIAG_LOOPBACK_TYPE_INTERNAL 0x1
  1430. #define LPFC_DIAG_LOOPBACK_TYPE_SERDES 0x2
  1431. #define lpfc_mbx_set_diag_lpbk_link_num_SHIFT 16
  1432. #define lpfc_mbx_set_diag_lpbk_link_num_MASK 0x0000003F
  1433. #define lpfc_mbx_set_diag_lpbk_link_num_WORD word0
  1434. #define lpfc_mbx_set_diag_lpbk_link_type_SHIFT 22
  1435. #define lpfc_mbx_set_diag_lpbk_link_type_MASK 0x00000003
  1436. #define lpfc_mbx_set_diag_lpbk_link_type_WORD word0
  1437. } req;
  1438. struct {
  1439. uint32_t word0;
  1440. } rsp;
  1441. } u;
  1442. };
  1443. struct lpfc_mbx_run_link_diag_test {
  1444. struct mbox_header header;
  1445. union {
  1446. struct {
  1447. uint32_t word0;
  1448. #define lpfc_mbx_run_diag_test_link_num_SHIFT 16
  1449. #define lpfc_mbx_run_diag_test_link_num_MASK 0x0000003F
  1450. #define lpfc_mbx_run_diag_test_link_num_WORD word0
  1451. #define lpfc_mbx_run_diag_test_link_type_SHIFT 22
  1452. #define lpfc_mbx_run_diag_test_link_type_MASK 0x00000003
  1453. #define lpfc_mbx_run_diag_test_link_type_WORD word0
  1454. uint32_t word1;
  1455. #define lpfc_mbx_run_diag_test_test_id_SHIFT 0
  1456. #define lpfc_mbx_run_diag_test_test_id_MASK 0x0000FFFF
  1457. #define lpfc_mbx_run_diag_test_test_id_WORD word1
  1458. #define lpfc_mbx_run_diag_test_loops_SHIFT 16
  1459. #define lpfc_mbx_run_diag_test_loops_MASK 0x0000FFFF
  1460. #define lpfc_mbx_run_diag_test_loops_WORD word1
  1461. uint32_t word2;
  1462. #define lpfc_mbx_run_diag_test_test_ver_SHIFT 0
  1463. #define lpfc_mbx_run_diag_test_test_ver_MASK 0x0000FFFF
  1464. #define lpfc_mbx_run_diag_test_test_ver_WORD word2
  1465. #define lpfc_mbx_run_diag_test_err_act_SHIFT 16
  1466. #define lpfc_mbx_run_diag_test_err_act_MASK 0x000000FF
  1467. #define lpfc_mbx_run_diag_test_err_act_WORD word2
  1468. } req;
  1469. struct {
  1470. uint32_t word0;
  1471. } rsp;
  1472. } u;
  1473. };
  1474. /*
  1475. * struct lpfc_mbx_alloc_rsrc_extents:
  1476. * A mbox is generically 256 bytes long. An SLI4_CONFIG mailbox requires
  1477. * 6 words of header + 4 words of shared subcommand header +
  1478. * 1 words of Extent-Opcode-specific header = 11 words or 44 bytes total.
  1479. *
  1480. * An embedded version of SLI4_CONFIG therefore has 256 - 44 = 212 bytes
  1481. * for extents payload.
  1482. *
  1483. * 212/2 (bytes per extent) = 106 extents.
  1484. * 106/2 (extents per word) = 53 words.
  1485. * lpfc_id_range id is statically size to 53.
  1486. *
  1487. * This mailbox definition is used for ALLOC or GET_ALLOCATED
  1488. * extent ranges. For ALLOC, the type and cnt are required.
  1489. * For GET_ALLOCATED, only the type is required.
  1490. */
  1491. struct lpfc_mbx_alloc_rsrc_extents {
  1492. struct mbox_header header;
  1493. union {
  1494. struct {
  1495. uint32_t word4;
  1496. #define lpfc_mbx_alloc_rsrc_extents_type_SHIFT 0
  1497. #define lpfc_mbx_alloc_rsrc_extents_type_MASK 0x0000FFFF
  1498. #define lpfc_mbx_alloc_rsrc_extents_type_WORD word4
  1499. #define lpfc_mbx_alloc_rsrc_extents_cnt_SHIFT 16
  1500. #define lpfc_mbx_alloc_rsrc_extents_cnt_MASK 0x0000FFFF
  1501. #define lpfc_mbx_alloc_rsrc_extents_cnt_WORD word4
  1502. } req;
  1503. struct {
  1504. uint32_t word4;
  1505. #define lpfc_mbx_rsrc_cnt_SHIFT 0
  1506. #define lpfc_mbx_rsrc_cnt_MASK 0x0000FFFF
  1507. #define lpfc_mbx_rsrc_cnt_WORD word4
  1508. struct lpfc_id_range id[53];
  1509. } rsp;
  1510. } u;
  1511. };
  1512. /*
  1513. * This is the non-embedded version of ALLOC or GET RSRC_EXTENTS. Word4 in this
  1514. * structure shares the same SHIFT/MASK/WORD defines provided in the
  1515. * mbx_alloc_rsrc_extents and mbx_get_alloc_rsrc_extents, word4, provided in
  1516. * the structures defined above. This non-embedded structure provides for the
  1517. * maximum number of extents supported by the port.
  1518. */
  1519. struct lpfc_mbx_nembed_rsrc_extent {
  1520. union lpfc_sli4_cfg_shdr cfg_shdr;
  1521. uint32_t word4;
  1522. struct lpfc_id_range id;
  1523. };
  1524. struct lpfc_mbx_dealloc_rsrc_extents {
  1525. struct mbox_header header;
  1526. struct {
  1527. uint32_t word4;
  1528. #define lpfc_mbx_dealloc_rsrc_extents_type_SHIFT 0
  1529. #define lpfc_mbx_dealloc_rsrc_extents_type_MASK 0x0000FFFF
  1530. #define lpfc_mbx_dealloc_rsrc_extents_type_WORD word4
  1531. } req;
  1532. };
  1533. /* Start SLI4 FCoE specific mbox structures. */
  1534. struct lpfc_mbx_post_hdr_tmpl {
  1535. struct mbox_header header;
  1536. uint32_t word10;
  1537. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT 0
  1538. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK 0x0000FFFF
  1539. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD word10
  1540. #define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT 16
  1541. #define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK 0x0000FFFF
  1542. #define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD word10
  1543. uint32_t rpi_paddr_lo;
  1544. uint32_t rpi_paddr_hi;
  1545. };
  1546. struct sli4_sge { /* SLI-4 */
  1547. uint32_t addr_hi;
  1548. uint32_t addr_lo;
  1549. uint32_t word2;
  1550. #define lpfc_sli4_sge_offset_SHIFT 0
  1551. #define lpfc_sli4_sge_offset_MASK 0x07FFFFFF
  1552. #define lpfc_sli4_sge_offset_WORD word2
  1553. #define lpfc_sli4_sge_type_SHIFT 27
  1554. #define lpfc_sli4_sge_type_MASK 0x0000000F
  1555. #define lpfc_sli4_sge_type_WORD word2
  1556. #define LPFC_SGE_TYPE_DATA 0x0
  1557. #define LPFC_SGE_TYPE_DIF 0x4
  1558. #define LPFC_SGE_TYPE_LSP 0x5
  1559. #define LPFC_SGE_TYPE_PEDIF 0x6
  1560. #define LPFC_SGE_TYPE_PESEED 0x7
  1561. #define LPFC_SGE_TYPE_DISEED 0x8
  1562. #define LPFC_SGE_TYPE_ENC 0x9
  1563. #define LPFC_SGE_TYPE_ATM 0xA
  1564. #define LPFC_SGE_TYPE_SKIP 0xC
  1565. #define lpfc_sli4_sge_last_SHIFT 31 /* Last SEG in the SGL sets it */
  1566. #define lpfc_sli4_sge_last_MASK 0x00000001
  1567. #define lpfc_sli4_sge_last_WORD word2
  1568. uint32_t sge_len;
  1569. };
  1570. struct sli4_sge_diseed { /* SLI-4 */
  1571. uint32_t ref_tag;
  1572. uint32_t ref_tag_tran;
  1573. uint32_t word2;
  1574. #define lpfc_sli4_sge_dif_apptran_SHIFT 0
  1575. #define lpfc_sli4_sge_dif_apptran_MASK 0x0000FFFF
  1576. #define lpfc_sli4_sge_dif_apptran_WORD word2
  1577. #define lpfc_sli4_sge_dif_af_SHIFT 24
  1578. #define lpfc_sli4_sge_dif_af_MASK 0x00000001
  1579. #define lpfc_sli4_sge_dif_af_WORD word2
  1580. #define lpfc_sli4_sge_dif_na_SHIFT 25
  1581. #define lpfc_sli4_sge_dif_na_MASK 0x00000001
  1582. #define lpfc_sli4_sge_dif_na_WORD word2
  1583. #define lpfc_sli4_sge_dif_hi_SHIFT 26
  1584. #define lpfc_sli4_sge_dif_hi_MASK 0x00000001
  1585. #define lpfc_sli4_sge_dif_hi_WORD word2
  1586. #define lpfc_sli4_sge_dif_type_SHIFT 27
  1587. #define lpfc_sli4_sge_dif_type_MASK 0x0000000F
  1588. #define lpfc_sli4_sge_dif_type_WORD word2
  1589. #define lpfc_sli4_sge_dif_last_SHIFT 31 /* Last SEG in the SGL sets it */
  1590. #define lpfc_sli4_sge_dif_last_MASK 0x00000001
  1591. #define lpfc_sli4_sge_dif_last_WORD word2
  1592. uint32_t word3;
  1593. #define lpfc_sli4_sge_dif_apptag_SHIFT 0
  1594. #define lpfc_sli4_sge_dif_apptag_MASK 0x0000FFFF
  1595. #define lpfc_sli4_sge_dif_apptag_WORD word3
  1596. #define lpfc_sli4_sge_dif_bs_SHIFT 16
  1597. #define lpfc_sli4_sge_dif_bs_MASK 0x00000007
  1598. #define lpfc_sli4_sge_dif_bs_WORD word3
  1599. #define lpfc_sli4_sge_dif_ai_SHIFT 19
  1600. #define lpfc_sli4_sge_dif_ai_MASK 0x00000001
  1601. #define lpfc_sli4_sge_dif_ai_WORD word3
  1602. #define lpfc_sli4_sge_dif_me_SHIFT 20
  1603. #define lpfc_sli4_sge_dif_me_MASK 0x00000001
  1604. #define lpfc_sli4_sge_dif_me_WORD word3
  1605. #define lpfc_sli4_sge_dif_re_SHIFT 21
  1606. #define lpfc_sli4_sge_dif_re_MASK 0x00000001
  1607. #define lpfc_sli4_sge_dif_re_WORD word3
  1608. #define lpfc_sli4_sge_dif_ce_SHIFT 22
  1609. #define lpfc_sli4_sge_dif_ce_MASK 0x00000001
  1610. #define lpfc_sli4_sge_dif_ce_WORD word3
  1611. #define lpfc_sli4_sge_dif_nr_SHIFT 23
  1612. #define lpfc_sli4_sge_dif_nr_MASK 0x00000001
  1613. #define lpfc_sli4_sge_dif_nr_WORD word3
  1614. #define lpfc_sli4_sge_dif_oprx_SHIFT 24
  1615. #define lpfc_sli4_sge_dif_oprx_MASK 0x0000000F
  1616. #define lpfc_sli4_sge_dif_oprx_WORD word3
  1617. #define lpfc_sli4_sge_dif_optx_SHIFT 28
  1618. #define lpfc_sli4_sge_dif_optx_MASK 0x0000000F
  1619. #define lpfc_sli4_sge_dif_optx_WORD word3
  1620. /* optx and oprx use BG_OP_IN defines in lpfc_hw.h */
  1621. };
  1622. struct fcf_record {
  1623. uint32_t max_rcv_size;
  1624. uint32_t fka_adv_period;
  1625. uint32_t fip_priority;
  1626. uint32_t word3;
  1627. #define lpfc_fcf_record_mac_0_SHIFT 0
  1628. #define lpfc_fcf_record_mac_0_MASK 0x000000FF
  1629. #define lpfc_fcf_record_mac_0_WORD word3
  1630. #define lpfc_fcf_record_mac_1_SHIFT 8
  1631. #define lpfc_fcf_record_mac_1_MASK 0x000000FF
  1632. #define lpfc_fcf_record_mac_1_WORD word3
  1633. #define lpfc_fcf_record_mac_2_SHIFT 16
  1634. #define lpfc_fcf_record_mac_2_MASK 0x000000FF
  1635. #define lpfc_fcf_record_mac_2_WORD word3
  1636. #define lpfc_fcf_record_mac_3_SHIFT 24
  1637. #define lpfc_fcf_record_mac_3_MASK 0x000000FF
  1638. #define lpfc_fcf_record_mac_3_WORD word3
  1639. uint32_t word4;
  1640. #define lpfc_fcf_record_mac_4_SHIFT 0
  1641. #define lpfc_fcf_record_mac_4_MASK 0x000000FF
  1642. #define lpfc_fcf_record_mac_4_WORD word4
  1643. #define lpfc_fcf_record_mac_5_SHIFT 8
  1644. #define lpfc_fcf_record_mac_5_MASK 0x000000FF
  1645. #define lpfc_fcf_record_mac_5_WORD word4
  1646. #define lpfc_fcf_record_fcf_avail_SHIFT 16
  1647. #define lpfc_fcf_record_fcf_avail_MASK 0x000000FF
  1648. #define lpfc_fcf_record_fcf_avail_WORD word4
  1649. #define lpfc_fcf_record_mac_addr_prov_SHIFT 24
  1650. #define lpfc_fcf_record_mac_addr_prov_MASK 0x000000FF
  1651. #define lpfc_fcf_record_mac_addr_prov_WORD word4
  1652. #define LPFC_FCF_FPMA 1 /* Fabric Provided MAC Address */
  1653. #define LPFC_FCF_SPMA 2 /* Server Provided MAC Address */
  1654. uint32_t word5;
  1655. #define lpfc_fcf_record_fab_name_0_SHIFT 0
  1656. #define lpfc_fcf_record_fab_name_0_MASK 0x000000FF
  1657. #define lpfc_fcf_record_fab_name_0_WORD word5
  1658. #define lpfc_fcf_record_fab_name_1_SHIFT 8
  1659. #define lpfc_fcf_record_fab_name_1_MASK 0x000000FF
  1660. #define lpfc_fcf_record_fab_name_1_WORD word5
  1661. #define lpfc_fcf_record_fab_name_2_SHIFT 16
  1662. #define lpfc_fcf_record_fab_name_2_MASK 0x000000FF
  1663. #define lpfc_fcf_record_fab_name_2_WORD word5
  1664. #define lpfc_fcf_record_fab_name_3_SHIFT 24
  1665. #define lpfc_fcf_record_fab_name_3_MASK 0x000000FF
  1666. #define lpfc_fcf_record_fab_name_3_WORD word5
  1667. uint32_t word6;
  1668. #define lpfc_fcf_record_fab_name_4_SHIFT 0
  1669. #define lpfc_fcf_record_fab_name_4_MASK 0x000000FF
  1670. #define lpfc_fcf_record_fab_name_4_WORD word6
  1671. #define lpfc_fcf_record_fab_name_5_SHIFT 8
  1672. #define lpfc_fcf_record_fab_name_5_MASK 0x000000FF
  1673. #define lpfc_fcf_record_fab_name_5_WORD word6
  1674. #define lpfc_fcf_record_fab_name_6_SHIFT 16
  1675. #define lpfc_fcf_record_fab_name_6_MASK 0x000000FF
  1676. #define lpfc_fcf_record_fab_name_6_WORD word6
  1677. #define lpfc_fcf_record_fab_name_7_SHIFT 24
  1678. #define lpfc_fcf_record_fab_name_7_MASK 0x000000FF
  1679. #define lpfc_fcf_record_fab_name_7_WORD word6
  1680. uint32_t word7;
  1681. #define lpfc_fcf_record_fc_map_0_SHIFT 0
  1682. #define lpfc_fcf_record_fc_map_0_MASK 0x000000FF
  1683. #define lpfc_fcf_record_fc_map_0_WORD word7
  1684. #define lpfc_fcf_record_fc_map_1_SHIFT 8
  1685. #define lpfc_fcf_record_fc_map_1_MASK 0x000000FF
  1686. #define lpfc_fcf_record_fc_map_1_WORD word7
  1687. #define lpfc_fcf_record_fc_map_2_SHIFT 16
  1688. #define lpfc_fcf_record_fc_map_2_MASK 0x000000FF
  1689. #define lpfc_fcf_record_fc_map_2_WORD word7
  1690. #define lpfc_fcf_record_fcf_valid_SHIFT 24
  1691. #define lpfc_fcf_record_fcf_valid_MASK 0x00000001
  1692. #define lpfc_fcf_record_fcf_valid_WORD word7
  1693. #define lpfc_fcf_record_fcf_fc_SHIFT 25
  1694. #define lpfc_fcf_record_fcf_fc_MASK 0x00000001
  1695. #define lpfc_fcf_record_fcf_fc_WORD word7
  1696. #define lpfc_fcf_record_fcf_sol_SHIFT 31
  1697. #define lpfc_fcf_record_fcf_sol_MASK 0x00000001
  1698. #define lpfc_fcf_record_fcf_sol_WORD word7
  1699. uint32_t word8;
  1700. #define lpfc_fcf_record_fcf_index_SHIFT 0
  1701. #define lpfc_fcf_record_fcf_index_MASK 0x0000FFFF
  1702. #define lpfc_fcf_record_fcf_index_WORD word8
  1703. #define lpfc_fcf_record_fcf_state_SHIFT 16
  1704. #define lpfc_fcf_record_fcf_state_MASK 0x0000FFFF
  1705. #define lpfc_fcf_record_fcf_state_WORD word8
  1706. uint8_t vlan_bitmap[512];
  1707. uint32_t word137;
  1708. #define lpfc_fcf_record_switch_name_0_SHIFT 0
  1709. #define lpfc_fcf_record_switch_name_0_MASK 0x000000FF
  1710. #define lpfc_fcf_record_switch_name_0_WORD word137
  1711. #define lpfc_fcf_record_switch_name_1_SHIFT 8
  1712. #define lpfc_fcf_record_switch_name_1_MASK 0x000000FF
  1713. #define lpfc_fcf_record_switch_name_1_WORD word137
  1714. #define lpfc_fcf_record_switch_name_2_SHIFT 16
  1715. #define lpfc_fcf_record_switch_name_2_MASK 0x000000FF
  1716. #define lpfc_fcf_record_switch_name_2_WORD word137
  1717. #define lpfc_fcf_record_switch_name_3_SHIFT 24
  1718. #define lpfc_fcf_record_switch_name_3_MASK 0x000000FF
  1719. #define lpfc_fcf_record_switch_name_3_WORD word137
  1720. uint32_t word138;
  1721. #define lpfc_fcf_record_switch_name_4_SHIFT 0
  1722. #define lpfc_fcf_record_switch_name_4_MASK 0x000000FF
  1723. #define lpfc_fcf_record_switch_name_4_WORD word138
  1724. #define lpfc_fcf_record_switch_name_5_SHIFT 8
  1725. #define lpfc_fcf_record_switch_name_5_MASK 0x000000FF
  1726. #define lpfc_fcf_record_switch_name_5_WORD word138
  1727. #define lpfc_fcf_record_switch_name_6_SHIFT 16
  1728. #define lpfc_fcf_record_switch_name_6_MASK 0x000000FF
  1729. #define lpfc_fcf_record_switch_name_6_WORD word138
  1730. #define lpfc_fcf_record_switch_name_7_SHIFT 24
  1731. #define lpfc_fcf_record_switch_name_7_MASK 0x000000FF
  1732. #define lpfc_fcf_record_switch_name_7_WORD word138
  1733. };
  1734. struct lpfc_mbx_read_fcf_tbl {
  1735. union lpfc_sli4_cfg_shdr cfg_shdr;
  1736. union {
  1737. struct {
  1738. uint32_t word10;
  1739. #define lpfc_mbx_read_fcf_tbl_indx_SHIFT 0
  1740. #define lpfc_mbx_read_fcf_tbl_indx_MASK 0x0000FFFF
  1741. #define lpfc_mbx_read_fcf_tbl_indx_WORD word10
  1742. } request;
  1743. struct {
  1744. uint32_t eventag;
  1745. } response;
  1746. } u;
  1747. uint32_t word11;
  1748. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT 0
  1749. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK 0x0000FFFF
  1750. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD word11
  1751. };
  1752. struct lpfc_mbx_add_fcf_tbl_entry {
  1753. union lpfc_sli4_cfg_shdr cfg_shdr;
  1754. uint32_t word10;
  1755. #define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT 0
  1756. #define lpfc_mbx_add_fcf_tbl_fcfi_MASK 0x0000FFFF
  1757. #define lpfc_mbx_add_fcf_tbl_fcfi_WORD word10
  1758. struct lpfc_mbx_sge fcf_sge;
  1759. };
  1760. struct lpfc_mbx_del_fcf_tbl_entry {
  1761. struct mbox_header header;
  1762. uint32_t word10;
  1763. #define lpfc_mbx_del_fcf_tbl_count_SHIFT 0
  1764. #define lpfc_mbx_del_fcf_tbl_count_MASK 0x0000FFFF
  1765. #define lpfc_mbx_del_fcf_tbl_count_WORD word10
  1766. #define lpfc_mbx_del_fcf_tbl_index_SHIFT 16
  1767. #define lpfc_mbx_del_fcf_tbl_index_MASK 0x0000FFFF
  1768. #define lpfc_mbx_del_fcf_tbl_index_WORD word10
  1769. };
  1770. struct lpfc_mbx_redisc_fcf_tbl {
  1771. struct mbox_header header;
  1772. uint32_t word10;
  1773. #define lpfc_mbx_redisc_fcf_count_SHIFT 0
  1774. #define lpfc_mbx_redisc_fcf_count_MASK 0x0000FFFF
  1775. #define lpfc_mbx_redisc_fcf_count_WORD word10
  1776. uint32_t resvd;
  1777. uint32_t word12;
  1778. #define lpfc_mbx_redisc_fcf_index_SHIFT 0
  1779. #define lpfc_mbx_redisc_fcf_index_MASK 0x0000FFFF
  1780. #define lpfc_mbx_redisc_fcf_index_WORD word12
  1781. };
  1782. /* Status field for embedded SLI_CONFIG mailbox command */
  1783. #define STATUS_SUCCESS 0x0
  1784. #define STATUS_FAILED 0x1
  1785. #define STATUS_ILLEGAL_REQUEST 0x2
  1786. #define STATUS_ILLEGAL_FIELD 0x3
  1787. #define STATUS_INSUFFICIENT_BUFFER 0x4
  1788. #define STATUS_UNAUTHORIZED_REQUEST 0x5
  1789. #define STATUS_FLASHROM_SAVE_FAILED 0x17
  1790. #define STATUS_FLASHROM_RESTORE_FAILED 0x18
  1791. #define STATUS_ICCBINDEX_ALLOC_FAILED 0x1a
  1792. #define STATUS_IOCTLHANDLE_ALLOC_FAILED 0x1b
  1793. #define STATUS_INVALID_PHY_ADDR_FROM_OSM 0x1c
  1794. #define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM 0x1d
  1795. #define STATUS_ASSERT_FAILED 0x1e
  1796. #define STATUS_INVALID_SESSION 0x1f
  1797. #define STATUS_INVALID_CONNECTION 0x20
  1798. #define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT 0x21
  1799. #define STATUS_BTL_NO_FREE_SLOT_PATH 0x24
  1800. #define STATUS_BTL_NO_FREE_SLOT_TGTID 0x25
  1801. #define STATUS_OSM_DEVSLOT_NOT_FOUND 0x26
  1802. #define STATUS_FLASHROM_READ_FAILED 0x27
  1803. #define STATUS_POLL_IOCTL_TIMEOUT 0x28
  1804. #define STATUS_ERROR_ACITMAIN 0x2a
  1805. #define STATUS_REBOOT_REQUIRED 0x2c
  1806. #define STATUS_FCF_IN_USE 0x3a
  1807. #define STATUS_FCF_TABLE_EMPTY 0x43
  1808. struct lpfc_mbx_sli4_config {
  1809. struct mbox_header header;
  1810. };
  1811. struct lpfc_mbx_init_vfi {
  1812. uint32_t word1;
  1813. #define lpfc_init_vfi_vr_SHIFT 31
  1814. #define lpfc_init_vfi_vr_MASK 0x00000001
  1815. #define lpfc_init_vfi_vr_WORD word1
  1816. #define lpfc_init_vfi_vt_SHIFT 30
  1817. #define lpfc_init_vfi_vt_MASK 0x00000001
  1818. #define lpfc_init_vfi_vt_WORD word1
  1819. #define lpfc_init_vfi_vf_SHIFT 29
  1820. #define lpfc_init_vfi_vf_MASK 0x00000001
  1821. #define lpfc_init_vfi_vf_WORD word1
  1822. #define lpfc_init_vfi_vp_SHIFT 28
  1823. #define lpfc_init_vfi_vp_MASK 0x00000001
  1824. #define lpfc_init_vfi_vp_WORD word1
  1825. #define lpfc_init_vfi_vfi_SHIFT 0
  1826. #define lpfc_init_vfi_vfi_MASK 0x0000FFFF
  1827. #define lpfc_init_vfi_vfi_WORD word1
  1828. uint32_t word2;
  1829. #define lpfc_init_vfi_vpi_SHIFT 16
  1830. #define lpfc_init_vfi_vpi_MASK 0x0000FFFF
  1831. #define lpfc_init_vfi_vpi_WORD word2
  1832. #define lpfc_init_vfi_fcfi_SHIFT 0
  1833. #define lpfc_init_vfi_fcfi_MASK 0x0000FFFF
  1834. #define lpfc_init_vfi_fcfi_WORD word2
  1835. uint32_t word3;
  1836. #define lpfc_init_vfi_pri_SHIFT 13
  1837. #define lpfc_init_vfi_pri_MASK 0x00000007
  1838. #define lpfc_init_vfi_pri_WORD word3
  1839. #define lpfc_init_vfi_vf_id_SHIFT 1
  1840. #define lpfc_init_vfi_vf_id_MASK 0x00000FFF
  1841. #define lpfc_init_vfi_vf_id_WORD word3
  1842. uint32_t word4;
  1843. #define lpfc_init_vfi_hop_count_SHIFT 24
  1844. #define lpfc_init_vfi_hop_count_MASK 0x000000FF
  1845. #define lpfc_init_vfi_hop_count_WORD word4
  1846. };
  1847. #define MBX_VFI_IN_USE 0x9F02
  1848. struct lpfc_mbx_reg_vfi {
  1849. uint32_t word1;
  1850. #define lpfc_reg_vfi_upd_SHIFT 29
  1851. #define lpfc_reg_vfi_upd_MASK 0x00000001
  1852. #define lpfc_reg_vfi_upd_WORD word1
  1853. #define lpfc_reg_vfi_vp_SHIFT 28
  1854. #define lpfc_reg_vfi_vp_MASK 0x00000001
  1855. #define lpfc_reg_vfi_vp_WORD word1
  1856. #define lpfc_reg_vfi_vfi_SHIFT 0
  1857. #define lpfc_reg_vfi_vfi_MASK 0x0000FFFF
  1858. #define lpfc_reg_vfi_vfi_WORD word1
  1859. uint32_t word2;
  1860. #define lpfc_reg_vfi_vpi_SHIFT 16
  1861. #define lpfc_reg_vfi_vpi_MASK 0x0000FFFF
  1862. #define lpfc_reg_vfi_vpi_WORD word2
  1863. #define lpfc_reg_vfi_fcfi_SHIFT 0
  1864. #define lpfc_reg_vfi_fcfi_MASK 0x0000FFFF
  1865. #define lpfc_reg_vfi_fcfi_WORD word2
  1866. uint32_t wwn[2];
  1867. struct ulp_bde64 bde;
  1868. uint32_t e_d_tov;
  1869. uint32_t r_a_tov;
  1870. uint32_t word10;
  1871. #define lpfc_reg_vfi_nport_id_SHIFT 0
  1872. #define lpfc_reg_vfi_nport_id_MASK 0x00FFFFFF
  1873. #define lpfc_reg_vfi_nport_id_WORD word10
  1874. };
  1875. struct lpfc_mbx_init_vpi {
  1876. uint32_t word1;
  1877. #define lpfc_init_vpi_vfi_SHIFT 16
  1878. #define lpfc_init_vpi_vfi_MASK 0x0000FFFF
  1879. #define lpfc_init_vpi_vfi_WORD word1
  1880. #define lpfc_init_vpi_vpi_SHIFT 0
  1881. #define lpfc_init_vpi_vpi_MASK 0x0000FFFF
  1882. #define lpfc_init_vpi_vpi_WORD word1
  1883. };
  1884. struct lpfc_mbx_read_vpi {
  1885. uint32_t word1_rsvd;
  1886. uint32_t word2;
  1887. #define lpfc_mbx_read_vpi_vnportid_SHIFT 0
  1888. #define lpfc_mbx_read_vpi_vnportid_MASK 0x00FFFFFF
  1889. #define lpfc_mbx_read_vpi_vnportid_WORD word2
  1890. uint32_t word3_rsvd;
  1891. uint32_t word4;
  1892. #define lpfc_mbx_read_vpi_acq_alpa_SHIFT 0
  1893. #define lpfc_mbx_read_vpi_acq_alpa_MASK 0x000000FF
  1894. #define lpfc_mbx_read_vpi_acq_alpa_WORD word4
  1895. #define lpfc_mbx_read_vpi_pb_SHIFT 15
  1896. #define lpfc_mbx_read_vpi_pb_MASK 0x00000001
  1897. #define lpfc_mbx_read_vpi_pb_WORD word4
  1898. #define lpfc_mbx_read_vpi_spec_alpa_SHIFT 16
  1899. #define lpfc_mbx_read_vpi_spec_alpa_MASK 0x000000FF
  1900. #define lpfc_mbx_read_vpi_spec_alpa_WORD word4
  1901. #define lpfc_mbx_read_vpi_ns_SHIFT 30
  1902. #define lpfc_mbx_read_vpi_ns_MASK 0x00000001
  1903. #define lpfc_mbx_read_vpi_ns_WORD word4
  1904. #define lpfc_mbx_read_vpi_hl_SHIFT 31
  1905. #define lpfc_mbx_read_vpi_hl_MASK 0x00000001
  1906. #define lpfc_mbx_read_vpi_hl_WORD word4
  1907. uint32_t word5_rsvd;
  1908. uint32_t word6;
  1909. #define lpfc_mbx_read_vpi_vpi_SHIFT 0
  1910. #define lpfc_mbx_read_vpi_vpi_MASK 0x0000FFFF
  1911. #define lpfc_mbx_read_vpi_vpi_WORD word6
  1912. uint32_t word7;
  1913. #define lpfc_mbx_read_vpi_mac_0_SHIFT 0
  1914. #define lpfc_mbx_read_vpi_mac_0_MASK 0x000000FF
  1915. #define lpfc_mbx_read_vpi_mac_0_WORD word7
  1916. #define lpfc_mbx_read_vpi_mac_1_SHIFT 8
  1917. #define lpfc_mbx_read_vpi_mac_1_MASK 0x000000FF
  1918. #define lpfc_mbx_read_vpi_mac_1_WORD word7
  1919. #define lpfc_mbx_read_vpi_mac_2_SHIFT 16
  1920. #define lpfc_mbx_read_vpi_mac_2_MASK 0x000000FF
  1921. #define lpfc_mbx_read_vpi_mac_2_WORD word7
  1922. #define lpfc_mbx_read_vpi_mac_3_SHIFT 24
  1923. #define lpfc_mbx_read_vpi_mac_3_MASK 0x000000FF
  1924. #define lpfc_mbx_read_vpi_mac_3_WORD word7
  1925. uint32_t word8;
  1926. #define lpfc_mbx_read_vpi_mac_4_SHIFT 0
  1927. #define lpfc_mbx_read_vpi_mac_4_MASK 0x000000FF
  1928. #define lpfc_mbx_read_vpi_mac_4_WORD word8
  1929. #define lpfc_mbx_read_vpi_mac_5_SHIFT 8
  1930. #define lpfc_mbx_read_vpi_mac_5_MASK 0x000000FF
  1931. #define lpfc_mbx_read_vpi_mac_5_WORD word8
  1932. #define lpfc_mbx_read_vpi_vlan_tag_SHIFT 16
  1933. #define lpfc_mbx_read_vpi_vlan_tag_MASK 0x00000FFF
  1934. #define lpfc_mbx_read_vpi_vlan_tag_WORD word8
  1935. #define lpfc_mbx_read_vpi_vv_SHIFT 28
  1936. #define lpfc_mbx_read_vpi_vv_MASK 0x0000001
  1937. #define lpfc_mbx_read_vpi_vv_WORD word8
  1938. };
  1939. struct lpfc_mbx_unreg_vfi {
  1940. uint32_t word1_rsvd;
  1941. uint32_t word2;
  1942. #define lpfc_unreg_vfi_vfi_SHIFT 0
  1943. #define lpfc_unreg_vfi_vfi_MASK 0x0000FFFF
  1944. #define lpfc_unreg_vfi_vfi_WORD word2
  1945. };
  1946. struct lpfc_mbx_resume_rpi {
  1947. uint32_t word1;
  1948. #define lpfc_resume_rpi_index_SHIFT 0
  1949. #define lpfc_resume_rpi_index_MASK 0x0000FFFF
  1950. #define lpfc_resume_rpi_index_WORD word1
  1951. #define lpfc_resume_rpi_ii_SHIFT 30
  1952. #define lpfc_resume_rpi_ii_MASK 0x00000003
  1953. #define lpfc_resume_rpi_ii_WORD word1
  1954. #define RESUME_INDEX_RPI 0
  1955. #define RESUME_INDEX_VPI 1
  1956. #define RESUME_INDEX_VFI 2
  1957. #define RESUME_INDEX_FCFI 3
  1958. uint32_t event_tag;
  1959. };
  1960. #define REG_FCF_INVALID_QID 0xFFFF
  1961. struct lpfc_mbx_reg_fcfi {
  1962. uint32_t word1;
  1963. #define lpfc_reg_fcfi_info_index_SHIFT 0
  1964. #define lpfc_reg_fcfi_info_index_MASK 0x0000FFFF
  1965. #define lpfc_reg_fcfi_info_index_WORD word1
  1966. #define lpfc_reg_fcfi_fcfi_SHIFT 16
  1967. #define lpfc_reg_fcfi_fcfi_MASK 0x0000FFFF
  1968. #define lpfc_reg_fcfi_fcfi_WORD word1
  1969. uint32_t word2;
  1970. #define lpfc_reg_fcfi_rq_id1_SHIFT 0
  1971. #define lpfc_reg_fcfi_rq_id1_MASK 0x0000FFFF
  1972. #define lpfc_reg_fcfi_rq_id1_WORD word2
  1973. #define lpfc_reg_fcfi_rq_id0_SHIFT 16
  1974. #define lpfc_reg_fcfi_rq_id0_MASK 0x0000FFFF
  1975. #define lpfc_reg_fcfi_rq_id0_WORD word2
  1976. uint32_t word3;
  1977. #define lpfc_reg_fcfi_rq_id3_SHIFT 0
  1978. #define lpfc_reg_fcfi_rq_id3_MASK 0x0000FFFF
  1979. #define lpfc_reg_fcfi_rq_id3_WORD word3
  1980. #define lpfc_reg_fcfi_rq_id2_SHIFT 16
  1981. #define lpfc_reg_fcfi_rq_id2_MASK 0x0000FFFF
  1982. #define lpfc_reg_fcfi_rq_id2_WORD word3
  1983. uint32_t word4;
  1984. #define lpfc_reg_fcfi_type_match0_SHIFT 24
  1985. #define lpfc_reg_fcfi_type_match0_MASK 0x000000FF
  1986. #define lpfc_reg_fcfi_type_match0_WORD word4
  1987. #define lpfc_reg_fcfi_type_mask0_SHIFT 16
  1988. #define lpfc_reg_fcfi_type_mask0_MASK 0x000000FF
  1989. #define lpfc_reg_fcfi_type_mask0_WORD word4
  1990. #define lpfc_reg_fcfi_rctl_match0_SHIFT 8
  1991. #define lpfc_reg_fcfi_rctl_match0_MASK 0x000000FF
  1992. #define lpfc_reg_fcfi_rctl_match0_WORD word4
  1993. #define lpfc_reg_fcfi_rctl_mask0_SHIFT 0
  1994. #define lpfc_reg_fcfi_rctl_mask0_MASK 0x000000FF
  1995. #define lpfc_reg_fcfi_rctl_mask0_WORD word4
  1996. uint32_t word5;
  1997. #define lpfc_reg_fcfi_type_match1_SHIFT 24
  1998. #define lpfc_reg_fcfi_type_match1_MASK 0x000000FF
  1999. #define lpfc_reg_fcfi_type_match1_WORD word5
  2000. #define lpfc_reg_fcfi_type_mask1_SHIFT 16
  2001. #define lpfc_reg_fcfi_type_mask1_MASK 0x000000FF
  2002. #define lpfc_reg_fcfi_type_mask1_WORD word5
  2003. #define lpfc_reg_fcfi_rctl_match1_SHIFT 8
  2004. #define lpfc_reg_fcfi_rctl_match1_MASK 0x000000FF
  2005. #define lpfc_reg_fcfi_rctl_match1_WORD word5
  2006. #define lpfc_reg_fcfi_rctl_mask1_SHIFT 0
  2007. #define lpfc_reg_fcfi_rctl_mask1_MASK 0x000000FF
  2008. #define lpfc_reg_fcfi_rctl_mask1_WORD word5
  2009. uint32_t word6;
  2010. #define lpfc_reg_fcfi_type_match2_SHIFT 24
  2011. #define lpfc_reg_fcfi_type_match2_MASK 0x000000FF
  2012. #define lpfc_reg_fcfi_type_match2_WORD word6
  2013. #define lpfc_reg_fcfi_type_mask2_SHIFT 16
  2014. #define lpfc_reg_fcfi_type_mask2_MASK 0x000000FF
  2015. #define lpfc_reg_fcfi_type_mask2_WORD word6
  2016. #define lpfc_reg_fcfi_rctl_match2_SHIFT 8
  2017. #define lpfc_reg_fcfi_rctl_match2_MASK 0x000000FF
  2018. #define lpfc_reg_fcfi_rctl_match2_WORD word6
  2019. #define lpfc_reg_fcfi_rctl_mask2_SHIFT 0
  2020. #define lpfc_reg_fcfi_rctl_mask2_MASK 0x000000FF
  2021. #define lpfc_reg_fcfi_rctl_mask2_WORD word6
  2022. uint32_t word7;
  2023. #define lpfc_reg_fcfi_type_match3_SHIFT 24
  2024. #define lpfc_reg_fcfi_type_match3_MASK 0x000000FF
  2025. #define lpfc_reg_fcfi_type_match3_WORD word7
  2026. #define lpfc_reg_fcfi_type_mask3_SHIFT 16
  2027. #define lpfc_reg_fcfi_type_mask3_MASK 0x000000FF
  2028. #define lpfc_reg_fcfi_type_mask3_WORD word7
  2029. #define lpfc_reg_fcfi_rctl_match3_SHIFT 8
  2030. #define lpfc_reg_fcfi_rctl_match3_MASK 0x000000FF
  2031. #define lpfc_reg_fcfi_rctl_match3_WORD word7
  2032. #define lpfc_reg_fcfi_rctl_mask3_SHIFT 0
  2033. #define lpfc_reg_fcfi_rctl_mask3_MASK 0x000000FF
  2034. #define lpfc_reg_fcfi_rctl_mask3_WORD word7
  2035. uint32_t word8;
  2036. #define lpfc_reg_fcfi_mam_SHIFT 13
  2037. #define lpfc_reg_fcfi_mam_MASK 0x00000003
  2038. #define lpfc_reg_fcfi_mam_WORD word8
  2039. #define LPFC_MAM_BOTH 0 /* Both SPMA and FPMA */
  2040. #define LPFC_MAM_SPMA 1 /* Server Provided MAC Address */
  2041. #define LPFC_MAM_FPMA 2 /* Fabric Provided MAC Address */
  2042. #define lpfc_reg_fcfi_vv_SHIFT 12
  2043. #define lpfc_reg_fcfi_vv_MASK 0x00000001
  2044. #define lpfc_reg_fcfi_vv_WORD word8
  2045. #define lpfc_reg_fcfi_vlan_tag_SHIFT 0
  2046. #define lpfc_reg_fcfi_vlan_tag_MASK 0x00000FFF
  2047. #define lpfc_reg_fcfi_vlan_tag_WORD word8
  2048. };
  2049. struct lpfc_mbx_unreg_fcfi {
  2050. uint32_t word1_rsv;
  2051. uint32_t word2;
  2052. #define lpfc_unreg_fcfi_SHIFT 0
  2053. #define lpfc_unreg_fcfi_MASK 0x0000FFFF
  2054. #define lpfc_unreg_fcfi_WORD word2
  2055. };
  2056. struct lpfc_mbx_read_rev {
  2057. uint32_t word1;
  2058. #define lpfc_mbx_rd_rev_sli_lvl_SHIFT 16
  2059. #define lpfc_mbx_rd_rev_sli_lvl_MASK 0x0000000F
  2060. #define lpfc_mbx_rd_rev_sli_lvl_WORD word1
  2061. #define lpfc_mbx_rd_rev_fcoe_SHIFT 20
  2062. #define lpfc_mbx_rd_rev_fcoe_MASK 0x00000001
  2063. #define lpfc_mbx_rd_rev_fcoe_WORD word1
  2064. #define lpfc_mbx_rd_rev_cee_ver_SHIFT 21
  2065. #define lpfc_mbx_rd_rev_cee_ver_MASK 0x00000003
  2066. #define lpfc_mbx_rd_rev_cee_ver_WORD word1
  2067. #define LPFC_PREDCBX_CEE_MODE 0
  2068. #define LPFC_DCBX_CEE_MODE 1
  2069. #define lpfc_mbx_rd_rev_vpd_SHIFT 29
  2070. #define lpfc_mbx_rd_rev_vpd_MASK 0x00000001
  2071. #define lpfc_mbx_rd_rev_vpd_WORD word1
  2072. uint32_t first_hw_rev;
  2073. uint32_t second_hw_rev;
  2074. uint32_t word4_rsvd;
  2075. uint32_t third_hw_rev;
  2076. uint32_t word6;
  2077. #define lpfc_mbx_rd_rev_fcph_low_SHIFT 0
  2078. #define lpfc_mbx_rd_rev_fcph_low_MASK 0x000000FF
  2079. #define lpfc_mbx_rd_rev_fcph_low_WORD word6
  2080. #define lpfc_mbx_rd_rev_fcph_high_SHIFT 8
  2081. #define lpfc_mbx_rd_rev_fcph_high_MASK 0x000000FF
  2082. #define lpfc_mbx_rd_rev_fcph_high_WORD word6
  2083. #define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT 16
  2084. #define lpfc_mbx_rd_rev_ftr_lvl_low_MASK 0x000000FF
  2085. #define lpfc_mbx_rd_rev_ftr_lvl_low_WORD word6
  2086. #define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT 24
  2087. #define lpfc_mbx_rd_rev_ftr_lvl_high_MASK 0x000000FF
  2088. #define lpfc_mbx_rd_rev_ftr_lvl_high_WORD word6
  2089. uint32_t word7_rsvd;
  2090. uint32_t fw_id_rev;
  2091. uint8_t fw_name[16];
  2092. uint32_t ulp_fw_id_rev;
  2093. uint8_t ulp_fw_name[16];
  2094. uint32_t word18_47_rsvd[30];
  2095. uint32_t word48;
  2096. #define lpfc_mbx_rd_rev_avail_len_SHIFT 0
  2097. #define lpfc_mbx_rd_rev_avail_len_MASK 0x00FFFFFF
  2098. #define lpfc_mbx_rd_rev_avail_len_WORD word48
  2099. uint32_t vpd_paddr_low;
  2100. uint32_t vpd_paddr_high;
  2101. uint32_t avail_vpd_len;
  2102. uint32_t rsvd_52_63[12];
  2103. };
  2104. struct lpfc_mbx_read_config {
  2105. uint32_t word1;
  2106. #define lpfc_mbx_rd_conf_extnts_inuse_SHIFT 31
  2107. #define lpfc_mbx_rd_conf_extnts_inuse_MASK 0x00000001
  2108. #define lpfc_mbx_rd_conf_extnts_inuse_WORD word1
  2109. uint32_t word2;
  2110. #define lpfc_mbx_rd_conf_lnk_numb_SHIFT 0
  2111. #define lpfc_mbx_rd_conf_lnk_numb_MASK 0x0000003F
  2112. #define lpfc_mbx_rd_conf_lnk_numb_WORD word2
  2113. #define lpfc_mbx_rd_conf_lnk_type_SHIFT 6
  2114. #define lpfc_mbx_rd_conf_lnk_type_MASK 0x00000003
  2115. #define lpfc_mbx_rd_conf_lnk_type_WORD word2
  2116. #define LPFC_LNK_TYPE_GE 0
  2117. #define LPFC_LNK_TYPE_FC 1
  2118. #define lpfc_mbx_rd_conf_lnk_ldv_SHIFT 8
  2119. #define lpfc_mbx_rd_conf_lnk_ldv_MASK 0x00000001
  2120. #define lpfc_mbx_rd_conf_lnk_ldv_WORD word2
  2121. #define lpfc_mbx_rd_conf_topology_SHIFT 24
  2122. #define lpfc_mbx_rd_conf_topology_MASK 0x000000FF
  2123. #define lpfc_mbx_rd_conf_topology_WORD word2
  2124. uint32_t rsvd_3;
  2125. uint32_t word4;
  2126. #define lpfc_mbx_rd_conf_e_d_tov_SHIFT 0
  2127. #define lpfc_mbx_rd_conf_e_d_tov_MASK 0x0000FFFF
  2128. #define lpfc_mbx_rd_conf_e_d_tov_WORD word4
  2129. uint32_t rsvd_5;
  2130. uint32_t word6;
  2131. #define lpfc_mbx_rd_conf_r_a_tov_SHIFT 0
  2132. #define lpfc_mbx_rd_conf_r_a_tov_MASK 0x0000FFFF
  2133. #define lpfc_mbx_rd_conf_r_a_tov_WORD word6
  2134. uint32_t rsvd_7;
  2135. uint32_t rsvd_8;
  2136. uint32_t word9;
  2137. #define lpfc_mbx_rd_conf_lmt_SHIFT 0
  2138. #define lpfc_mbx_rd_conf_lmt_MASK 0x0000FFFF
  2139. #define lpfc_mbx_rd_conf_lmt_WORD word9
  2140. uint32_t rsvd_10;
  2141. uint32_t rsvd_11;
  2142. uint32_t word12;
  2143. #define lpfc_mbx_rd_conf_xri_base_SHIFT 0
  2144. #define lpfc_mbx_rd_conf_xri_base_MASK 0x0000FFFF
  2145. #define lpfc_mbx_rd_conf_xri_base_WORD word12
  2146. #define lpfc_mbx_rd_conf_xri_count_SHIFT 16
  2147. #define lpfc_mbx_rd_conf_xri_count_MASK 0x0000FFFF
  2148. #define lpfc_mbx_rd_conf_xri_count_WORD word12
  2149. uint32_t word13;
  2150. #define lpfc_mbx_rd_conf_rpi_base_SHIFT 0
  2151. #define lpfc_mbx_rd_conf_rpi_base_MASK 0x0000FFFF
  2152. #define lpfc_mbx_rd_conf_rpi_base_WORD word13
  2153. #define lpfc_mbx_rd_conf_rpi_count_SHIFT 16
  2154. #define lpfc_mbx_rd_conf_rpi_count_MASK 0x0000FFFF
  2155. #define lpfc_mbx_rd_conf_rpi_count_WORD word13
  2156. uint32_t word14;
  2157. #define lpfc_mbx_rd_conf_vpi_base_SHIFT 0
  2158. #define lpfc_mbx_rd_conf_vpi_base_MASK 0x0000FFFF
  2159. #define lpfc_mbx_rd_conf_vpi_base_WORD word14
  2160. #define lpfc_mbx_rd_conf_vpi_count_SHIFT 16
  2161. #define lpfc_mbx_rd_conf_vpi_count_MASK 0x0000FFFF
  2162. #define lpfc_mbx_rd_conf_vpi_count_WORD word14
  2163. uint32_t word15;
  2164. #define lpfc_mbx_rd_conf_vfi_base_SHIFT 0
  2165. #define lpfc_mbx_rd_conf_vfi_base_MASK 0x0000FFFF
  2166. #define lpfc_mbx_rd_conf_vfi_base_WORD word15
  2167. #define lpfc_mbx_rd_conf_vfi_count_SHIFT 16
  2168. #define lpfc_mbx_rd_conf_vfi_count_MASK 0x0000FFFF
  2169. #define lpfc_mbx_rd_conf_vfi_count_WORD word15
  2170. uint32_t word16;
  2171. #define lpfc_mbx_rd_conf_fcfi_count_SHIFT 16
  2172. #define lpfc_mbx_rd_conf_fcfi_count_MASK 0x0000FFFF
  2173. #define lpfc_mbx_rd_conf_fcfi_count_WORD word16
  2174. uint32_t word17;
  2175. #define lpfc_mbx_rd_conf_rq_count_SHIFT 0
  2176. #define lpfc_mbx_rd_conf_rq_count_MASK 0x0000FFFF
  2177. #define lpfc_mbx_rd_conf_rq_count_WORD word17
  2178. #define lpfc_mbx_rd_conf_eq_count_SHIFT 16
  2179. #define lpfc_mbx_rd_conf_eq_count_MASK 0x0000FFFF
  2180. #define lpfc_mbx_rd_conf_eq_count_WORD word17
  2181. uint32_t word18;
  2182. #define lpfc_mbx_rd_conf_wq_count_SHIFT 0
  2183. #define lpfc_mbx_rd_conf_wq_count_MASK 0x0000FFFF
  2184. #define lpfc_mbx_rd_conf_wq_count_WORD word18
  2185. #define lpfc_mbx_rd_conf_cq_count_SHIFT 16
  2186. #define lpfc_mbx_rd_conf_cq_count_MASK 0x0000FFFF
  2187. #define lpfc_mbx_rd_conf_cq_count_WORD word18
  2188. };
  2189. struct lpfc_mbx_request_features {
  2190. uint32_t word1;
  2191. #define lpfc_mbx_rq_ftr_qry_SHIFT 0
  2192. #define lpfc_mbx_rq_ftr_qry_MASK 0x00000001
  2193. #define lpfc_mbx_rq_ftr_qry_WORD word1
  2194. uint32_t word2;
  2195. #define lpfc_mbx_rq_ftr_rq_iaab_SHIFT 0
  2196. #define lpfc_mbx_rq_ftr_rq_iaab_MASK 0x00000001
  2197. #define lpfc_mbx_rq_ftr_rq_iaab_WORD word2
  2198. #define lpfc_mbx_rq_ftr_rq_npiv_SHIFT 1
  2199. #define lpfc_mbx_rq_ftr_rq_npiv_MASK 0x00000001
  2200. #define lpfc_mbx_rq_ftr_rq_npiv_WORD word2
  2201. #define lpfc_mbx_rq_ftr_rq_dif_SHIFT 2
  2202. #define lpfc_mbx_rq_ftr_rq_dif_MASK 0x00000001
  2203. #define lpfc_mbx_rq_ftr_rq_dif_WORD word2
  2204. #define lpfc_mbx_rq_ftr_rq_vf_SHIFT 3
  2205. #define lpfc_mbx_rq_ftr_rq_vf_MASK 0x00000001
  2206. #define lpfc_mbx_rq_ftr_rq_vf_WORD word2
  2207. #define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT 4
  2208. #define lpfc_mbx_rq_ftr_rq_fcpi_MASK 0x00000001
  2209. #define lpfc_mbx_rq_ftr_rq_fcpi_WORD word2
  2210. #define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT 5
  2211. #define lpfc_mbx_rq_ftr_rq_fcpt_MASK 0x00000001
  2212. #define lpfc_mbx_rq_ftr_rq_fcpt_WORD word2
  2213. #define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT 6
  2214. #define lpfc_mbx_rq_ftr_rq_fcpc_MASK 0x00000001
  2215. #define lpfc_mbx_rq_ftr_rq_fcpc_WORD word2
  2216. #define lpfc_mbx_rq_ftr_rq_ifip_SHIFT 7
  2217. #define lpfc_mbx_rq_ftr_rq_ifip_MASK 0x00000001
  2218. #define lpfc_mbx_rq_ftr_rq_ifip_WORD word2
  2219. #define lpfc_mbx_rq_ftr_rq_perfh_SHIFT 11
  2220. #define lpfc_mbx_rq_ftr_rq_perfh_MASK 0x00000001
  2221. #define lpfc_mbx_rq_ftr_rq_perfh_WORD word2
  2222. uint32_t word3;
  2223. #define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT 0
  2224. #define lpfc_mbx_rq_ftr_rsp_iaab_MASK 0x00000001
  2225. #define lpfc_mbx_rq_ftr_rsp_iaab_WORD word3
  2226. #define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT 1
  2227. #define lpfc_mbx_rq_ftr_rsp_npiv_MASK 0x00000001
  2228. #define lpfc_mbx_rq_ftr_rsp_npiv_WORD word3
  2229. #define lpfc_mbx_rq_ftr_rsp_dif_SHIFT 2
  2230. #define lpfc_mbx_rq_ftr_rsp_dif_MASK 0x00000001
  2231. #define lpfc_mbx_rq_ftr_rsp_dif_WORD word3
  2232. #define lpfc_mbx_rq_ftr_rsp_vf_SHIFT 3
  2233. #define lpfc_mbx_rq_ftr_rsp_vf__MASK 0x00000001
  2234. #define lpfc_mbx_rq_ftr_rsp_vf_WORD word3
  2235. #define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT 4
  2236. #define lpfc_mbx_rq_ftr_rsp_fcpi_MASK 0x00000001
  2237. #define lpfc_mbx_rq_ftr_rsp_fcpi_WORD word3
  2238. #define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT 5
  2239. #define lpfc_mbx_rq_ftr_rsp_fcpt_MASK 0x00000001
  2240. #define lpfc_mbx_rq_ftr_rsp_fcpt_WORD word3
  2241. #define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT 6
  2242. #define lpfc_mbx_rq_ftr_rsp_fcpc_MASK 0x00000001
  2243. #define lpfc_mbx_rq_ftr_rsp_fcpc_WORD word3
  2244. #define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT 7
  2245. #define lpfc_mbx_rq_ftr_rsp_ifip_MASK 0x00000001
  2246. #define lpfc_mbx_rq_ftr_rsp_ifip_WORD word3
  2247. #define lpfc_mbx_rq_ftr_rsp_perfh_SHIFT 11
  2248. #define lpfc_mbx_rq_ftr_rsp_perfh_MASK 0x00000001
  2249. #define lpfc_mbx_rq_ftr_rsp_perfh_WORD word3
  2250. };
  2251. struct lpfc_mbx_supp_pages {
  2252. uint32_t word1;
  2253. #define qs_SHIFT 0
  2254. #define qs_MASK 0x00000001
  2255. #define qs_WORD word1
  2256. #define wr_SHIFT 1
  2257. #define wr_MASK 0x00000001
  2258. #define wr_WORD word1
  2259. #define pf_SHIFT 8
  2260. #define pf_MASK 0x000000ff
  2261. #define pf_WORD word1
  2262. #define cpn_SHIFT 16
  2263. #define cpn_MASK 0x000000ff
  2264. #define cpn_WORD word1
  2265. uint32_t word2;
  2266. #define list_offset_SHIFT 0
  2267. #define list_offset_MASK 0x000000ff
  2268. #define list_offset_WORD word2
  2269. #define next_offset_SHIFT 8
  2270. #define next_offset_MASK 0x000000ff
  2271. #define next_offset_WORD word2
  2272. #define elem_cnt_SHIFT 16
  2273. #define elem_cnt_MASK 0x000000ff
  2274. #define elem_cnt_WORD word2
  2275. uint32_t word3;
  2276. #define pn_0_SHIFT 24
  2277. #define pn_0_MASK 0x000000ff
  2278. #define pn_0_WORD word3
  2279. #define pn_1_SHIFT 16
  2280. #define pn_1_MASK 0x000000ff
  2281. #define pn_1_WORD word3
  2282. #define pn_2_SHIFT 8
  2283. #define pn_2_MASK 0x000000ff
  2284. #define pn_2_WORD word3
  2285. #define pn_3_SHIFT 0
  2286. #define pn_3_MASK 0x000000ff
  2287. #define pn_3_WORD word3
  2288. uint32_t word4;
  2289. #define pn_4_SHIFT 24
  2290. #define pn_4_MASK 0x000000ff
  2291. #define pn_4_WORD word4
  2292. #define pn_5_SHIFT 16
  2293. #define pn_5_MASK 0x000000ff
  2294. #define pn_5_WORD word4
  2295. #define pn_6_SHIFT 8
  2296. #define pn_6_MASK 0x000000ff
  2297. #define pn_6_WORD word4
  2298. #define pn_7_SHIFT 0
  2299. #define pn_7_MASK 0x000000ff
  2300. #define pn_7_WORD word4
  2301. uint32_t rsvd[27];
  2302. #define LPFC_SUPP_PAGES 0
  2303. #define LPFC_BLOCK_GUARD_PROFILES 1
  2304. #define LPFC_SLI4_PARAMETERS 2
  2305. };
  2306. struct lpfc_mbx_pc_sli4_params {
  2307. uint32_t word1;
  2308. #define qs_SHIFT 0
  2309. #define qs_MASK 0x00000001
  2310. #define qs_WORD word1
  2311. #define wr_SHIFT 1
  2312. #define wr_MASK 0x00000001
  2313. #define wr_WORD word1
  2314. #define pf_SHIFT 8
  2315. #define pf_MASK 0x000000ff
  2316. #define pf_WORD word1
  2317. #define cpn_SHIFT 16
  2318. #define cpn_MASK 0x000000ff
  2319. #define cpn_WORD word1
  2320. uint32_t word2;
  2321. #define if_type_SHIFT 0
  2322. #define if_type_MASK 0x00000007
  2323. #define if_type_WORD word2
  2324. #define sli_rev_SHIFT 4
  2325. #define sli_rev_MASK 0x0000000f
  2326. #define sli_rev_WORD word2
  2327. #define sli_family_SHIFT 8
  2328. #define sli_family_MASK 0x000000ff
  2329. #define sli_family_WORD word2
  2330. #define featurelevel_1_SHIFT 16
  2331. #define featurelevel_1_MASK 0x000000ff
  2332. #define featurelevel_1_WORD word2
  2333. #define featurelevel_2_SHIFT 24
  2334. #define featurelevel_2_MASK 0x0000001f
  2335. #define featurelevel_2_WORD word2
  2336. uint32_t word3;
  2337. #define fcoe_SHIFT 0
  2338. #define fcoe_MASK 0x00000001
  2339. #define fcoe_WORD word3
  2340. #define fc_SHIFT 1
  2341. #define fc_MASK 0x00000001
  2342. #define fc_WORD word3
  2343. #define nic_SHIFT 2
  2344. #define nic_MASK 0x00000001
  2345. #define nic_WORD word3
  2346. #define iscsi_SHIFT 3
  2347. #define iscsi_MASK 0x00000001
  2348. #define iscsi_WORD word3
  2349. #define rdma_SHIFT 4
  2350. #define rdma_MASK 0x00000001
  2351. #define rdma_WORD word3
  2352. uint32_t sge_supp_len;
  2353. #define SLI4_PAGE_SIZE 4096
  2354. uint32_t word5;
  2355. #define if_page_sz_SHIFT 0
  2356. #define if_page_sz_MASK 0x0000ffff
  2357. #define if_page_sz_WORD word5
  2358. #define loopbk_scope_SHIFT 24
  2359. #define loopbk_scope_MASK 0x0000000f
  2360. #define loopbk_scope_WORD word5
  2361. #define rq_db_window_SHIFT 28
  2362. #define rq_db_window_MASK 0x0000000f
  2363. #define rq_db_window_WORD word5
  2364. uint32_t word6;
  2365. #define eq_pages_SHIFT 0
  2366. #define eq_pages_MASK 0x0000000f
  2367. #define eq_pages_WORD word6
  2368. #define eqe_size_SHIFT 8
  2369. #define eqe_size_MASK 0x000000ff
  2370. #define eqe_size_WORD word6
  2371. uint32_t word7;
  2372. #define cq_pages_SHIFT 0
  2373. #define cq_pages_MASK 0x0000000f
  2374. #define cq_pages_WORD word7
  2375. #define cqe_size_SHIFT 8
  2376. #define cqe_size_MASK 0x000000ff
  2377. #define cqe_size_WORD word7
  2378. uint32_t word8;
  2379. #define mq_pages_SHIFT 0
  2380. #define mq_pages_MASK 0x0000000f
  2381. #define mq_pages_WORD word8
  2382. #define mqe_size_SHIFT 8
  2383. #define mqe_size_MASK 0x000000ff
  2384. #define mqe_size_WORD word8
  2385. #define mq_elem_cnt_SHIFT 16
  2386. #define mq_elem_cnt_MASK 0x000000ff
  2387. #define mq_elem_cnt_WORD word8
  2388. uint32_t word9;
  2389. #define wq_pages_SHIFT 0
  2390. #define wq_pages_MASK 0x0000ffff
  2391. #define wq_pages_WORD word9
  2392. #define wqe_size_SHIFT 8
  2393. #define wqe_size_MASK 0x000000ff
  2394. #define wqe_size_WORD word9
  2395. uint32_t word10;
  2396. #define rq_pages_SHIFT 0
  2397. #define rq_pages_MASK 0x0000ffff
  2398. #define rq_pages_WORD word10
  2399. #define rqe_size_SHIFT 8
  2400. #define rqe_size_MASK 0x000000ff
  2401. #define rqe_size_WORD word10
  2402. uint32_t word11;
  2403. #define hdr_pages_SHIFT 0
  2404. #define hdr_pages_MASK 0x0000000f
  2405. #define hdr_pages_WORD word11
  2406. #define hdr_size_SHIFT 8
  2407. #define hdr_size_MASK 0x0000000f
  2408. #define hdr_size_WORD word11
  2409. #define hdr_pp_align_SHIFT 16
  2410. #define hdr_pp_align_MASK 0x0000ffff
  2411. #define hdr_pp_align_WORD word11
  2412. uint32_t word12;
  2413. #define sgl_pages_SHIFT 0
  2414. #define sgl_pages_MASK 0x0000000f
  2415. #define sgl_pages_WORD word12
  2416. #define sgl_pp_align_SHIFT 16
  2417. #define sgl_pp_align_MASK 0x0000ffff
  2418. #define sgl_pp_align_WORD word12
  2419. uint32_t rsvd_13_63[51];
  2420. };
  2421. #define SLI4_PAGE_ALIGN(addr) (((addr)+((SLI4_PAGE_SIZE)-1)) \
  2422. &(~((SLI4_PAGE_SIZE)-1)))
  2423. struct lpfc_sli4_parameters {
  2424. uint32_t word0;
  2425. #define cfg_prot_type_SHIFT 0
  2426. #define cfg_prot_type_MASK 0x000000FF
  2427. #define cfg_prot_type_WORD word0
  2428. uint32_t word1;
  2429. #define cfg_ft_SHIFT 0
  2430. #define cfg_ft_MASK 0x00000001
  2431. #define cfg_ft_WORD word1
  2432. #define cfg_sli_rev_SHIFT 4
  2433. #define cfg_sli_rev_MASK 0x0000000f
  2434. #define cfg_sli_rev_WORD word1
  2435. #define cfg_sli_family_SHIFT 8
  2436. #define cfg_sli_family_MASK 0x0000000f
  2437. #define cfg_sli_family_WORD word1
  2438. #define cfg_if_type_SHIFT 12
  2439. #define cfg_if_type_MASK 0x0000000f
  2440. #define cfg_if_type_WORD word1
  2441. #define cfg_sli_hint_1_SHIFT 16
  2442. #define cfg_sli_hint_1_MASK 0x000000ff
  2443. #define cfg_sli_hint_1_WORD word1
  2444. #define cfg_sli_hint_2_SHIFT 24
  2445. #define cfg_sli_hint_2_MASK 0x0000001f
  2446. #define cfg_sli_hint_2_WORD word1
  2447. uint32_t word2;
  2448. uint32_t word3;
  2449. uint32_t word4;
  2450. #define cfg_cqv_SHIFT 14
  2451. #define cfg_cqv_MASK 0x00000003
  2452. #define cfg_cqv_WORD word4
  2453. uint32_t word5;
  2454. uint32_t word6;
  2455. #define cfg_mqv_SHIFT 14
  2456. #define cfg_mqv_MASK 0x00000003
  2457. #define cfg_mqv_WORD word6
  2458. uint32_t word7;
  2459. uint32_t word8;
  2460. #define cfg_wqv_SHIFT 14
  2461. #define cfg_wqv_MASK 0x00000003
  2462. #define cfg_wqv_WORD word8
  2463. uint32_t word9;
  2464. uint32_t word10;
  2465. #define cfg_rqv_SHIFT 14
  2466. #define cfg_rqv_MASK 0x00000003
  2467. #define cfg_rqv_WORD word10
  2468. uint32_t word11;
  2469. #define cfg_rq_db_window_SHIFT 28
  2470. #define cfg_rq_db_window_MASK 0x0000000f
  2471. #define cfg_rq_db_window_WORD word11
  2472. uint32_t word12;
  2473. #define cfg_fcoe_SHIFT 0
  2474. #define cfg_fcoe_MASK 0x00000001
  2475. #define cfg_fcoe_WORD word12
  2476. #define cfg_ext_SHIFT 1
  2477. #define cfg_ext_MASK 0x00000001
  2478. #define cfg_ext_WORD word12
  2479. #define cfg_hdrr_SHIFT 2
  2480. #define cfg_hdrr_MASK 0x00000001
  2481. #define cfg_hdrr_WORD word12
  2482. #define cfg_phwq_SHIFT 15
  2483. #define cfg_phwq_MASK 0x00000001
  2484. #define cfg_phwq_WORD word12
  2485. #define cfg_loopbk_scope_SHIFT 28
  2486. #define cfg_loopbk_scope_MASK 0x0000000f
  2487. #define cfg_loopbk_scope_WORD word12
  2488. uint32_t sge_supp_len;
  2489. uint32_t word14;
  2490. #define cfg_sgl_page_cnt_SHIFT 0
  2491. #define cfg_sgl_page_cnt_MASK 0x0000000f
  2492. #define cfg_sgl_page_cnt_WORD word14
  2493. #define cfg_sgl_page_size_SHIFT 8
  2494. #define cfg_sgl_page_size_MASK 0x000000ff
  2495. #define cfg_sgl_page_size_WORD word14
  2496. #define cfg_sgl_pp_align_SHIFT 16
  2497. #define cfg_sgl_pp_align_MASK 0x000000ff
  2498. #define cfg_sgl_pp_align_WORD word14
  2499. uint32_t word15;
  2500. uint32_t word16;
  2501. uint32_t word17;
  2502. uint32_t word18;
  2503. uint32_t word19;
  2504. };
  2505. struct lpfc_mbx_get_sli4_parameters {
  2506. struct mbox_header header;
  2507. struct lpfc_sli4_parameters sli4_parameters;
  2508. };
  2509. struct lpfc_rscr_desc_generic {
  2510. #define LPFC_RSRC_DESC_WSIZE 22
  2511. uint32_t desc[LPFC_RSRC_DESC_WSIZE];
  2512. };
  2513. struct lpfc_rsrc_desc_pcie {
  2514. uint32_t word0;
  2515. #define lpfc_rsrc_desc_pcie_type_SHIFT 0
  2516. #define lpfc_rsrc_desc_pcie_type_MASK 0x000000ff
  2517. #define lpfc_rsrc_desc_pcie_type_WORD word0
  2518. #define LPFC_RSRC_DESC_TYPE_PCIE 0x40
  2519. #define lpfc_rsrc_desc_pcie_length_SHIFT 8
  2520. #define lpfc_rsrc_desc_pcie_length_MASK 0x000000ff
  2521. #define lpfc_rsrc_desc_pcie_length_WORD word0
  2522. uint32_t word1;
  2523. #define lpfc_rsrc_desc_pcie_pfnum_SHIFT 0
  2524. #define lpfc_rsrc_desc_pcie_pfnum_MASK 0x000000ff
  2525. #define lpfc_rsrc_desc_pcie_pfnum_WORD word1
  2526. uint32_t reserved;
  2527. uint32_t word3;
  2528. #define lpfc_rsrc_desc_pcie_sriov_sta_SHIFT 0
  2529. #define lpfc_rsrc_desc_pcie_sriov_sta_MASK 0x000000ff
  2530. #define lpfc_rsrc_desc_pcie_sriov_sta_WORD word3
  2531. #define lpfc_rsrc_desc_pcie_pf_sta_SHIFT 8
  2532. #define lpfc_rsrc_desc_pcie_pf_sta_MASK 0x000000ff
  2533. #define lpfc_rsrc_desc_pcie_pf_sta_WORD word3
  2534. #define lpfc_rsrc_desc_pcie_pf_type_SHIFT 16
  2535. #define lpfc_rsrc_desc_pcie_pf_type_MASK 0x000000ff
  2536. #define lpfc_rsrc_desc_pcie_pf_type_WORD word3
  2537. uint32_t word4;
  2538. #define lpfc_rsrc_desc_pcie_nr_virtfn_SHIFT 0
  2539. #define lpfc_rsrc_desc_pcie_nr_virtfn_MASK 0x0000ffff
  2540. #define lpfc_rsrc_desc_pcie_nr_virtfn_WORD word4
  2541. };
  2542. struct lpfc_rsrc_desc_fcfcoe {
  2543. uint32_t word0;
  2544. #define lpfc_rsrc_desc_fcfcoe_type_SHIFT 0
  2545. #define lpfc_rsrc_desc_fcfcoe_type_MASK 0x000000ff
  2546. #define lpfc_rsrc_desc_fcfcoe_type_WORD word0
  2547. #define LPFC_RSRC_DESC_TYPE_FCFCOE 0x43
  2548. #define lpfc_rsrc_desc_fcfcoe_length_SHIFT 8
  2549. #define lpfc_rsrc_desc_fcfcoe_length_MASK 0x000000ff
  2550. #define lpfc_rsrc_desc_fcfcoe_length_WORD word0
  2551. #define LPFC_RSRC_DESC_TYPE_FCFCOE_V0_RSVD 0
  2552. #define LPFC_RSRC_DESC_TYPE_FCFCOE_V0_LENGTH 72
  2553. #define LPFC_RSRC_DESC_TYPE_FCFCOE_V1_LENGTH 88
  2554. uint32_t word1;
  2555. #define lpfc_rsrc_desc_fcfcoe_vfnum_SHIFT 0
  2556. #define lpfc_rsrc_desc_fcfcoe_vfnum_MASK 0x000000ff
  2557. #define lpfc_rsrc_desc_fcfcoe_vfnum_WORD word1
  2558. #define lpfc_rsrc_desc_fcfcoe_pfnum_SHIFT 16
  2559. #define lpfc_rsrc_desc_fcfcoe_pfnum_MASK 0x000007ff
  2560. #define lpfc_rsrc_desc_fcfcoe_pfnum_WORD word1
  2561. uint32_t word2;
  2562. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_SHIFT 0
  2563. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_MASK 0x0000ffff
  2564. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_WORD word2
  2565. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_SHIFT 16
  2566. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_MASK 0x0000ffff
  2567. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_WORD word2
  2568. uint32_t word3;
  2569. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_SHIFT 0
  2570. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_MASK 0x0000ffff
  2571. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_WORD word3
  2572. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_SHIFT 16
  2573. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_MASK 0x0000ffff
  2574. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_WORD word3
  2575. uint32_t word4;
  2576. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_SHIFT 0
  2577. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_MASK 0x0000ffff
  2578. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_WORD word4
  2579. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_SHIFT 16
  2580. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_MASK 0x0000ffff
  2581. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_WORD word4
  2582. uint32_t word5;
  2583. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_SHIFT 0
  2584. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_MASK 0x0000ffff
  2585. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_WORD word5
  2586. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_SHIFT 16
  2587. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_MASK 0x0000ffff
  2588. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_WORD word5
  2589. uint32_t word6;
  2590. uint32_t word7;
  2591. uint32_t word8;
  2592. uint32_t word9;
  2593. uint32_t word10;
  2594. uint32_t word11;
  2595. uint32_t word12;
  2596. uint32_t word13;
  2597. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_SHIFT 0
  2598. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_MASK 0x0000003f
  2599. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_WORD word13
  2600. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_SHIFT 6
  2601. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_MASK 0x00000003
  2602. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_WORD word13
  2603. #define lpfc_rsrc_desc_fcfcoe_lmc_SHIFT 8
  2604. #define lpfc_rsrc_desc_fcfcoe_lmc_MASK 0x00000001
  2605. #define lpfc_rsrc_desc_fcfcoe_lmc_WORD word13
  2606. #define lpfc_rsrc_desc_fcfcoe_lld_SHIFT 9
  2607. #define lpfc_rsrc_desc_fcfcoe_lld_MASK 0x00000001
  2608. #define lpfc_rsrc_desc_fcfcoe_lld_WORD word13
  2609. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_SHIFT 16
  2610. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_MASK 0x0000ffff
  2611. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_WORD word13
  2612. /* extended FC/FCoE Resource Descriptor when length = 88 bytes */
  2613. uint32_t bw_min;
  2614. uint32_t bw_max;
  2615. uint32_t iops_min;
  2616. uint32_t iops_max;
  2617. uint32_t reserved[4];
  2618. };
  2619. struct lpfc_func_cfg {
  2620. #define LPFC_RSRC_DESC_MAX_NUM 2
  2621. uint32_t rsrc_desc_count;
  2622. struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
  2623. };
  2624. struct lpfc_mbx_get_func_cfg {
  2625. struct mbox_header header;
  2626. #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
  2627. #define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
  2628. #define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
  2629. struct lpfc_func_cfg func_cfg;
  2630. };
  2631. struct lpfc_prof_cfg {
  2632. #define LPFC_RSRC_DESC_MAX_NUM 2
  2633. uint32_t rsrc_desc_count;
  2634. struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
  2635. };
  2636. struct lpfc_mbx_get_prof_cfg {
  2637. struct mbox_header header;
  2638. #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
  2639. #define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
  2640. #define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
  2641. union {
  2642. struct {
  2643. uint32_t word10;
  2644. #define lpfc_mbx_get_prof_cfg_prof_id_SHIFT 0
  2645. #define lpfc_mbx_get_prof_cfg_prof_id_MASK 0x000000ff
  2646. #define lpfc_mbx_get_prof_cfg_prof_id_WORD word10
  2647. #define lpfc_mbx_get_prof_cfg_prof_tp_SHIFT 8
  2648. #define lpfc_mbx_get_prof_cfg_prof_tp_MASK 0x00000003
  2649. #define lpfc_mbx_get_prof_cfg_prof_tp_WORD word10
  2650. } request;
  2651. struct {
  2652. struct lpfc_prof_cfg prof_cfg;
  2653. } response;
  2654. } u;
  2655. };
  2656. struct lpfc_controller_attribute {
  2657. uint32_t version_string[8];
  2658. uint32_t manufacturer_name[8];
  2659. uint32_t supported_modes;
  2660. uint32_t word17;
  2661. #define lpfc_cntl_attr_eprom_ver_lo_SHIFT 0
  2662. #define lpfc_cntl_attr_eprom_ver_lo_MASK 0x000000ff
  2663. #define lpfc_cntl_attr_eprom_ver_lo_WORD word17
  2664. #define lpfc_cntl_attr_eprom_ver_hi_SHIFT 8
  2665. #define lpfc_cntl_attr_eprom_ver_hi_MASK 0x000000ff
  2666. #define lpfc_cntl_attr_eprom_ver_hi_WORD word17
  2667. uint32_t mbx_da_struct_ver;
  2668. uint32_t ep_fw_da_struct_ver;
  2669. uint32_t ncsi_ver_str[3];
  2670. uint32_t dflt_ext_timeout;
  2671. uint32_t model_number[8];
  2672. uint32_t description[16];
  2673. uint32_t serial_number[8];
  2674. uint32_t ip_ver_str[8];
  2675. uint32_t fw_ver_str[8];
  2676. uint32_t bios_ver_str[8];
  2677. uint32_t redboot_ver_str[8];
  2678. uint32_t driver_ver_str[8];
  2679. uint32_t flash_fw_ver_str[8];
  2680. uint32_t functionality;
  2681. uint32_t word105;
  2682. #define lpfc_cntl_attr_max_cbd_len_SHIFT 0
  2683. #define lpfc_cntl_attr_max_cbd_len_MASK 0x0000ffff
  2684. #define lpfc_cntl_attr_max_cbd_len_WORD word105
  2685. #define lpfc_cntl_attr_asic_rev_SHIFT 16
  2686. #define lpfc_cntl_attr_asic_rev_MASK 0x000000ff
  2687. #define lpfc_cntl_attr_asic_rev_WORD word105
  2688. #define lpfc_cntl_attr_gen_guid0_SHIFT 24
  2689. #define lpfc_cntl_attr_gen_guid0_MASK 0x000000ff
  2690. #define lpfc_cntl_attr_gen_guid0_WORD word105
  2691. uint32_t gen_guid1_12[3];
  2692. uint32_t word109;
  2693. #define lpfc_cntl_attr_gen_guid13_14_SHIFT 0
  2694. #define lpfc_cntl_attr_gen_guid13_14_MASK 0x0000ffff
  2695. #define lpfc_cntl_attr_gen_guid13_14_WORD word109
  2696. #define lpfc_cntl_attr_gen_guid15_SHIFT 16
  2697. #define lpfc_cntl_attr_gen_guid15_MASK 0x000000ff
  2698. #define lpfc_cntl_attr_gen_guid15_WORD word109
  2699. #define lpfc_cntl_attr_hba_port_cnt_SHIFT 24
  2700. #define lpfc_cntl_attr_hba_port_cnt_MASK 0x000000ff
  2701. #define lpfc_cntl_attr_hba_port_cnt_WORD word109
  2702. uint32_t word110;
  2703. #define lpfc_cntl_attr_dflt_lnk_tmo_SHIFT 0
  2704. #define lpfc_cntl_attr_dflt_lnk_tmo_MASK 0x0000ffff
  2705. #define lpfc_cntl_attr_dflt_lnk_tmo_WORD word110
  2706. #define lpfc_cntl_attr_multi_func_dev_SHIFT 24
  2707. #define lpfc_cntl_attr_multi_func_dev_MASK 0x000000ff
  2708. #define lpfc_cntl_attr_multi_func_dev_WORD word110
  2709. uint32_t word111;
  2710. #define lpfc_cntl_attr_cache_valid_SHIFT 0
  2711. #define lpfc_cntl_attr_cache_valid_MASK 0x000000ff
  2712. #define lpfc_cntl_attr_cache_valid_WORD word111
  2713. #define lpfc_cntl_attr_hba_status_SHIFT 8
  2714. #define lpfc_cntl_attr_hba_status_MASK 0x000000ff
  2715. #define lpfc_cntl_attr_hba_status_WORD word111
  2716. #define lpfc_cntl_attr_max_domain_SHIFT 16
  2717. #define lpfc_cntl_attr_max_domain_MASK 0x000000ff
  2718. #define lpfc_cntl_attr_max_domain_WORD word111
  2719. #define lpfc_cntl_attr_lnk_numb_SHIFT 24
  2720. #define lpfc_cntl_attr_lnk_numb_MASK 0x0000003f
  2721. #define lpfc_cntl_attr_lnk_numb_WORD word111
  2722. #define lpfc_cntl_attr_lnk_type_SHIFT 30
  2723. #define lpfc_cntl_attr_lnk_type_MASK 0x00000003
  2724. #define lpfc_cntl_attr_lnk_type_WORD word111
  2725. uint32_t fw_post_status;
  2726. uint32_t hba_mtu[8];
  2727. uint32_t word121;
  2728. uint32_t reserved1[3];
  2729. uint32_t word125;
  2730. #define lpfc_cntl_attr_pci_vendor_id_SHIFT 0
  2731. #define lpfc_cntl_attr_pci_vendor_id_MASK 0x0000ffff
  2732. #define lpfc_cntl_attr_pci_vendor_id_WORD word125
  2733. #define lpfc_cntl_attr_pci_device_id_SHIFT 16
  2734. #define lpfc_cntl_attr_pci_device_id_MASK 0x0000ffff
  2735. #define lpfc_cntl_attr_pci_device_id_WORD word125
  2736. uint32_t word126;
  2737. #define lpfc_cntl_attr_pci_subvdr_id_SHIFT 0
  2738. #define lpfc_cntl_attr_pci_subvdr_id_MASK 0x0000ffff
  2739. #define lpfc_cntl_attr_pci_subvdr_id_WORD word126
  2740. #define lpfc_cntl_attr_pci_subsys_id_SHIFT 16
  2741. #define lpfc_cntl_attr_pci_subsys_id_MASK 0x0000ffff
  2742. #define lpfc_cntl_attr_pci_subsys_id_WORD word126
  2743. uint32_t word127;
  2744. #define lpfc_cntl_attr_pci_bus_num_SHIFT 0
  2745. #define lpfc_cntl_attr_pci_bus_num_MASK 0x000000ff
  2746. #define lpfc_cntl_attr_pci_bus_num_WORD word127
  2747. #define lpfc_cntl_attr_pci_dev_num_SHIFT 8
  2748. #define lpfc_cntl_attr_pci_dev_num_MASK 0x000000ff
  2749. #define lpfc_cntl_attr_pci_dev_num_WORD word127
  2750. #define lpfc_cntl_attr_pci_fnc_num_SHIFT 16
  2751. #define lpfc_cntl_attr_pci_fnc_num_MASK 0x000000ff
  2752. #define lpfc_cntl_attr_pci_fnc_num_WORD word127
  2753. #define lpfc_cntl_attr_inf_type_SHIFT 24
  2754. #define lpfc_cntl_attr_inf_type_MASK 0x000000ff
  2755. #define lpfc_cntl_attr_inf_type_WORD word127
  2756. uint32_t unique_id[2];
  2757. uint32_t word130;
  2758. #define lpfc_cntl_attr_num_netfil_SHIFT 0
  2759. #define lpfc_cntl_attr_num_netfil_MASK 0x000000ff
  2760. #define lpfc_cntl_attr_num_netfil_WORD word130
  2761. uint32_t reserved2[4];
  2762. };
  2763. struct lpfc_mbx_get_cntl_attributes {
  2764. union lpfc_sli4_cfg_shdr cfg_shdr;
  2765. struct lpfc_controller_attribute cntl_attr;
  2766. };
  2767. struct lpfc_mbx_get_port_name {
  2768. struct mbox_header header;
  2769. union {
  2770. struct {
  2771. uint32_t word4;
  2772. #define lpfc_mbx_get_port_name_lnk_type_SHIFT 0
  2773. #define lpfc_mbx_get_port_name_lnk_type_MASK 0x00000003
  2774. #define lpfc_mbx_get_port_name_lnk_type_WORD word4
  2775. } request;
  2776. struct {
  2777. uint32_t word4;
  2778. #define lpfc_mbx_get_port_name_name0_SHIFT 0
  2779. #define lpfc_mbx_get_port_name_name0_MASK 0x000000FF
  2780. #define lpfc_mbx_get_port_name_name0_WORD word4
  2781. #define lpfc_mbx_get_port_name_name1_SHIFT 8
  2782. #define lpfc_mbx_get_port_name_name1_MASK 0x000000FF
  2783. #define lpfc_mbx_get_port_name_name1_WORD word4
  2784. #define lpfc_mbx_get_port_name_name2_SHIFT 16
  2785. #define lpfc_mbx_get_port_name_name2_MASK 0x000000FF
  2786. #define lpfc_mbx_get_port_name_name2_WORD word4
  2787. #define lpfc_mbx_get_port_name_name3_SHIFT 24
  2788. #define lpfc_mbx_get_port_name_name3_MASK 0x000000FF
  2789. #define lpfc_mbx_get_port_name_name3_WORD word4
  2790. #define LPFC_LINK_NUMBER_0 0
  2791. #define LPFC_LINK_NUMBER_1 1
  2792. #define LPFC_LINK_NUMBER_2 2
  2793. #define LPFC_LINK_NUMBER_3 3
  2794. } response;
  2795. } u;
  2796. };
  2797. /* Mailbox Completion Queue Error Messages */
  2798. #define MB_CQE_STATUS_SUCCESS 0x0
  2799. #define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES 0x1
  2800. #define MB_CQE_STATUS_INVALID_PARAMETER 0x2
  2801. #define MB_CQE_STATUS_INSUFFICIENT_RESOURCES 0x3
  2802. #define MB_CEQ_STATUS_QUEUE_FLUSHING 0x4
  2803. #define MB_CQE_STATUS_DMA_FAILED 0x5
  2804. #define LPFC_MBX_WR_CONFIG_MAX_BDE 8
  2805. struct lpfc_mbx_wr_object {
  2806. struct mbox_header header;
  2807. union {
  2808. struct {
  2809. uint32_t word4;
  2810. #define lpfc_wr_object_eof_SHIFT 31
  2811. #define lpfc_wr_object_eof_MASK 0x00000001
  2812. #define lpfc_wr_object_eof_WORD word4
  2813. #define lpfc_wr_object_write_length_SHIFT 0
  2814. #define lpfc_wr_object_write_length_MASK 0x00FFFFFF
  2815. #define lpfc_wr_object_write_length_WORD word4
  2816. uint32_t write_offset;
  2817. uint32_t object_name[26];
  2818. uint32_t bde_count;
  2819. struct ulp_bde64 bde[LPFC_MBX_WR_CONFIG_MAX_BDE];
  2820. } request;
  2821. struct {
  2822. uint32_t actual_write_length;
  2823. } response;
  2824. } u;
  2825. };
  2826. /* mailbox queue entry structure */
  2827. struct lpfc_mqe {
  2828. uint32_t word0;
  2829. #define lpfc_mqe_status_SHIFT 16
  2830. #define lpfc_mqe_status_MASK 0x0000FFFF
  2831. #define lpfc_mqe_status_WORD word0
  2832. #define lpfc_mqe_command_SHIFT 8
  2833. #define lpfc_mqe_command_MASK 0x000000FF
  2834. #define lpfc_mqe_command_WORD word0
  2835. union {
  2836. uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1];
  2837. /* sli4 mailbox commands */
  2838. struct lpfc_mbx_sli4_config sli4_config;
  2839. struct lpfc_mbx_init_vfi init_vfi;
  2840. struct lpfc_mbx_reg_vfi reg_vfi;
  2841. struct lpfc_mbx_reg_vfi unreg_vfi;
  2842. struct lpfc_mbx_init_vpi init_vpi;
  2843. struct lpfc_mbx_resume_rpi resume_rpi;
  2844. struct lpfc_mbx_read_fcf_tbl read_fcf_tbl;
  2845. struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry;
  2846. struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry;
  2847. struct lpfc_mbx_redisc_fcf_tbl redisc_fcf_tbl;
  2848. struct lpfc_mbx_reg_fcfi reg_fcfi;
  2849. struct lpfc_mbx_unreg_fcfi unreg_fcfi;
  2850. struct lpfc_mbx_mq_create mq_create;
  2851. struct lpfc_mbx_mq_create_ext mq_create_ext;
  2852. struct lpfc_mbx_eq_create eq_create;
  2853. struct lpfc_mbx_modify_eq_delay eq_delay;
  2854. struct lpfc_mbx_cq_create cq_create;
  2855. struct lpfc_mbx_wq_create wq_create;
  2856. struct lpfc_mbx_rq_create rq_create;
  2857. struct lpfc_mbx_mq_destroy mq_destroy;
  2858. struct lpfc_mbx_eq_destroy eq_destroy;
  2859. struct lpfc_mbx_cq_destroy cq_destroy;
  2860. struct lpfc_mbx_wq_destroy wq_destroy;
  2861. struct lpfc_mbx_rq_destroy rq_destroy;
  2862. struct lpfc_mbx_get_rsrc_extent_info rsrc_extent_info;
  2863. struct lpfc_mbx_alloc_rsrc_extents alloc_rsrc_extents;
  2864. struct lpfc_mbx_dealloc_rsrc_extents dealloc_rsrc_extents;
  2865. struct lpfc_mbx_post_sgl_pages post_sgl_pages;
  2866. struct lpfc_mbx_nembed_cmd nembed_cmd;
  2867. struct lpfc_mbx_read_rev read_rev;
  2868. struct lpfc_mbx_read_vpi read_vpi;
  2869. struct lpfc_mbx_read_config rd_config;
  2870. struct lpfc_mbx_request_features req_ftrs;
  2871. struct lpfc_mbx_post_hdr_tmpl hdr_tmpl;
  2872. struct lpfc_mbx_query_fw_config query_fw_cfg;
  2873. struct lpfc_mbx_supp_pages supp_pages;
  2874. struct lpfc_mbx_pc_sli4_params sli4_params;
  2875. struct lpfc_mbx_get_sli4_parameters get_sli4_parameters;
  2876. struct lpfc_mbx_set_link_diag_state link_diag_state;
  2877. struct lpfc_mbx_set_link_diag_loopback link_diag_loopback;
  2878. struct lpfc_mbx_run_link_diag_test link_diag_test;
  2879. struct lpfc_mbx_get_func_cfg get_func_cfg;
  2880. struct lpfc_mbx_get_prof_cfg get_prof_cfg;
  2881. struct lpfc_mbx_wr_object wr_object;
  2882. struct lpfc_mbx_get_port_name get_port_name;
  2883. struct lpfc_mbx_nop nop;
  2884. } un;
  2885. };
  2886. struct lpfc_mcqe {
  2887. uint32_t word0;
  2888. #define lpfc_mcqe_status_SHIFT 0
  2889. #define lpfc_mcqe_status_MASK 0x0000FFFF
  2890. #define lpfc_mcqe_status_WORD word0
  2891. #define lpfc_mcqe_ext_status_SHIFT 16
  2892. #define lpfc_mcqe_ext_status_MASK 0x0000FFFF
  2893. #define lpfc_mcqe_ext_status_WORD word0
  2894. uint32_t mcqe_tag0;
  2895. uint32_t mcqe_tag1;
  2896. uint32_t trailer;
  2897. #define lpfc_trailer_valid_SHIFT 31
  2898. #define lpfc_trailer_valid_MASK 0x00000001
  2899. #define lpfc_trailer_valid_WORD trailer
  2900. #define lpfc_trailer_async_SHIFT 30
  2901. #define lpfc_trailer_async_MASK 0x00000001
  2902. #define lpfc_trailer_async_WORD trailer
  2903. #define lpfc_trailer_hpi_SHIFT 29
  2904. #define lpfc_trailer_hpi_MASK 0x00000001
  2905. #define lpfc_trailer_hpi_WORD trailer
  2906. #define lpfc_trailer_completed_SHIFT 28
  2907. #define lpfc_trailer_completed_MASK 0x00000001
  2908. #define lpfc_trailer_completed_WORD trailer
  2909. #define lpfc_trailer_consumed_SHIFT 27
  2910. #define lpfc_trailer_consumed_MASK 0x00000001
  2911. #define lpfc_trailer_consumed_WORD trailer
  2912. #define lpfc_trailer_type_SHIFT 16
  2913. #define lpfc_trailer_type_MASK 0x000000FF
  2914. #define lpfc_trailer_type_WORD trailer
  2915. #define lpfc_trailer_code_SHIFT 8
  2916. #define lpfc_trailer_code_MASK 0x000000FF
  2917. #define lpfc_trailer_code_WORD trailer
  2918. #define LPFC_TRAILER_CODE_LINK 0x1
  2919. #define LPFC_TRAILER_CODE_FCOE 0x2
  2920. #define LPFC_TRAILER_CODE_DCBX 0x3
  2921. #define LPFC_TRAILER_CODE_GRP5 0x5
  2922. #define LPFC_TRAILER_CODE_FC 0x10
  2923. #define LPFC_TRAILER_CODE_SLI 0x11
  2924. };
  2925. struct lpfc_acqe_link {
  2926. uint32_t word0;
  2927. #define lpfc_acqe_link_speed_SHIFT 24
  2928. #define lpfc_acqe_link_speed_MASK 0x000000FF
  2929. #define lpfc_acqe_link_speed_WORD word0
  2930. #define LPFC_ASYNC_LINK_SPEED_ZERO 0x0
  2931. #define LPFC_ASYNC_LINK_SPEED_10MBPS 0x1
  2932. #define LPFC_ASYNC_LINK_SPEED_100MBPS 0x2
  2933. #define LPFC_ASYNC_LINK_SPEED_1GBPS 0x3
  2934. #define LPFC_ASYNC_LINK_SPEED_10GBPS 0x4
  2935. #define lpfc_acqe_link_duplex_SHIFT 16
  2936. #define lpfc_acqe_link_duplex_MASK 0x000000FF
  2937. #define lpfc_acqe_link_duplex_WORD word0
  2938. #define LPFC_ASYNC_LINK_DUPLEX_NONE 0x0
  2939. #define LPFC_ASYNC_LINK_DUPLEX_HALF 0x1
  2940. #define LPFC_ASYNC_LINK_DUPLEX_FULL 0x2
  2941. #define lpfc_acqe_link_status_SHIFT 8
  2942. #define lpfc_acqe_link_status_MASK 0x000000FF
  2943. #define lpfc_acqe_link_status_WORD word0
  2944. #define LPFC_ASYNC_LINK_STATUS_DOWN 0x0
  2945. #define LPFC_ASYNC_LINK_STATUS_UP 0x1
  2946. #define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN 0x2
  2947. #define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP 0x3
  2948. #define lpfc_acqe_link_type_SHIFT 6
  2949. #define lpfc_acqe_link_type_MASK 0x00000003
  2950. #define lpfc_acqe_link_type_WORD word0
  2951. #define lpfc_acqe_link_number_SHIFT 0
  2952. #define lpfc_acqe_link_number_MASK 0x0000003F
  2953. #define lpfc_acqe_link_number_WORD word0
  2954. uint32_t word1;
  2955. #define lpfc_acqe_link_fault_SHIFT 0
  2956. #define lpfc_acqe_link_fault_MASK 0x000000FF
  2957. #define lpfc_acqe_link_fault_WORD word1
  2958. #define LPFC_ASYNC_LINK_FAULT_NONE 0x0
  2959. #define LPFC_ASYNC_LINK_FAULT_LOCAL 0x1
  2960. #define LPFC_ASYNC_LINK_FAULT_REMOTE 0x2
  2961. #define lpfc_acqe_logical_link_speed_SHIFT 16
  2962. #define lpfc_acqe_logical_link_speed_MASK 0x0000FFFF
  2963. #define lpfc_acqe_logical_link_speed_WORD word1
  2964. uint32_t event_tag;
  2965. uint32_t trailer;
  2966. #define LPFC_LINK_EVENT_TYPE_PHYSICAL 0x0
  2967. #define LPFC_LINK_EVENT_TYPE_VIRTUAL 0x1
  2968. };
  2969. struct lpfc_acqe_fip {
  2970. uint32_t index;
  2971. uint32_t word1;
  2972. #define lpfc_acqe_fip_fcf_count_SHIFT 0
  2973. #define lpfc_acqe_fip_fcf_count_MASK 0x0000FFFF
  2974. #define lpfc_acqe_fip_fcf_count_WORD word1
  2975. #define lpfc_acqe_fip_event_type_SHIFT 16
  2976. #define lpfc_acqe_fip_event_type_MASK 0x0000FFFF
  2977. #define lpfc_acqe_fip_event_type_WORD word1
  2978. uint32_t event_tag;
  2979. uint32_t trailer;
  2980. #define LPFC_FIP_EVENT_TYPE_NEW_FCF 0x1
  2981. #define LPFC_FIP_EVENT_TYPE_FCF_TABLE_FULL 0x2
  2982. #define LPFC_FIP_EVENT_TYPE_FCF_DEAD 0x3
  2983. #define LPFC_FIP_EVENT_TYPE_CVL 0x4
  2984. #define LPFC_FIP_EVENT_TYPE_FCF_PARAM_MOD 0x5
  2985. };
  2986. struct lpfc_acqe_dcbx {
  2987. uint32_t tlv_ttl;
  2988. uint32_t reserved;
  2989. uint32_t event_tag;
  2990. uint32_t trailer;
  2991. };
  2992. struct lpfc_acqe_grp5 {
  2993. uint32_t word0;
  2994. #define lpfc_acqe_grp5_type_SHIFT 6
  2995. #define lpfc_acqe_grp5_type_MASK 0x00000003
  2996. #define lpfc_acqe_grp5_type_WORD word0
  2997. #define lpfc_acqe_grp5_number_SHIFT 0
  2998. #define lpfc_acqe_grp5_number_MASK 0x0000003F
  2999. #define lpfc_acqe_grp5_number_WORD word0
  3000. uint32_t word1;
  3001. #define lpfc_acqe_grp5_llink_spd_SHIFT 16
  3002. #define lpfc_acqe_grp5_llink_spd_MASK 0x0000FFFF
  3003. #define lpfc_acqe_grp5_llink_spd_WORD word1
  3004. uint32_t event_tag;
  3005. uint32_t trailer;
  3006. };
  3007. struct lpfc_acqe_fc_la {
  3008. uint32_t word0;
  3009. #define lpfc_acqe_fc_la_speed_SHIFT 24
  3010. #define lpfc_acqe_fc_la_speed_MASK 0x000000FF
  3011. #define lpfc_acqe_fc_la_speed_WORD word0
  3012. #define LPFC_FC_LA_SPEED_UNKOWN 0x0
  3013. #define LPFC_FC_LA_SPEED_1G 0x1
  3014. #define LPFC_FC_LA_SPEED_2G 0x2
  3015. #define LPFC_FC_LA_SPEED_4G 0x4
  3016. #define LPFC_FC_LA_SPEED_8G 0x8
  3017. #define LPFC_FC_LA_SPEED_10G 0xA
  3018. #define LPFC_FC_LA_SPEED_16G 0x10
  3019. #define lpfc_acqe_fc_la_topology_SHIFT 16
  3020. #define lpfc_acqe_fc_la_topology_MASK 0x000000FF
  3021. #define lpfc_acqe_fc_la_topology_WORD word0
  3022. #define LPFC_FC_LA_TOP_UNKOWN 0x0
  3023. #define LPFC_FC_LA_TOP_P2P 0x1
  3024. #define LPFC_FC_LA_TOP_FCAL 0x2
  3025. #define LPFC_FC_LA_TOP_INTERNAL_LOOP 0x3
  3026. #define LPFC_FC_LA_TOP_SERDES_LOOP 0x4
  3027. #define lpfc_acqe_fc_la_att_type_SHIFT 8
  3028. #define lpfc_acqe_fc_la_att_type_MASK 0x000000FF
  3029. #define lpfc_acqe_fc_la_att_type_WORD word0
  3030. #define LPFC_FC_LA_TYPE_LINK_UP 0x1
  3031. #define LPFC_FC_LA_TYPE_LINK_DOWN 0x2
  3032. #define LPFC_FC_LA_TYPE_NO_HARD_ALPA 0x3
  3033. #define lpfc_acqe_fc_la_port_type_SHIFT 6
  3034. #define lpfc_acqe_fc_la_port_type_MASK 0x00000003
  3035. #define lpfc_acqe_fc_la_port_type_WORD word0
  3036. #define LPFC_LINK_TYPE_ETHERNET 0x0
  3037. #define LPFC_LINK_TYPE_FC 0x1
  3038. #define lpfc_acqe_fc_la_port_number_SHIFT 0
  3039. #define lpfc_acqe_fc_la_port_number_MASK 0x0000003F
  3040. #define lpfc_acqe_fc_la_port_number_WORD word0
  3041. uint32_t word1;
  3042. #define lpfc_acqe_fc_la_llink_spd_SHIFT 16
  3043. #define lpfc_acqe_fc_la_llink_spd_MASK 0x0000FFFF
  3044. #define lpfc_acqe_fc_la_llink_spd_WORD word1
  3045. #define lpfc_acqe_fc_la_fault_SHIFT 0
  3046. #define lpfc_acqe_fc_la_fault_MASK 0x000000FF
  3047. #define lpfc_acqe_fc_la_fault_WORD word1
  3048. #define LPFC_FC_LA_FAULT_NONE 0x0
  3049. #define LPFC_FC_LA_FAULT_LOCAL 0x1
  3050. #define LPFC_FC_LA_FAULT_REMOTE 0x2
  3051. uint32_t event_tag;
  3052. uint32_t trailer;
  3053. #define LPFC_FC_LA_EVENT_TYPE_FC_LINK 0x1
  3054. #define LPFC_FC_LA_EVENT_TYPE_SHARED_LINK 0x2
  3055. };
  3056. struct lpfc_acqe_misconfigured_event {
  3057. struct {
  3058. uint32_t word0;
  3059. #define lpfc_sli_misconfigured_port0_SHIFT 0
  3060. #define lpfc_sli_misconfigured_port0_MASK 0x000000FF
  3061. #define lpfc_sli_misconfigured_port0_WORD word0
  3062. #define lpfc_sli_misconfigured_port1_SHIFT 8
  3063. #define lpfc_sli_misconfigured_port1_MASK 0x000000FF
  3064. #define lpfc_sli_misconfigured_port1_WORD word0
  3065. #define lpfc_sli_misconfigured_port2_SHIFT 16
  3066. #define lpfc_sli_misconfigured_port2_MASK 0x000000FF
  3067. #define lpfc_sli_misconfigured_port2_WORD word0
  3068. #define lpfc_sli_misconfigured_port3_SHIFT 24
  3069. #define lpfc_sli_misconfigured_port3_MASK 0x000000FF
  3070. #define lpfc_sli_misconfigured_port3_WORD word0
  3071. } theEvent;
  3072. #define LPFC_SLI_EVENT_STATUS_VALID 0x00
  3073. #define LPFC_SLI_EVENT_STATUS_NOT_PRESENT 0x01
  3074. #define LPFC_SLI_EVENT_STATUS_WRONG_TYPE 0x02
  3075. #define LPFC_SLI_EVENT_STATUS_UNSUPPORTED 0x03
  3076. };
  3077. struct lpfc_acqe_sli {
  3078. uint32_t event_data1;
  3079. uint32_t event_data2;
  3080. uint32_t reserved;
  3081. uint32_t trailer;
  3082. #define LPFC_SLI_EVENT_TYPE_PORT_ERROR 0x1
  3083. #define LPFC_SLI_EVENT_TYPE_OVER_TEMP 0x2
  3084. #define LPFC_SLI_EVENT_TYPE_NORM_TEMP 0x3
  3085. #define LPFC_SLI_EVENT_TYPE_NVLOG_POST 0x4
  3086. #define LPFC_SLI_EVENT_TYPE_DIAG_DUMP 0x5
  3087. #define LPFC_SLI_EVENT_TYPE_MISCONFIGURED 0x9
  3088. };
  3089. /*
  3090. * Define the bootstrap mailbox (bmbx) region used to communicate
  3091. * mailbox command between the host and port. The mailbox consists
  3092. * of a payload area of 256 bytes and a completion queue of length
  3093. * 16 bytes.
  3094. */
  3095. struct lpfc_bmbx_create {
  3096. struct lpfc_mqe mqe;
  3097. struct lpfc_mcqe mcqe;
  3098. };
  3099. #define SGL_ALIGN_SZ 64
  3100. #define SGL_PAGE_SIZE 4096
  3101. /* align SGL addr on a size boundary - adjust address up */
  3102. #define NO_XRI 0xffff
  3103. struct wqe_common {
  3104. uint32_t word6;
  3105. #define wqe_xri_tag_SHIFT 0
  3106. #define wqe_xri_tag_MASK 0x0000FFFF
  3107. #define wqe_xri_tag_WORD word6
  3108. #define wqe_ctxt_tag_SHIFT 16
  3109. #define wqe_ctxt_tag_MASK 0x0000FFFF
  3110. #define wqe_ctxt_tag_WORD word6
  3111. uint32_t word7;
  3112. #define wqe_dif_SHIFT 0
  3113. #define wqe_dif_MASK 0x00000003
  3114. #define wqe_dif_WORD word7
  3115. #define LPFC_WQE_DIF_PASSTHRU 1
  3116. #define LPFC_WQE_DIF_STRIP 2
  3117. #define LPFC_WQE_DIF_INSERT 3
  3118. #define wqe_ct_SHIFT 2
  3119. #define wqe_ct_MASK 0x00000003
  3120. #define wqe_ct_WORD word7
  3121. #define wqe_status_SHIFT 4
  3122. #define wqe_status_MASK 0x0000000f
  3123. #define wqe_status_WORD word7
  3124. #define wqe_cmnd_SHIFT 8
  3125. #define wqe_cmnd_MASK 0x000000ff
  3126. #define wqe_cmnd_WORD word7
  3127. #define wqe_class_SHIFT 16
  3128. #define wqe_class_MASK 0x00000007
  3129. #define wqe_class_WORD word7
  3130. #define wqe_ar_SHIFT 19
  3131. #define wqe_ar_MASK 0x00000001
  3132. #define wqe_ar_WORD word7
  3133. #define wqe_ag_SHIFT wqe_ar_SHIFT
  3134. #define wqe_ag_MASK wqe_ar_MASK
  3135. #define wqe_ag_WORD wqe_ar_WORD
  3136. #define wqe_pu_SHIFT 20
  3137. #define wqe_pu_MASK 0x00000003
  3138. #define wqe_pu_WORD word7
  3139. #define wqe_erp_SHIFT 22
  3140. #define wqe_erp_MASK 0x00000001
  3141. #define wqe_erp_WORD word7
  3142. #define wqe_conf_SHIFT wqe_erp_SHIFT
  3143. #define wqe_conf_MASK wqe_erp_MASK
  3144. #define wqe_conf_WORD wqe_erp_WORD
  3145. #define wqe_lnk_SHIFT 23
  3146. #define wqe_lnk_MASK 0x00000001
  3147. #define wqe_lnk_WORD word7
  3148. #define wqe_tmo_SHIFT 24
  3149. #define wqe_tmo_MASK 0x000000ff
  3150. #define wqe_tmo_WORD word7
  3151. uint32_t abort_tag; /* word 8 in WQE */
  3152. uint32_t word9;
  3153. #define wqe_reqtag_SHIFT 0
  3154. #define wqe_reqtag_MASK 0x0000FFFF
  3155. #define wqe_reqtag_WORD word9
  3156. #define wqe_temp_rpi_SHIFT 16
  3157. #define wqe_temp_rpi_MASK 0x0000FFFF
  3158. #define wqe_temp_rpi_WORD word9
  3159. #define wqe_rcvoxid_SHIFT 16
  3160. #define wqe_rcvoxid_MASK 0x0000FFFF
  3161. #define wqe_rcvoxid_WORD word9
  3162. uint32_t word10;
  3163. #define wqe_ebde_cnt_SHIFT 0
  3164. #define wqe_ebde_cnt_MASK 0x0000000f
  3165. #define wqe_ebde_cnt_WORD word10
  3166. #define wqe_lenloc_SHIFT 7
  3167. #define wqe_lenloc_MASK 0x00000003
  3168. #define wqe_lenloc_WORD word10
  3169. #define LPFC_WQE_LENLOC_NONE 0
  3170. #define LPFC_WQE_LENLOC_WORD3 1
  3171. #define LPFC_WQE_LENLOC_WORD12 2
  3172. #define LPFC_WQE_LENLOC_WORD4 3
  3173. #define wqe_qosd_SHIFT 9
  3174. #define wqe_qosd_MASK 0x00000001
  3175. #define wqe_qosd_WORD word10
  3176. #define wqe_xbl_SHIFT 11
  3177. #define wqe_xbl_MASK 0x00000001
  3178. #define wqe_xbl_WORD word10
  3179. #define wqe_iod_SHIFT 13
  3180. #define wqe_iod_MASK 0x00000001
  3181. #define wqe_iod_WORD word10
  3182. #define LPFC_WQE_IOD_WRITE 0
  3183. #define LPFC_WQE_IOD_READ 1
  3184. #define wqe_dbde_SHIFT 14
  3185. #define wqe_dbde_MASK 0x00000001
  3186. #define wqe_dbde_WORD word10
  3187. #define wqe_wqes_SHIFT 15
  3188. #define wqe_wqes_MASK 0x00000001
  3189. #define wqe_wqes_WORD word10
  3190. /* Note that this field overlaps above fields */
  3191. #define wqe_wqid_SHIFT 1
  3192. #define wqe_wqid_MASK 0x00007fff
  3193. #define wqe_wqid_WORD word10
  3194. #define wqe_pri_SHIFT 16
  3195. #define wqe_pri_MASK 0x00000007
  3196. #define wqe_pri_WORD word10
  3197. #define wqe_pv_SHIFT 19
  3198. #define wqe_pv_MASK 0x00000001
  3199. #define wqe_pv_WORD word10
  3200. #define wqe_xc_SHIFT 21
  3201. #define wqe_xc_MASK 0x00000001
  3202. #define wqe_xc_WORD word10
  3203. #define wqe_sr_SHIFT 22
  3204. #define wqe_sr_MASK 0x00000001
  3205. #define wqe_sr_WORD word10
  3206. #define wqe_ccpe_SHIFT 23
  3207. #define wqe_ccpe_MASK 0x00000001
  3208. #define wqe_ccpe_WORD word10
  3209. #define wqe_ccp_SHIFT 24
  3210. #define wqe_ccp_MASK 0x000000ff
  3211. #define wqe_ccp_WORD word10
  3212. uint32_t word11;
  3213. #define wqe_cmd_type_SHIFT 0
  3214. #define wqe_cmd_type_MASK 0x0000000f
  3215. #define wqe_cmd_type_WORD word11
  3216. #define wqe_els_id_SHIFT 4
  3217. #define wqe_els_id_MASK 0x00000003
  3218. #define wqe_els_id_WORD word11
  3219. #define LPFC_ELS_ID_FLOGI 3
  3220. #define LPFC_ELS_ID_FDISC 2
  3221. #define LPFC_ELS_ID_LOGO 1
  3222. #define LPFC_ELS_ID_DEFAULT 0
  3223. #define wqe_wqec_SHIFT 7
  3224. #define wqe_wqec_MASK 0x00000001
  3225. #define wqe_wqec_WORD word11
  3226. #define wqe_cqid_SHIFT 16
  3227. #define wqe_cqid_MASK 0x0000ffff
  3228. #define wqe_cqid_WORD word11
  3229. #define LPFC_WQE_CQ_ID_DEFAULT 0xffff
  3230. };
  3231. struct wqe_did {
  3232. uint32_t word5;
  3233. #define wqe_els_did_SHIFT 0
  3234. #define wqe_els_did_MASK 0x00FFFFFF
  3235. #define wqe_els_did_WORD word5
  3236. #define wqe_xmit_bls_pt_SHIFT 28
  3237. #define wqe_xmit_bls_pt_MASK 0x00000003
  3238. #define wqe_xmit_bls_pt_WORD word5
  3239. #define wqe_xmit_bls_ar_SHIFT 30
  3240. #define wqe_xmit_bls_ar_MASK 0x00000001
  3241. #define wqe_xmit_bls_ar_WORD word5
  3242. #define wqe_xmit_bls_xo_SHIFT 31
  3243. #define wqe_xmit_bls_xo_MASK 0x00000001
  3244. #define wqe_xmit_bls_xo_WORD word5
  3245. };
  3246. struct lpfc_wqe_generic{
  3247. struct ulp_bde64 bde;
  3248. uint32_t word3;
  3249. uint32_t word4;
  3250. uint32_t word5;
  3251. struct wqe_common wqe_com;
  3252. uint32_t payload[4];
  3253. };
  3254. struct els_request64_wqe {
  3255. struct ulp_bde64 bde;
  3256. uint32_t payload_len;
  3257. uint32_t word4;
  3258. #define els_req64_sid_SHIFT 0
  3259. #define els_req64_sid_MASK 0x00FFFFFF
  3260. #define els_req64_sid_WORD word4
  3261. #define els_req64_sp_SHIFT 24
  3262. #define els_req64_sp_MASK 0x00000001
  3263. #define els_req64_sp_WORD word4
  3264. #define els_req64_vf_SHIFT 25
  3265. #define els_req64_vf_MASK 0x00000001
  3266. #define els_req64_vf_WORD word4
  3267. struct wqe_did wqe_dest;
  3268. struct wqe_common wqe_com; /* words 6-11 */
  3269. uint32_t word12;
  3270. #define els_req64_vfid_SHIFT 1
  3271. #define els_req64_vfid_MASK 0x00000FFF
  3272. #define els_req64_vfid_WORD word12
  3273. #define els_req64_pri_SHIFT 13
  3274. #define els_req64_pri_MASK 0x00000007
  3275. #define els_req64_pri_WORD word12
  3276. uint32_t word13;
  3277. #define els_req64_hopcnt_SHIFT 24
  3278. #define els_req64_hopcnt_MASK 0x000000ff
  3279. #define els_req64_hopcnt_WORD word13
  3280. uint32_t reserved[2];
  3281. };
  3282. struct xmit_els_rsp64_wqe {
  3283. struct ulp_bde64 bde;
  3284. uint32_t response_payload_len;
  3285. uint32_t word4;
  3286. #define els_rsp64_sid_SHIFT 0
  3287. #define els_rsp64_sid_MASK 0x00FFFFFF
  3288. #define els_rsp64_sid_WORD word4
  3289. #define els_rsp64_sp_SHIFT 24
  3290. #define els_rsp64_sp_MASK 0x00000001
  3291. #define els_rsp64_sp_WORD word4
  3292. struct wqe_did wqe_dest;
  3293. struct wqe_common wqe_com; /* words 6-11 */
  3294. uint32_t word12;
  3295. #define wqe_rsp_temp_rpi_SHIFT 0
  3296. #define wqe_rsp_temp_rpi_MASK 0x0000FFFF
  3297. #define wqe_rsp_temp_rpi_WORD word12
  3298. uint32_t rsvd_13_15[3];
  3299. };
  3300. struct xmit_bls_rsp64_wqe {
  3301. uint32_t payload0;
  3302. /* Payload0 for BA_ACC */
  3303. #define xmit_bls_rsp64_acc_seq_id_SHIFT 16
  3304. #define xmit_bls_rsp64_acc_seq_id_MASK 0x000000ff
  3305. #define xmit_bls_rsp64_acc_seq_id_WORD payload0
  3306. #define xmit_bls_rsp64_acc_seq_id_vald_SHIFT 24
  3307. #define xmit_bls_rsp64_acc_seq_id_vald_MASK 0x000000ff
  3308. #define xmit_bls_rsp64_acc_seq_id_vald_WORD payload0
  3309. /* Payload0 for BA_RJT */
  3310. #define xmit_bls_rsp64_rjt_vspec_SHIFT 0
  3311. #define xmit_bls_rsp64_rjt_vspec_MASK 0x000000ff
  3312. #define xmit_bls_rsp64_rjt_vspec_WORD payload0
  3313. #define xmit_bls_rsp64_rjt_expc_SHIFT 8
  3314. #define xmit_bls_rsp64_rjt_expc_MASK 0x000000ff
  3315. #define xmit_bls_rsp64_rjt_expc_WORD payload0
  3316. #define xmit_bls_rsp64_rjt_rsnc_SHIFT 16
  3317. #define xmit_bls_rsp64_rjt_rsnc_MASK 0x000000ff
  3318. #define xmit_bls_rsp64_rjt_rsnc_WORD payload0
  3319. uint32_t word1;
  3320. #define xmit_bls_rsp64_rxid_SHIFT 0
  3321. #define xmit_bls_rsp64_rxid_MASK 0x0000ffff
  3322. #define xmit_bls_rsp64_rxid_WORD word1
  3323. #define xmit_bls_rsp64_oxid_SHIFT 16
  3324. #define xmit_bls_rsp64_oxid_MASK 0x0000ffff
  3325. #define xmit_bls_rsp64_oxid_WORD word1
  3326. uint32_t word2;
  3327. #define xmit_bls_rsp64_seqcnthi_SHIFT 0
  3328. #define xmit_bls_rsp64_seqcnthi_MASK 0x0000ffff
  3329. #define xmit_bls_rsp64_seqcnthi_WORD word2
  3330. #define xmit_bls_rsp64_seqcntlo_SHIFT 16
  3331. #define xmit_bls_rsp64_seqcntlo_MASK 0x0000ffff
  3332. #define xmit_bls_rsp64_seqcntlo_WORD word2
  3333. uint32_t rsrvd3;
  3334. uint32_t rsrvd4;
  3335. struct wqe_did wqe_dest;
  3336. struct wqe_common wqe_com; /* words 6-11 */
  3337. uint32_t word12;
  3338. #define xmit_bls_rsp64_temprpi_SHIFT 0
  3339. #define xmit_bls_rsp64_temprpi_MASK 0x0000ffff
  3340. #define xmit_bls_rsp64_temprpi_WORD word12
  3341. uint32_t rsvd_13_15[3];
  3342. };
  3343. struct wqe_rctl_dfctl {
  3344. uint32_t word5;
  3345. #define wqe_si_SHIFT 2
  3346. #define wqe_si_MASK 0x000000001
  3347. #define wqe_si_WORD word5
  3348. #define wqe_la_SHIFT 3
  3349. #define wqe_la_MASK 0x000000001
  3350. #define wqe_la_WORD word5
  3351. #define wqe_xo_SHIFT 6
  3352. #define wqe_xo_MASK 0x000000001
  3353. #define wqe_xo_WORD word5
  3354. #define wqe_ls_SHIFT 7
  3355. #define wqe_ls_MASK 0x000000001
  3356. #define wqe_ls_WORD word5
  3357. #define wqe_dfctl_SHIFT 8
  3358. #define wqe_dfctl_MASK 0x0000000ff
  3359. #define wqe_dfctl_WORD word5
  3360. #define wqe_type_SHIFT 16
  3361. #define wqe_type_MASK 0x0000000ff
  3362. #define wqe_type_WORD word5
  3363. #define wqe_rctl_SHIFT 24
  3364. #define wqe_rctl_MASK 0x0000000ff
  3365. #define wqe_rctl_WORD word5
  3366. };
  3367. struct xmit_seq64_wqe {
  3368. struct ulp_bde64 bde;
  3369. uint32_t rsvd3;
  3370. uint32_t relative_offset;
  3371. struct wqe_rctl_dfctl wge_ctl;
  3372. struct wqe_common wqe_com; /* words 6-11 */
  3373. uint32_t xmit_len;
  3374. uint32_t rsvd_12_15[3];
  3375. };
  3376. struct xmit_bcast64_wqe {
  3377. struct ulp_bde64 bde;
  3378. uint32_t seq_payload_len;
  3379. uint32_t rsvd4;
  3380. struct wqe_rctl_dfctl wge_ctl; /* word 5 */
  3381. struct wqe_common wqe_com; /* words 6-11 */
  3382. uint32_t rsvd_12_15[4];
  3383. };
  3384. struct gen_req64_wqe {
  3385. struct ulp_bde64 bde;
  3386. uint32_t request_payload_len;
  3387. uint32_t relative_offset;
  3388. struct wqe_rctl_dfctl wge_ctl; /* word 5 */
  3389. struct wqe_common wqe_com; /* words 6-11 */
  3390. uint32_t rsvd_12_15[4];
  3391. };
  3392. struct create_xri_wqe {
  3393. uint32_t rsrvd[5]; /* words 0-4 */
  3394. struct wqe_did wqe_dest; /* word 5 */
  3395. struct wqe_common wqe_com; /* words 6-11 */
  3396. uint32_t rsvd_12_15[4]; /* word 12-15 */
  3397. };
  3398. #define T_REQUEST_TAG 3
  3399. #define T_XRI_TAG 1
  3400. struct abort_cmd_wqe {
  3401. uint32_t rsrvd[3];
  3402. uint32_t word3;
  3403. #define abort_cmd_ia_SHIFT 0
  3404. #define abort_cmd_ia_MASK 0x000000001
  3405. #define abort_cmd_ia_WORD word3
  3406. #define abort_cmd_criteria_SHIFT 8
  3407. #define abort_cmd_criteria_MASK 0x0000000ff
  3408. #define abort_cmd_criteria_WORD word3
  3409. uint32_t rsrvd4;
  3410. uint32_t rsrvd5;
  3411. struct wqe_common wqe_com; /* words 6-11 */
  3412. uint32_t rsvd_12_15[4]; /* word 12-15 */
  3413. };
  3414. struct fcp_iwrite64_wqe {
  3415. struct ulp_bde64 bde;
  3416. uint32_t payload_offset_len;
  3417. uint32_t total_xfer_len;
  3418. uint32_t initial_xfer_len;
  3419. struct wqe_common wqe_com; /* words 6-11 */
  3420. uint32_t rsrvd12;
  3421. struct ulp_bde64 ph_bde; /* words 13-15 */
  3422. };
  3423. struct fcp_iread64_wqe {
  3424. struct ulp_bde64 bde;
  3425. uint32_t payload_offset_len; /* word 3 */
  3426. uint32_t total_xfer_len; /* word 4 */
  3427. uint32_t rsrvd5; /* word 5 */
  3428. struct wqe_common wqe_com; /* words 6-11 */
  3429. uint32_t rsrvd12;
  3430. struct ulp_bde64 ph_bde; /* words 13-15 */
  3431. };
  3432. struct fcp_icmnd64_wqe {
  3433. struct ulp_bde64 bde; /* words 0-2 */
  3434. uint32_t rsrvd3; /* word 3 */
  3435. uint32_t rsrvd4; /* word 4 */
  3436. uint32_t rsrvd5; /* word 5 */
  3437. struct wqe_common wqe_com; /* words 6-11 */
  3438. uint32_t rsvd_12_15[4]; /* word 12-15 */
  3439. };
  3440. union lpfc_wqe {
  3441. uint32_t words[16];
  3442. struct lpfc_wqe_generic generic;
  3443. struct fcp_icmnd64_wqe fcp_icmd;
  3444. struct fcp_iread64_wqe fcp_iread;
  3445. struct fcp_iwrite64_wqe fcp_iwrite;
  3446. struct abort_cmd_wqe abort_cmd;
  3447. struct create_xri_wqe create_xri;
  3448. struct xmit_bcast64_wqe xmit_bcast64;
  3449. struct xmit_seq64_wqe xmit_sequence;
  3450. struct xmit_bls_rsp64_wqe xmit_bls_rsp;
  3451. struct xmit_els_rsp64_wqe xmit_els_rsp;
  3452. struct els_request64_wqe els_req;
  3453. struct gen_req64_wqe gen_req;
  3454. };
  3455. #define LPFC_GROUP_OJECT_MAGIC_NUM 0xfeaa0001
  3456. #define LPFC_FILE_TYPE_GROUP 0xf7
  3457. #define LPFC_FILE_ID_GROUP 0xa2
  3458. struct lpfc_grp_hdr {
  3459. uint32_t size;
  3460. uint32_t magic_number;
  3461. uint32_t word2;
  3462. #define lpfc_grp_hdr_file_type_SHIFT 24
  3463. #define lpfc_grp_hdr_file_type_MASK 0x000000FF
  3464. #define lpfc_grp_hdr_file_type_WORD word2
  3465. #define lpfc_grp_hdr_id_SHIFT 16
  3466. #define lpfc_grp_hdr_id_MASK 0x000000FF
  3467. #define lpfc_grp_hdr_id_WORD word2
  3468. uint8_t rev_name[128];
  3469. uint8_t date[12];
  3470. uint8_t revision[32];
  3471. };
  3472. #define FCP_COMMAND 0x0
  3473. #define FCP_COMMAND_DATA_OUT 0x1
  3474. #define ELS_COMMAND_NON_FIP 0xC
  3475. #define ELS_COMMAND_FIP 0xD
  3476. #define OTHER_COMMAND 0x8
  3477. #define LPFC_FW_DUMP 1
  3478. #define LPFC_FW_RESET 2
  3479. #define LPFC_DV_RESET 3