qlcnic_sriov_common.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic_sriov.h"
  8. #include "qlcnic.h"
  9. #include "qlcnic_83xx_hw.h"
  10. #include <linux/types.h>
  11. #define QLC_BC_COMMAND 0
  12. #define QLC_BC_RESPONSE 1
  13. #define QLC_MBOX_RESP_TIMEOUT (10 * HZ)
  14. #define QLC_MBOX_CH_FREE_TIMEOUT (10 * HZ)
  15. #define QLC_BC_MSG 0
  16. #define QLC_BC_CFREE 1
  17. #define QLC_BC_FLR 2
  18. #define QLC_BC_HDR_SZ 16
  19. #define QLC_BC_PAYLOAD_SZ (1024 - QLC_BC_HDR_SZ)
  20. #define QLC_DEFAULT_RCV_DESCRIPTORS_SRIOV_VF 2048
  21. #define QLC_DEFAULT_JUMBO_RCV_DESCRIPTORS_SRIOV_VF 512
  22. #define QLC_83XX_VF_RESET_FAIL_THRESH 8
  23. #define QLC_BC_CMD_MAX_RETRY_CNT 5
  24. static void qlcnic_sriov_vf_free_mac_list(struct qlcnic_adapter *);
  25. static int qlcnic_sriov_alloc_bc_mbx_args(struct qlcnic_cmd_args *, u32);
  26. static void qlcnic_sriov_vf_poll_dev_state(struct work_struct *);
  27. static void qlcnic_sriov_vf_cancel_fw_work(struct qlcnic_adapter *);
  28. static void qlcnic_sriov_cleanup_transaction(struct qlcnic_bc_trans *);
  29. static int qlcnic_sriov_vf_mbx_op(struct qlcnic_adapter *,
  30. struct qlcnic_cmd_args *);
  31. static struct qlcnic_hardware_ops qlcnic_sriov_vf_hw_ops = {
  32. .read_crb = qlcnic_83xx_read_crb,
  33. .write_crb = qlcnic_83xx_write_crb,
  34. .read_reg = qlcnic_83xx_rd_reg_indirect,
  35. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  36. .get_mac_address = qlcnic_83xx_get_mac_address,
  37. .setup_intr = qlcnic_83xx_setup_intr,
  38. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  39. .mbx_cmd = qlcnic_sriov_vf_mbx_op,
  40. .get_func_no = qlcnic_83xx_get_func_no,
  41. .api_lock = qlcnic_83xx_cam_lock,
  42. .api_unlock = qlcnic_83xx_cam_unlock,
  43. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  44. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  45. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  46. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  47. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  48. .setup_link_event = qlcnic_83xx_setup_link_event,
  49. .get_nic_info = qlcnic_83xx_get_nic_info,
  50. .get_pci_info = qlcnic_83xx_get_pci_info,
  51. .set_nic_info = qlcnic_83xx_set_nic_info,
  52. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  53. .napi_enable = qlcnic_83xx_napi_enable,
  54. .napi_disable = qlcnic_83xx_napi_disable,
  55. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  56. .config_rss = qlcnic_83xx_config_rss,
  57. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  58. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  59. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  60. .get_board_info = qlcnic_83xx_get_port_info,
  61. .free_mac_list = qlcnic_sriov_vf_free_mac_list,
  62. };
  63. static struct qlcnic_nic_template qlcnic_sriov_vf_ops = {
  64. .config_bridged_mode = qlcnic_config_bridged_mode,
  65. .config_led = qlcnic_config_led,
  66. .cancel_idc_work = qlcnic_sriov_vf_cancel_fw_work,
  67. .napi_add = qlcnic_83xx_napi_add,
  68. .napi_del = qlcnic_83xx_napi_del,
  69. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  70. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  71. };
  72. static const struct qlcnic_mailbox_metadata qlcnic_sriov_bc_mbx_tbl[] = {
  73. {QLCNIC_BC_CMD_CHANNEL_INIT, 2, 2},
  74. {QLCNIC_BC_CMD_CHANNEL_TERM, 2, 2},
  75. {QLCNIC_BC_CMD_GET_ACL, 3, 14},
  76. {QLCNIC_BC_CMD_CFG_GUEST_VLAN, 2, 2},
  77. };
  78. static inline bool qlcnic_sriov_bc_msg_check(u32 val)
  79. {
  80. return (val & (1 << QLC_BC_MSG)) ? true : false;
  81. }
  82. static inline bool qlcnic_sriov_channel_free_check(u32 val)
  83. {
  84. return (val & (1 << QLC_BC_CFREE)) ? true : false;
  85. }
  86. static inline bool qlcnic_sriov_flr_check(u32 val)
  87. {
  88. return (val & (1 << QLC_BC_FLR)) ? true : false;
  89. }
  90. static inline u8 qlcnic_sriov_target_func_id(u32 val)
  91. {
  92. return (val >> 4) & 0xff;
  93. }
  94. static int qlcnic_sriov_virtid_fn(struct qlcnic_adapter *adapter, int vf_id)
  95. {
  96. struct pci_dev *dev = adapter->pdev;
  97. int pos;
  98. u16 stride, offset;
  99. if (qlcnic_sriov_vf_check(adapter))
  100. return 0;
  101. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_SRIOV);
  102. pci_read_config_word(dev, pos + PCI_SRIOV_VF_OFFSET, &offset);
  103. pci_read_config_word(dev, pos + PCI_SRIOV_VF_STRIDE, &stride);
  104. return (dev->devfn + offset + stride * vf_id) & 0xff;
  105. }
  106. int qlcnic_sriov_init(struct qlcnic_adapter *adapter, int num_vfs)
  107. {
  108. struct qlcnic_sriov *sriov;
  109. struct qlcnic_back_channel *bc;
  110. struct workqueue_struct *wq;
  111. struct qlcnic_vport *vp;
  112. struct qlcnic_vf_info *vf;
  113. int err, i;
  114. if (!qlcnic_sriov_enable_check(adapter))
  115. return -EIO;
  116. sriov = kzalloc(sizeof(struct qlcnic_sriov), GFP_KERNEL);
  117. if (!sriov)
  118. return -ENOMEM;
  119. adapter->ahw->sriov = sriov;
  120. sriov->num_vfs = num_vfs;
  121. bc = &sriov->bc;
  122. sriov->vf_info = kzalloc(sizeof(struct qlcnic_vf_info) *
  123. num_vfs, GFP_KERNEL);
  124. if (!sriov->vf_info) {
  125. err = -ENOMEM;
  126. goto qlcnic_free_sriov;
  127. }
  128. wq = create_singlethread_workqueue("bc-trans");
  129. if (wq == NULL) {
  130. err = -ENOMEM;
  131. dev_err(&adapter->pdev->dev,
  132. "Cannot create bc-trans workqueue\n");
  133. goto qlcnic_free_vf_info;
  134. }
  135. bc->bc_trans_wq = wq;
  136. wq = create_singlethread_workqueue("async");
  137. if (wq == NULL) {
  138. err = -ENOMEM;
  139. dev_err(&adapter->pdev->dev, "Cannot create async workqueue\n");
  140. goto qlcnic_destroy_trans_wq;
  141. }
  142. bc->bc_async_wq = wq;
  143. INIT_LIST_HEAD(&bc->async_list);
  144. for (i = 0; i < num_vfs; i++) {
  145. vf = &sriov->vf_info[i];
  146. vf->adapter = adapter;
  147. vf->pci_func = qlcnic_sriov_virtid_fn(adapter, i);
  148. mutex_init(&vf->send_cmd_lock);
  149. INIT_LIST_HEAD(&vf->rcv_act.wait_list);
  150. INIT_LIST_HEAD(&vf->rcv_pend.wait_list);
  151. spin_lock_init(&vf->rcv_act.lock);
  152. spin_lock_init(&vf->rcv_pend.lock);
  153. init_completion(&vf->ch_free_cmpl);
  154. if (qlcnic_sriov_pf_check(adapter)) {
  155. vp = kzalloc(sizeof(struct qlcnic_vport), GFP_KERNEL);
  156. if (!vp) {
  157. err = -ENOMEM;
  158. goto qlcnic_destroy_async_wq;
  159. }
  160. sriov->vf_info[i].vp = vp;
  161. vp->max_tx_bw = MAX_BW;
  162. random_ether_addr(vp->mac);
  163. dev_info(&adapter->pdev->dev,
  164. "MAC Address %pM is configured for VF %d\n",
  165. vp->mac, i);
  166. }
  167. }
  168. return 0;
  169. qlcnic_destroy_async_wq:
  170. destroy_workqueue(bc->bc_async_wq);
  171. qlcnic_destroy_trans_wq:
  172. destroy_workqueue(bc->bc_trans_wq);
  173. qlcnic_free_vf_info:
  174. kfree(sriov->vf_info);
  175. qlcnic_free_sriov:
  176. kfree(adapter->ahw->sriov);
  177. return err;
  178. }
  179. void qlcnic_sriov_cleanup_list(struct qlcnic_trans_list *t_list)
  180. {
  181. struct qlcnic_bc_trans *trans;
  182. struct qlcnic_cmd_args cmd;
  183. unsigned long flags;
  184. spin_lock_irqsave(&t_list->lock, flags);
  185. while (!list_empty(&t_list->wait_list)) {
  186. trans = list_first_entry(&t_list->wait_list,
  187. struct qlcnic_bc_trans, list);
  188. list_del(&trans->list);
  189. t_list->count--;
  190. cmd.req.arg = (u32 *)trans->req_pay;
  191. cmd.rsp.arg = (u32 *)trans->rsp_pay;
  192. qlcnic_free_mbx_args(&cmd);
  193. qlcnic_sriov_cleanup_transaction(trans);
  194. }
  195. spin_unlock_irqrestore(&t_list->lock, flags);
  196. }
  197. void __qlcnic_sriov_cleanup(struct qlcnic_adapter *adapter)
  198. {
  199. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  200. struct qlcnic_back_channel *bc = &sriov->bc;
  201. struct qlcnic_vf_info *vf;
  202. int i;
  203. if (!qlcnic_sriov_enable_check(adapter))
  204. return;
  205. qlcnic_sriov_cleanup_async_list(bc);
  206. destroy_workqueue(bc->bc_async_wq);
  207. for (i = 0; i < sriov->num_vfs; i++) {
  208. vf = &sriov->vf_info[i];
  209. qlcnic_sriov_cleanup_list(&vf->rcv_pend);
  210. cancel_work_sync(&vf->trans_work);
  211. qlcnic_sriov_cleanup_list(&vf->rcv_act);
  212. }
  213. destroy_workqueue(bc->bc_trans_wq);
  214. for (i = 0; i < sriov->num_vfs; i++)
  215. kfree(sriov->vf_info[i].vp);
  216. kfree(sriov->vf_info);
  217. kfree(adapter->ahw->sriov);
  218. }
  219. static void qlcnic_sriov_vf_cleanup(struct qlcnic_adapter *adapter)
  220. {
  221. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  222. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  223. __qlcnic_sriov_cleanup(adapter);
  224. }
  225. void qlcnic_sriov_cleanup(struct qlcnic_adapter *adapter)
  226. {
  227. if (qlcnic_sriov_pf_check(adapter))
  228. qlcnic_sriov_pf_cleanup(adapter);
  229. if (qlcnic_sriov_vf_check(adapter))
  230. qlcnic_sriov_vf_cleanup(adapter);
  231. }
  232. static int qlcnic_sriov_post_bc_msg(struct qlcnic_adapter *adapter, u32 *hdr,
  233. u32 *pay, u8 pci_func, u8 size)
  234. {
  235. struct qlcnic_hardware_context *ahw = adapter->ahw;
  236. unsigned long flags;
  237. u32 rsp, mbx_val, fw_data, rsp_num, mbx_cmd, val;
  238. u16 opcode;
  239. u8 mbx_err_code;
  240. int i, j;
  241. opcode = ((struct qlcnic_bc_hdr *)hdr)->cmd_op;
  242. if (!test_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status)) {
  243. dev_info(&adapter->pdev->dev,
  244. "Mailbox cmd attempted, 0x%x\n", opcode);
  245. dev_info(&adapter->pdev->dev, "Mailbox detached\n");
  246. return 0;
  247. }
  248. spin_lock_irqsave(&ahw->mbx_lock, flags);
  249. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  250. if (mbx_val) {
  251. QLCDB(adapter, DRV, "Mailbox cmd attempted, 0x%x\n", opcode);
  252. spin_unlock_irqrestore(&ahw->mbx_lock, flags);
  253. return QLCNIC_RCODE_TIMEOUT;
  254. }
  255. /* Fill in mailbox registers */
  256. val = size + (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  257. mbx_cmd = 0x31 | (val << 16) | (adapter->ahw->fw_hal_version << 29);
  258. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  259. mbx_cmd = 0x1 | (1 << 4);
  260. if (qlcnic_sriov_pf_check(adapter))
  261. mbx_cmd |= (pci_func << 5);
  262. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 1));
  263. for (i = 2, j = 0; j < (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  264. i++, j++) {
  265. writel(*(hdr++), QLCNIC_MBX_HOST(ahw, i));
  266. }
  267. for (j = 0; j < size; j++, i++)
  268. writel(*(pay++), QLCNIC_MBX_HOST(ahw, i));
  269. /* Signal FW about the impending command */
  270. QLCWRX(ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  271. /* Waiting for the mailbox cmd to complete and while waiting here
  272. * some AEN might arrive. If more than 5 seconds expire we can
  273. * assume something is wrong.
  274. */
  275. poll:
  276. rsp = qlcnic_83xx_mbx_poll(adapter);
  277. if (rsp != QLCNIC_RCODE_TIMEOUT) {
  278. /* Get the FW response data */
  279. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  280. if (fw_data & QLCNIC_MBX_ASYNC_EVENT) {
  281. __qlcnic_83xx_process_aen(adapter);
  282. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  283. if (mbx_val)
  284. goto poll;
  285. }
  286. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  287. rsp_num = QLCNIC_MBX_NUM_REGS(fw_data);
  288. opcode = QLCNIC_MBX_RSP(fw_data);
  289. switch (mbx_err_code) {
  290. case QLCNIC_MBX_RSP_OK:
  291. case QLCNIC_MBX_PORT_RSP_OK:
  292. rsp = QLCNIC_RCODE_SUCCESS;
  293. break;
  294. default:
  295. if (opcode == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  296. rsp = qlcnic_83xx_mac_rcode(adapter);
  297. if (!rsp)
  298. goto out;
  299. }
  300. dev_err(&adapter->pdev->dev,
  301. "MBX command 0x%x failed with err:0x%x\n",
  302. opcode, mbx_err_code);
  303. rsp = mbx_err_code;
  304. break;
  305. }
  306. goto out;
  307. }
  308. dev_err(&adapter->pdev->dev, "MBX command 0x%x timed out\n",
  309. QLCNIC_MBX_RSP(mbx_cmd));
  310. rsp = QLCNIC_RCODE_TIMEOUT;
  311. out:
  312. /* clear fw mbx control register */
  313. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  314. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  315. return rsp;
  316. }
  317. static void qlcnic_sriov_vf_cfg_buff_desc(struct qlcnic_adapter *adapter)
  318. {
  319. adapter->num_rxd = QLC_DEFAULT_RCV_DESCRIPTORS_SRIOV_VF;
  320. adapter->max_rxd = MAX_RCV_DESCRIPTORS_10G;
  321. adapter->num_jumbo_rxd = QLC_DEFAULT_JUMBO_RCV_DESCRIPTORS_SRIOV_VF;
  322. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  323. adapter->num_txd = MAX_CMD_DESCRIPTORS;
  324. adapter->max_rds_rings = MAX_RDS_RINGS;
  325. }
  326. int qlcnic_sriov_get_vf_vport_info(struct qlcnic_adapter *adapter,
  327. struct qlcnic_info *npar_info, u16 vport_id)
  328. {
  329. struct device *dev = &adapter->pdev->dev;
  330. struct qlcnic_cmd_args cmd;
  331. int err;
  332. u32 status;
  333. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  334. if (err)
  335. return err;
  336. cmd.req.arg[1] = vport_id << 16 | 0x1;
  337. err = qlcnic_issue_cmd(adapter, &cmd);
  338. if (err) {
  339. dev_err(&adapter->pdev->dev,
  340. "Failed to get vport info, err=%d\n", err);
  341. qlcnic_free_mbx_args(&cmd);
  342. return err;
  343. }
  344. status = cmd.rsp.arg[2] & 0xffff;
  345. if (status & BIT_0)
  346. npar_info->min_tx_bw = MSW(cmd.rsp.arg[2]);
  347. if (status & BIT_1)
  348. npar_info->max_tx_bw = LSW(cmd.rsp.arg[3]);
  349. if (status & BIT_2)
  350. npar_info->max_tx_ques = MSW(cmd.rsp.arg[3]);
  351. if (status & BIT_3)
  352. npar_info->max_tx_mac_filters = LSW(cmd.rsp.arg[4]);
  353. if (status & BIT_4)
  354. npar_info->max_rx_mcast_mac_filters = MSW(cmd.rsp.arg[4]);
  355. if (status & BIT_5)
  356. npar_info->max_rx_ucast_mac_filters = LSW(cmd.rsp.arg[5]);
  357. if (status & BIT_6)
  358. npar_info->max_rx_ip_addr = MSW(cmd.rsp.arg[5]);
  359. if (status & BIT_7)
  360. npar_info->max_rx_lro_flow = LSW(cmd.rsp.arg[6]);
  361. if (status & BIT_8)
  362. npar_info->max_rx_status_rings = MSW(cmd.rsp.arg[6]);
  363. if (status & BIT_9)
  364. npar_info->max_rx_buf_rings = LSW(cmd.rsp.arg[7]);
  365. npar_info->max_rx_ques = MSW(cmd.rsp.arg[7]);
  366. npar_info->max_tx_vlan_keys = LSW(cmd.rsp.arg[8]);
  367. npar_info->max_local_ipv6_addrs = MSW(cmd.rsp.arg[8]);
  368. npar_info->max_remote_ipv6_addrs = LSW(cmd.rsp.arg[9]);
  369. dev_info(dev, "\n\tmin_tx_bw: %d, max_tx_bw: %d max_tx_ques: %d,\n"
  370. "\tmax_tx_mac_filters: %d max_rx_mcast_mac_filters: %d,\n"
  371. "\tmax_rx_ucast_mac_filters: 0x%x, max_rx_ip_addr: %d,\n"
  372. "\tmax_rx_lro_flow: %d max_rx_status_rings: %d,\n"
  373. "\tmax_rx_buf_rings: %d, max_rx_ques: %d, max_tx_vlan_keys %d\n"
  374. "\tlocal_ipv6_addr: %d, remote_ipv6_addr: %d\n",
  375. npar_info->min_tx_bw, npar_info->max_tx_bw,
  376. npar_info->max_tx_ques, npar_info->max_tx_mac_filters,
  377. npar_info->max_rx_mcast_mac_filters,
  378. npar_info->max_rx_ucast_mac_filters, npar_info->max_rx_ip_addr,
  379. npar_info->max_rx_lro_flow, npar_info->max_rx_status_rings,
  380. npar_info->max_rx_buf_rings, npar_info->max_rx_ques,
  381. npar_info->max_tx_vlan_keys, npar_info->max_local_ipv6_addrs,
  382. npar_info->max_remote_ipv6_addrs);
  383. qlcnic_free_mbx_args(&cmd);
  384. return err;
  385. }
  386. static int qlcnic_sriov_set_pvid_mode(struct qlcnic_adapter *adapter,
  387. struct qlcnic_cmd_args *cmd)
  388. {
  389. adapter->rx_pvid = (cmd->rsp.arg[1] >> 16) & 0xffff;
  390. adapter->flags &= ~QLCNIC_TAGGING_ENABLED;
  391. return 0;
  392. }
  393. static int qlcnic_sriov_set_guest_vlan_mode(struct qlcnic_adapter *adapter,
  394. struct qlcnic_cmd_args *cmd)
  395. {
  396. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  397. int i, num_vlans;
  398. u16 *vlans;
  399. if (sriov->allowed_vlans)
  400. return 0;
  401. sriov->any_vlan = cmd->rsp.arg[2] & 0xf;
  402. if (!sriov->any_vlan)
  403. return 0;
  404. sriov->num_allowed_vlans = cmd->rsp.arg[2] >> 16;
  405. num_vlans = sriov->num_allowed_vlans;
  406. sriov->allowed_vlans = kzalloc(sizeof(u16) * num_vlans, GFP_KERNEL);
  407. if (!sriov->allowed_vlans)
  408. return -ENOMEM;
  409. vlans = (u16 *)&cmd->rsp.arg[3];
  410. for (i = 0; i < num_vlans; i++)
  411. sriov->allowed_vlans[i] = vlans[i];
  412. return 0;
  413. }
  414. static int qlcnic_sriov_get_vf_acl(struct qlcnic_adapter *adapter)
  415. {
  416. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  417. struct qlcnic_cmd_args cmd;
  418. int ret;
  419. ret = qlcnic_sriov_alloc_bc_mbx_args(&cmd, QLCNIC_BC_CMD_GET_ACL);
  420. if (ret)
  421. return ret;
  422. ret = qlcnic_issue_cmd(adapter, &cmd);
  423. if (ret) {
  424. dev_err(&adapter->pdev->dev, "Failed to get ACL, err=%d\n",
  425. ret);
  426. } else {
  427. sriov->vlan_mode = cmd.rsp.arg[1] & 0x3;
  428. switch (sriov->vlan_mode) {
  429. case QLC_GUEST_VLAN_MODE:
  430. ret = qlcnic_sriov_set_guest_vlan_mode(adapter, &cmd);
  431. break;
  432. case QLC_PVID_MODE:
  433. ret = qlcnic_sriov_set_pvid_mode(adapter, &cmd);
  434. break;
  435. }
  436. }
  437. qlcnic_free_mbx_args(&cmd);
  438. return ret;
  439. }
  440. static int qlcnic_sriov_vf_init_driver(struct qlcnic_adapter *adapter)
  441. {
  442. struct qlcnic_info nic_info;
  443. struct qlcnic_hardware_context *ahw = adapter->ahw;
  444. int err;
  445. err = qlcnic_sriov_get_vf_vport_info(adapter, &nic_info, 0);
  446. if (err)
  447. return err;
  448. err = qlcnic_get_nic_info(adapter, &nic_info, ahw->pci_func);
  449. if (err)
  450. return -EIO;
  451. err = qlcnic_sriov_get_vf_acl(adapter);
  452. if (err)
  453. return err;
  454. if (qlcnic_83xx_get_port_info(adapter))
  455. return -EIO;
  456. qlcnic_sriov_vf_cfg_buff_desc(adapter);
  457. adapter->flags |= QLCNIC_ADAPTER_INITIALIZED;
  458. dev_info(&adapter->pdev->dev, "HAL Version: %d\n",
  459. adapter->ahw->fw_hal_version);
  460. ahw->physical_port = (u8) nic_info.phys_port;
  461. ahw->switch_mode = nic_info.switch_mode;
  462. ahw->max_mtu = nic_info.max_mtu;
  463. ahw->op_mode = nic_info.op_mode;
  464. ahw->capabilities = nic_info.capabilities;
  465. return 0;
  466. }
  467. static int qlcnic_sriov_setup_vf(struct qlcnic_adapter *adapter,
  468. int pci_using_dac)
  469. {
  470. int err;
  471. INIT_LIST_HEAD(&adapter->vf_mc_list);
  472. if (!qlcnic_use_msi_x && !!qlcnic_use_msi)
  473. dev_warn(&adapter->pdev->dev,
  474. "83xx adapter do not support MSI interrupts\n");
  475. err = qlcnic_setup_intr(adapter, 1);
  476. if (err) {
  477. dev_err(&adapter->pdev->dev, "Failed to setup interrupt\n");
  478. goto err_out_disable_msi;
  479. }
  480. err = qlcnic_83xx_setup_mbx_intr(adapter);
  481. if (err)
  482. goto err_out_disable_msi;
  483. err = qlcnic_sriov_init(adapter, 1);
  484. if (err)
  485. goto err_out_disable_mbx_intr;
  486. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  487. if (err)
  488. goto err_out_cleanup_sriov;
  489. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  490. if (err)
  491. goto err_out_disable_bc_intr;
  492. err = qlcnic_sriov_vf_init_driver(adapter);
  493. if (err)
  494. goto err_out_send_channel_term;
  495. err = qlcnic_setup_netdev(adapter, adapter->netdev, pci_using_dac);
  496. if (err)
  497. goto err_out_send_channel_term;
  498. pci_set_drvdata(adapter->pdev, adapter);
  499. dev_info(&adapter->pdev->dev, "%s: XGbE port initialized\n",
  500. adapter->netdev->name);
  501. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  502. adapter->ahw->idc.delay);
  503. return 0;
  504. err_out_send_channel_term:
  505. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  506. err_out_disable_bc_intr:
  507. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  508. err_out_cleanup_sriov:
  509. __qlcnic_sriov_cleanup(adapter);
  510. err_out_disable_mbx_intr:
  511. qlcnic_83xx_free_mbx_intr(adapter);
  512. err_out_disable_msi:
  513. qlcnic_teardown_intr(adapter);
  514. return err;
  515. }
  516. static int qlcnic_sriov_check_dev_ready(struct qlcnic_adapter *adapter)
  517. {
  518. u32 state;
  519. do {
  520. msleep(20);
  521. if (++adapter->fw_fail_cnt > QLC_BC_CMD_MAX_RETRY_CNT)
  522. return -EIO;
  523. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  524. } while (state != QLC_83XX_IDC_DEV_READY);
  525. return 0;
  526. }
  527. int qlcnic_sriov_vf_init(struct qlcnic_adapter *adapter, int pci_using_dac)
  528. {
  529. struct qlcnic_hardware_context *ahw = adapter->ahw;
  530. int err;
  531. spin_lock_init(&ahw->mbx_lock);
  532. set_bit(QLC_83XX_MBX_READY, &ahw->idc.status);
  533. set_bit(QLC_83XX_MODULE_LOADED, &ahw->idc.status);
  534. ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  535. ahw->reset_context = 0;
  536. adapter->fw_fail_cnt = 0;
  537. ahw->msix_supported = 1;
  538. adapter->need_fw_reset = 0;
  539. adapter->flags |= QLCNIC_TX_INTR_SHARED;
  540. err = qlcnic_sriov_check_dev_ready(adapter);
  541. if (err)
  542. return err;
  543. err = qlcnic_sriov_setup_vf(adapter, pci_using_dac);
  544. if (err)
  545. return err;
  546. if (qlcnic_read_mac_addr(adapter))
  547. dev_warn(&adapter->pdev->dev, "failed to read mac addr\n");
  548. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  549. return 0;
  550. }
  551. void qlcnic_sriov_vf_set_ops(struct qlcnic_adapter *adapter)
  552. {
  553. struct qlcnic_hardware_context *ahw = adapter->ahw;
  554. ahw->op_mode = QLCNIC_SRIOV_VF_FUNC;
  555. dev_info(&adapter->pdev->dev,
  556. "HAL Version: %d Non Privileged SRIOV function\n",
  557. ahw->fw_hal_version);
  558. adapter->nic_ops = &qlcnic_sriov_vf_ops;
  559. set_bit(__QLCNIC_SRIOV_ENABLE, &adapter->state);
  560. return;
  561. }
  562. void qlcnic_sriov_vf_register_map(struct qlcnic_hardware_context *ahw)
  563. {
  564. ahw->hw_ops = &qlcnic_sriov_vf_hw_ops;
  565. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  566. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  567. }
  568. static u32 qlcnic_sriov_get_bc_paysize(u32 real_pay_size, u8 curr_frag)
  569. {
  570. u32 pay_size;
  571. pay_size = real_pay_size / ((curr_frag + 1) * QLC_BC_PAYLOAD_SZ);
  572. if (pay_size)
  573. pay_size = QLC_BC_PAYLOAD_SZ;
  574. else
  575. pay_size = real_pay_size % QLC_BC_PAYLOAD_SZ;
  576. return pay_size;
  577. }
  578. int qlcnic_sriov_func_to_index(struct qlcnic_adapter *adapter, u8 pci_func)
  579. {
  580. struct qlcnic_vf_info *vf_info = adapter->ahw->sriov->vf_info;
  581. u8 i;
  582. if (qlcnic_sriov_vf_check(adapter))
  583. return 0;
  584. for (i = 0; i < adapter->ahw->sriov->num_vfs; i++) {
  585. if (vf_info[i].pci_func == pci_func)
  586. return i;
  587. }
  588. return -EINVAL;
  589. }
  590. static inline int qlcnic_sriov_alloc_bc_trans(struct qlcnic_bc_trans **trans)
  591. {
  592. *trans = kzalloc(sizeof(struct qlcnic_bc_trans), GFP_ATOMIC);
  593. if (!*trans)
  594. return -ENOMEM;
  595. init_completion(&(*trans)->resp_cmpl);
  596. return 0;
  597. }
  598. static inline int qlcnic_sriov_alloc_bc_msg(struct qlcnic_bc_hdr **hdr,
  599. u32 size)
  600. {
  601. *hdr = kzalloc(sizeof(struct qlcnic_bc_hdr) * size, GFP_ATOMIC);
  602. if (!*hdr)
  603. return -ENOMEM;
  604. return 0;
  605. }
  606. static int qlcnic_sriov_alloc_bc_mbx_args(struct qlcnic_cmd_args *mbx, u32 type)
  607. {
  608. const struct qlcnic_mailbox_metadata *mbx_tbl;
  609. int i, size;
  610. mbx_tbl = qlcnic_sriov_bc_mbx_tbl;
  611. size = ARRAY_SIZE(qlcnic_sriov_bc_mbx_tbl);
  612. for (i = 0; i < size; i++) {
  613. if (type == mbx_tbl[i].cmd) {
  614. mbx->op_type = QLC_BC_CMD;
  615. mbx->req.num = mbx_tbl[i].in_args;
  616. mbx->rsp.num = mbx_tbl[i].out_args;
  617. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  618. GFP_ATOMIC);
  619. if (!mbx->req.arg)
  620. return -ENOMEM;
  621. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  622. GFP_ATOMIC);
  623. if (!mbx->rsp.arg) {
  624. kfree(mbx->req.arg);
  625. mbx->req.arg = NULL;
  626. return -ENOMEM;
  627. }
  628. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  629. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  630. mbx->req.arg[0] = (type | (mbx->req.num << 16) |
  631. (3 << 29));
  632. return 0;
  633. }
  634. }
  635. return -EINVAL;
  636. }
  637. static int qlcnic_sriov_prepare_bc_hdr(struct qlcnic_bc_trans *trans,
  638. struct qlcnic_cmd_args *cmd,
  639. u16 seq, u8 msg_type)
  640. {
  641. struct qlcnic_bc_hdr *hdr;
  642. int i;
  643. u32 num_regs, bc_pay_sz;
  644. u16 remainder;
  645. u8 cmd_op, num_frags, t_num_frags;
  646. bc_pay_sz = QLC_BC_PAYLOAD_SZ;
  647. if (msg_type == QLC_BC_COMMAND) {
  648. trans->req_pay = (struct qlcnic_bc_payload *)cmd->req.arg;
  649. trans->rsp_pay = (struct qlcnic_bc_payload *)cmd->rsp.arg;
  650. num_regs = cmd->req.num;
  651. trans->req_pay_size = (num_regs * 4);
  652. num_regs = cmd->rsp.num;
  653. trans->rsp_pay_size = (num_regs * 4);
  654. cmd_op = cmd->req.arg[0] & 0xff;
  655. remainder = (trans->req_pay_size) % (bc_pay_sz);
  656. num_frags = (trans->req_pay_size) / (bc_pay_sz);
  657. if (remainder)
  658. num_frags++;
  659. t_num_frags = num_frags;
  660. if (qlcnic_sriov_alloc_bc_msg(&trans->req_hdr, num_frags))
  661. return -ENOMEM;
  662. remainder = (trans->rsp_pay_size) % (bc_pay_sz);
  663. num_frags = (trans->rsp_pay_size) / (bc_pay_sz);
  664. if (remainder)
  665. num_frags++;
  666. if (qlcnic_sriov_alloc_bc_msg(&trans->rsp_hdr, num_frags))
  667. return -ENOMEM;
  668. num_frags = t_num_frags;
  669. hdr = trans->req_hdr;
  670. } else {
  671. cmd->req.arg = (u32 *)trans->req_pay;
  672. cmd->rsp.arg = (u32 *)trans->rsp_pay;
  673. cmd_op = cmd->req.arg[0] & 0xff;
  674. remainder = (trans->rsp_pay_size) % (bc_pay_sz);
  675. num_frags = (trans->rsp_pay_size) / (bc_pay_sz);
  676. if (remainder)
  677. num_frags++;
  678. cmd->req.num = trans->req_pay_size / 4;
  679. cmd->rsp.num = trans->rsp_pay_size / 4;
  680. hdr = trans->rsp_hdr;
  681. }
  682. trans->trans_id = seq;
  683. trans->cmd_id = cmd_op;
  684. for (i = 0; i < num_frags; i++) {
  685. hdr[i].version = 2;
  686. hdr[i].msg_type = msg_type;
  687. hdr[i].op_type = cmd->op_type;
  688. hdr[i].num_cmds = 1;
  689. hdr[i].num_frags = num_frags;
  690. hdr[i].frag_num = i + 1;
  691. hdr[i].cmd_op = cmd_op;
  692. hdr[i].seq_id = seq;
  693. }
  694. return 0;
  695. }
  696. static void qlcnic_sriov_cleanup_transaction(struct qlcnic_bc_trans *trans)
  697. {
  698. if (!trans)
  699. return;
  700. kfree(trans->req_hdr);
  701. kfree(trans->rsp_hdr);
  702. kfree(trans);
  703. }
  704. static int qlcnic_sriov_clear_trans(struct qlcnic_vf_info *vf,
  705. struct qlcnic_bc_trans *trans, u8 type)
  706. {
  707. struct qlcnic_trans_list *t_list;
  708. unsigned long flags;
  709. int ret = 0;
  710. if (type == QLC_BC_RESPONSE) {
  711. t_list = &vf->rcv_act;
  712. spin_lock_irqsave(&t_list->lock, flags);
  713. t_list->count--;
  714. list_del(&trans->list);
  715. if (t_list->count > 0)
  716. ret = 1;
  717. spin_unlock_irqrestore(&t_list->lock, flags);
  718. }
  719. if (type == QLC_BC_COMMAND) {
  720. while (test_and_set_bit(QLC_BC_VF_SEND, &vf->state))
  721. msleep(100);
  722. vf->send_cmd = NULL;
  723. clear_bit(QLC_BC_VF_SEND, &vf->state);
  724. }
  725. return ret;
  726. }
  727. static void qlcnic_sriov_schedule_bc_cmd(struct qlcnic_sriov *sriov,
  728. struct qlcnic_vf_info *vf,
  729. work_func_t func)
  730. {
  731. if (test_bit(QLC_BC_VF_FLR, &vf->state) ||
  732. vf->adapter->need_fw_reset)
  733. return;
  734. INIT_WORK(&vf->trans_work, func);
  735. queue_work(sriov->bc.bc_trans_wq, &vf->trans_work);
  736. }
  737. static inline void qlcnic_sriov_wait_for_resp(struct qlcnic_bc_trans *trans)
  738. {
  739. struct completion *cmpl = &trans->resp_cmpl;
  740. if (wait_for_completion_timeout(cmpl, QLC_MBOX_RESP_TIMEOUT))
  741. trans->trans_state = QLC_END;
  742. else
  743. trans->trans_state = QLC_ABORT;
  744. return;
  745. }
  746. static void qlcnic_sriov_handle_multi_frags(struct qlcnic_bc_trans *trans,
  747. u8 type)
  748. {
  749. if (type == QLC_BC_RESPONSE) {
  750. trans->curr_rsp_frag++;
  751. if (trans->curr_rsp_frag < trans->rsp_hdr->num_frags)
  752. trans->trans_state = QLC_INIT;
  753. else
  754. trans->trans_state = QLC_END;
  755. } else {
  756. trans->curr_req_frag++;
  757. if (trans->curr_req_frag < trans->req_hdr->num_frags)
  758. trans->trans_state = QLC_INIT;
  759. else
  760. trans->trans_state = QLC_WAIT_FOR_RESP;
  761. }
  762. }
  763. static void qlcnic_sriov_wait_for_channel_free(struct qlcnic_bc_trans *trans,
  764. u8 type)
  765. {
  766. struct qlcnic_vf_info *vf = trans->vf;
  767. struct completion *cmpl = &vf->ch_free_cmpl;
  768. if (!wait_for_completion_timeout(cmpl, QLC_MBOX_CH_FREE_TIMEOUT)) {
  769. trans->trans_state = QLC_ABORT;
  770. return;
  771. }
  772. clear_bit(QLC_BC_VF_CHANNEL, &vf->state);
  773. qlcnic_sriov_handle_multi_frags(trans, type);
  774. }
  775. static void qlcnic_sriov_pull_bc_msg(struct qlcnic_adapter *adapter,
  776. u32 *hdr, u32 *pay, u32 size)
  777. {
  778. struct qlcnic_hardware_context *ahw = adapter->ahw;
  779. u32 fw_mbx;
  780. u8 i, max = 2, hdr_size, j;
  781. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  782. max = (size / sizeof(u32)) + hdr_size;
  783. fw_mbx = readl(QLCNIC_MBX_FW(ahw, 0));
  784. for (i = 2, j = 0; j < hdr_size; i++, j++)
  785. *(hdr++) = readl(QLCNIC_MBX_FW(ahw, i));
  786. for (; j < max; i++, j++)
  787. *(pay++) = readl(QLCNIC_MBX_FW(ahw, i));
  788. }
  789. static int __qlcnic_sriov_issue_bc_post(struct qlcnic_vf_info *vf)
  790. {
  791. int ret = -EBUSY;
  792. u32 timeout = 10000;
  793. do {
  794. if (!test_and_set_bit(QLC_BC_VF_CHANNEL, &vf->state)) {
  795. ret = 0;
  796. break;
  797. }
  798. mdelay(1);
  799. } while (--timeout);
  800. return ret;
  801. }
  802. static int qlcnic_sriov_issue_bc_post(struct qlcnic_bc_trans *trans, u8 type)
  803. {
  804. struct qlcnic_vf_info *vf = trans->vf;
  805. u32 pay_size, hdr_size;
  806. u32 *hdr, *pay;
  807. int ret;
  808. u8 pci_func = trans->func_id;
  809. if (__qlcnic_sriov_issue_bc_post(vf))
  810. return -EBUSY;
  811. if (type == QLC_BC_COMMAND) {
  812. hdr = (u32 *)(trans->req_hdr + trans->curr_req_frag);
  813. pay = (u32 *)(trans->req_pay + trans->curr_req_frag);
  814. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  815. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  816. trans->curr_req_frag);
  817. pay_size = (pay_size / sizeof(u32));
  818. } else {
  819. hdr = (u32 *)(trans->rsp_hdr + trans->curr_rsp_frag);
  820. pay = (u32 *)(trans->rsp_pay + trans->curr_rsp_frag);
  821. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  822. pay_size = qlcnic_sriov_get_bc_paysize(trans->rsp_pay_size,
  823. trans->curr_rsp_frag);
  824. pay_size = (pay_size / sizeof(u32));
  825. }
  826. ret = qlcnic_sriov_post_bc_msg(vf->adapter, hdr, pay,
  827. pci_func, pay_size);
  828. return ret;
  829. }
  830. static int __qlcnic_sriov_send_bc_msg(struct qlcnic_bc_trans *trans,
  831. struct qlcnic_vf_info *vf, u8 type)
  832. {
  833. bool flag = true;
  834. int err = -EIO;
  835. while (flag) {
  836. if (test_bit(QLC_BC_VF_FLR, &vf->state) ||
  837. vf->adapter->need_fw_reset)
  838. trans->trans_state = QLC_ABORT;
  839. switch (trans->trans_state) {
  840. case QLC_INIT:
  841. trans->trans_state = QLC_WAIT_FOR_CHANNEL_FREE;
  842. if (qlcnic_sriov_issue_bc_post(trans, type))
  843. trans->trans_state = QLC_ABORT;
  844. break;
  845. case QLC_WAIT_FOR_CHANNEL_FREE:
  846. qlcnic_sriov_wait_for_channel_free(trans, type);
  847. break;
  848. case QLC_WAIT_FOR_RESP:
  849. qlcnic_sriov_wait_for_resp(trans);
  850. break;
  851. case QLC_END:
  852. err = 0;
  853. flag = false;
  854. break;
  855. case QLC_ABORT:
  856. err = -EIO;
  857. flag = false;
  858. clear_bit(QLC_BC_VF_CHANNEL, &vf->state);
  859. break;
  860. default:
  861. err = -EIO;
  862. flag = false;
  863. }
  864. }
  865. return err;
  866. }
  867. static int qlcnic_sriov_send_bc_cmd(struct qlcnic_adapter *adapter,
  868. struct qlcnic_bc_trans *trans, int pci_func)
  869. {
  870. struct qlcnic_vf_info *vf;
  871. int err, index = qlcnic_sriov_func_to_index(adapter, pci_func);
  872. if (index < 0)
  873. return -EIO;
  874. vf = &adapter->ahw->sriov->vf_info[index];
  875. trans->vf = vf;
  876. trans->func_id = pci_func;
  877. if (!test_bit(QLC_BC_VF_STATE, &vf->state)) {
  878. if (qlcnic_sriov_pf_check(adapter))
  879. return -EIO;
  880. if (qlcnic_sriov_vf_check(adapter) &&
  881. trans->cmd_id != QLCNIC_BC_CMD_CHANNEL_INIT)
  882. return -EIO;
  883. }
  884. mutex_lock(&vf->send_cmd_lock);
  885. vf->send_cmd = trans;
  886. err = __qlcnic_sriov_send_bc_msg(trans, vf, QLC_BC_COMMAND);
  887. qlcnic_sriov_clear_trans(vf, trans, QLC_BC_COMMAND);
  888. mutex_unlock(&vf->send_cmd_lock);
  889. return err;
  890. }
  891. static void __qlcnic_sriov_process_bc_cmd(struct qlcnic_adapter *adapter,
  892. struct qlcnic_bc_trans *trans,
  893. struct qlcnic_cmd_args *cmd)
  894. {
  895. #ifdef CONFIG_QLCNIC_SRIOV
  896. if (qlcnic_sriov_pf_check(adapter)) {
  897. qlcnic_sriov_pf_process_bc_cmd(adapter, trans, cmd);
  898. return;
  899. }
  900. #endif
  901. cmd->rsp.arg[0] |= (0x9 << 25);
  902. return;
  903. }
  904. static void qlcnic_sriov_process_bc_cmd(struct work_struct *work)
  905. {
  906. struct qlcnic_vf_info *vf = container_of(work, struct qlcnic_vf_info,
  907. trans_work);
  908. struct qlcnic_bc_trans *trans = NULL;
  909. struct qlcnic_adapter *adapter = vf->adapter;
  910. struct qlcnic_cmd_args cmd;
  911. u8 req;
  912. if (adapter->need_fw_reset)
  913. return;
  914. if (test_bit(QLC_BC_VF_FLR, &vf->state))
  915. return;
  916. trans = list_first_entry(&vf->rcv_act.wait_list,
  917. struct qlcnic_bc_trans, list);
  918. adapter = vf->adapter;
  919. if (qlcnic_sriov_prepare_bc_hdr(trans, &cmd, trans->req_hdr->seq_id,
  920. QLC_BC_RESPONSE))
  921. goto cleanup_trans;
  922. __qlcnic_sriov_process_bc_cmd(adapter, trans, &cmd);
  923. trans->trans_state = QLC_INIT;
  924. __qlcnic_sriov_send_bc_msg(trans, vf, QLC_BC_RESPONSE);
  925. cleanup_trans:
  926. qlcnic_free_mbx_args(&cmd);
  927. req = qlcnic_sriov_clear_trans(vf, trans, QLC_BC_RESPONSE);
  928. qlcnic_sriov_cleanup_transaction(trans);
  929. if (req)
  930. qlcnic_sriov_schedule_bc_cmd(adapter->ahw->sriov, vf,
  931. qlcnic_sriov_process_bc_cmd);
  932. }
  933. static void qlcnic_sriov_handle_bc_resp(struct qlcnic_bc_hdr *hdr,
  934. struct qlcnic_vf_info *vf)
  935. {
  936. struct qlcnic_bc_trans *trans;
  937. u32 pay_size;
  938. if (test_and_set_bit(QLC_BC_VF_SEND, &vf->state))
  939. return;
  940. trans = vf->send_cmd;
  941. if (trans == NULL)
  942. goto clear_send;
  943. if (trans->trans_id != hdr->seq_id)
  944. goto clear_send;
  945. pay_size = qlcnic_sriov_get_bc_paysize(trans->rsp_pay_size,
  946. trans->curr_rsp_frag);
  947. qlcnic_sriov_pull_bc_msg(vf->adapter,
  948. (u32 *)(trans->rsp_hdr + trans->curr_rsp_frag),
  949. (u32 *)(trans->rsp_pay + trans->curr_rsp_frag),
  950. pay_size);
  951. if (++trans->curr_rsp_frag < trans->rsp_hdr->num_frags)
  952. goto clear_send;
  953. complete(&trans->resp_cmpl);
  954. clear_send:
  955. clear_bit(QLC_BC_VF_SEND, &vf->state);
  956. }
  957. int __qlcnic_sriov_add_act_list(struct qlcnic_sriov *sriov,
  958. struct qlcnic_vf_info *vf,
  959. struct qlcnic_bc_trans *trans)
  960. {
  961. struct qlcnic_trans_list *t_list = &vf->rcv_act;
  962. t_list->count++;
  963. list_add_tail(&trans->list, &t_list->wait_list);
  964. if (t_list->count == 1)
  965. qlcnic_sriov_schedule_bc_cmd(sriov, vf,
  966. qlcnic_sriov_process_bc_cmd);
  967. return 0;
  968. }
  969. static int qlcnic_sriov_add_act_list(struct qlcnic_sriov *sriov,
  970. struct qlcnic_vf_info *vf,
  971. struct qlcnic_bc_trans *trans)
  972. {
  973. struct qlcnic_trans_list *t_list = &vf->rcv_act;
  974. spin_lock(&t_list->lock);
  975. __qlcnic_sriov_add_act_list(sriov, vf, trans);
  976. spin_unlock(&t_list->lock);
  977. return 0;
  978. }
  979. static void qlcnic_sriov_handle_pending_trans(struct qlcnic_sriov *sriov,
  980. struct qlcnic_vf_info *vf,
  981. struct qlcnic_bc_hdr *hdr)
  982. {
  983. struct qlcnic_bc_trans *trans = NULL;
  984. struct list_head *node;
  985. u32 pay_size, curr_frag;
  986. u8 found = 0, active = 0;
  987. spin_lock(&vf->rcv_pend.lock);
  988. if (vf->rcv_pend.count > 0) {
  989. list_for_each(node, &vf->rcv_pend.wait_list) {
  990. trans = list_entry(node, struct qlcnic_bc_trans, list);
  991. if (trans->trans_id == hdr->seq_id) {
  992. found = 1;
  993. break;
  994. }
  995. }
  996. }
  997. if (found) {
  998. curr_frag = trans->curr_req_frag;
  999. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  1000. curr_frag);
  1001. qlcnic_sriov_pull_bc_msg(vf->adapter,
  1002. (u32 *)(trans->req_hdr + curr_frag),
  1003. (u32 *)(trans->req_pay + curr_frag),
  1004. pay_size);
  1005. trans->curr_req_frag++;
  1006. if (trans->curr_req_frag >= hdr->num_frags) {
  1007. vf->rcv_pend.count--;
  1008. list_del(&trans->list);
  1009. active = 1;
  1010. }
  1011. }
  1012. spin_unlock(&vf->rcv_pend.lock);
  1013. if (active)
  1014. if (qlcnic_sriov_add_act_list(sriov, vf, trans))
  1015. qlcnic_sriov_cleanup_transaction(trans);
  1016. return;
  1017. }
  1018. static void qlcnic_sriov_handle_bc_cmd(struct qlcnic_sriov *sriov,
  1019. struct qlcnic_bc_hdr *hdr,
  1020. struct qlcnic_vf_info *vf)
  1021. {
  1022. struct qlcnic_bc_trans *trans;
  1023. struct qlcnic_adapter *adapter = vf->adapter;
  1024. struct qlcnic_cmd_args cmd;
  1025. u32 pay_size;
  1026. int err;
  1027. u8 cmd_op;
  1028. if (adapter->need_fw_reset)
  1029. return;
  1030. if (!test_bit(QLC_BC_VF_STATE, &vf->state) &&
  1031. hdr->op_type != QLC_BC_CMD &&
  1032. hdr->cmd_op != QLCNIC_BC_CMD_CHANNEL_INIT)
  1033. return;
  1034. if (hdr->frag_num > 1) {
  1035. qlcnic_sriov_handle_pending_trans(sriov, vf, hdr);
  1036. return;
  1037. }
  1038. cmd_op = hdr->cmd_op;
  1039. if (qlcnic_sriov_alloc_bc_trans(&trans))
  1040. return;
  1041. if (hdr->op_type == QLC_BC_CMD)
  1042. err = qlcnic_sriov_alloc_bc_mbx_args(&cmd, cmd_op);
  1043. else
  1044. err = qlcnic_alloc_mbx_args(&cmd, adapter, cmd_op);
  1045. if (err) {
  1046. qlcnic_sriov_cleanup_transaction(trans);
  1047. return;
  1048. }
  1049. cmd.op_type = hdr->op_type;
  1050. if (qlcnic_sriov_prepare_bc_hdr(trans, &cmd, hdr->seq_id,
  1051. QLC_BC_COMMAND)) {
  1052. qlcnic_free_mbx_args(&cmd);
  1053. qlcnic_sriov_cleanup_transaction(trans);
  1054. return;
  1055. }
  1056. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  1057. trans->curr_req_frag);
  1058. qlcnic_sriov_pull_bc_msg(vf->adapter,
  1059. (u32 *)(trans->req_hdr + trans->curr_req_frag),
  1060. (u32 *)(trans->req_pay + trans->curr_req_frag),
  1061. pay_size);
  1062. trans->func_id = vf->pci_func;
  1063. trans->vf = vf;
  1064. trans->trans_id = hdr->seq_id;
  1065. trans->curr_req_frag++;
  1066. if (qlcnic_sriov_soft_flr_check(adapter, trans, vf))
  1067. return;
  1068. if (trans->curr_req_frag == trans->req_hdr->num_frags) {
  1069. if (qlcnic_sriov_add_act_list(sriov, vf, trans)) {
  1070. qlcnic_free_mbx_args(&cmd);
  1071. qlcnic_sriov_cleanup_transaction(trans);
  1072. }
  1073. } else {
  1074. spin_lock(&vf->rcv_pend.lock);
  1075. list_add_tail(&trans->list, &vf->rcv_pend.wait_list);
  1076. vf->rcv_pend.count++;
  1077. spin_unlock(&vf->rcv_pend.lock);
  1078. }
  1079. }
  1080. static void qlcnic_sriov_handle_msg_event(struct qlcnic_sriov *sriov,
  1081. struct qlcnic_vf_info *vf)
  1082. {
  1083. struct qlcnic_bc_hdr hdr;
  1084. u32 *ptr = (u32 *)&hdr;
  1085. u8 msg_type, i;
  1086. for (i = 2; i < 6; i++)
  1087. ptr[i - 2] = readl(QLCNIC_MBX_FW(vf->adapter->ahw, i));
  1088. msg_type = hdr.msg_type;
  1089. switch (msg_type) {
  1090. case QLC_BC_COMMAND:
  1091. qlcnic_sriov_handle_bc_cmd(sriov, &hdr, vf);
  1092. break;
  1093. case QLC_BC_RESPONSE:
  1094. qlcnic_sriov_handle_bc_resp(&hdr, vf);
  1095. break;
  1096. }
  1097. }
  1098. static void qlcnic_sriov_handle_flr_event(struct qlcnic_sriov *sriov,
  1099. struct qlcnic_vf_info *vf)
  1100. {
  1101. struct qlcnic_adapter *adapter = vf->adapter;
  1102. if (qlcnic_sriov_pf_check(adapter))
  1103. qlcnic_sriov_pf_handle_flr(sriov, vf);
  1104. else
  1105. dev_err(&adapter->pdev->dev,
  1106. "Invalid event to VF. VF should not get FLR event\n");
  1107. }
  1108. void qlcnic_sriov_handle_bc_event(struct qlcnic_adapter *adapter, u32 event)
  1109. {
  1110. struct qlcnic_vf_info *vf;
  1111. struct qlcnic_sriov *sriov;
  1112. int index;
  1113. u8 pci_func;
  1114. sriov = adapter->ahw->sriov;
  1115. pci_func = qlcnic_sriov_target_func_id(event);
  1116. index = qlcnic_sriov_func_to_index(adapter, pci_func);
  1117. if (index < 0)
  1118. return;
  1119. vf = &sriov->vf_info[index];
  1120. vf->pci_func = pci_func;
  1121. if (qlcnic_sriov_channel_free_check(event))
  1122. complete(&vf->ch_free_cmpl);
  1123. if (qlcnic_sriov_flr_check(event)) {
  1124. qlcnic_sriov_handle_flr_event(sriov, vf);
  1125. return;
  1126. }
  1127. if (qlcnic_sriov_bc_msg_check(event))
  1128. qlcnic_sriov_handle_msg_event(sriov, vf);
  1129. }
  1130. int qlcnic_sriov_cfg_bc_intr(struct qlcnic_adapter *adapter, u8 enable)
  1131. {
  1132. struct qlcnic_cmd_args cmd;
  1133. int err;
  1134. if (!test_bit(__QLCNIC_SRIOV_ENABLE, &adapter->state))
  1135. return 0;
  1136. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_BC_EVENT_SETUP))
  1137. return -ENOMEM;
  1138. if (enable)
  1139. cmd.req.arg[1] = (1 << 4) | (1 << 5) | (1 << 6) | (1 << 7);
  1140. err = qlcnic_83xx_mbx_op(adapter, &cmd);
  1141. if (err != QLCNIC_RCODE_SUCCESS) {
  1142. dev_err(&adapter->pdev->dev,
  1143. "Failed to %s bc events, err=%d\n",
  1144. (enable ? "enable" : "disable"), err);
  1145. }
  1146. qlcnic_free_mbx_args(&cmd);
  1147. return err;
  1148. }
  1149. static int qlcnic_sriov_retry_bc_cmd(struct qlcnic_adapter *adapter,
  1150. struct qlcnic_bc_trans *trans)
  1151. {
  1152. u8 max = QLC_BC_CMD_MAX_RETRY_CNT;
  1153. u32 state;
  1154. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  1155. if (state == QLC_83XX_IDC_DEV_READY) {
  1156. msleep(20);
  1157. clear_bit(QLC_BC_VF_CHANNEL, &trans->vf->state);
  1158. trans->trans_state = QLC_INIT;
  1159. if (++adapter->fw_fail_cnt > max)
  1160. return -EIO;
  1161. else
  1162. return 0;
  1163. }
  1164. return -EIO;
  1165. }
  1166. static int qlcnic_sriov_vf_mbx_op(struct qlcnic_adapter *adapter,
  1167. struct qlcnic_cmd_args *cmd)
  1168. {
  1169. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1170. struct device *dev = &adapter->pdev->dev;
  1171. struct qlcnic_bc_trans *trans;
  1172. int err;
  1173. u32 rsp_data, opcode, mbx_err_code, rsp;
  1174. u16 seq = ++adapter->ahw->sriov->bc.trans_counter;
  1175. u8 func = ahw->pci_func;
  1176. rsp = qlcnic_sriov_alloc_bc_trans(&trans);
  1177. if (rsp)
  1178. return rsp;
  1179. rsp = qlcnic_sriov_prepare_bc_hdr(trans, cmd, seq, QLC_BC_COMMAND);
  1180. if (rsp)
  1181. goto cleanup_transaction;
  1182. retry:
  1183. if (!test_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status)) {
  1184. rsp = -EIO;
  1185. QLCDB(adapter, DRV, "MBX not Ready!(cmd 0x%x) for VF 0x%x\n",
  1186. QLCNIC_MBX_RSP(cmd->req.arg[0]), func);
  1187. goto err_out;
  1188. }
  1189. err = qlcnic_sriov_send_bc_cmd(adapter, trans, func);
  1190. if (err) {
  1191. dev_err(dev, "MBX command 0x%x timed out for VF %d\n",
  1192. (cmd->req.arg[0] & 0xffff), func);
  1193. rsp = QLCNIC_RCODE_TIMEOUT;
  1194. /* After adapter reset PF driver may take some time to
  1195. * respond to VF's request. Retry request till maximum retries.
  1196. */
  1197. if ((trans->req_hdr->cmd_op == QLCNIC_BC_CMD_CHANNEL_INIT) &&
  1198. !qlcnic_sriov_retry_bc_cmd(adapter, trans))
  1199. goto retry;
  1200. goto err_out;
  1201. }
  1202. rsp_data = cmd->rsp.arg[0];
  1203. mbx_err_code = QLCNIC_MBX_STATUS(rsp_data);
  1204. opcode = QLCNIC_MBX_RSP(cmd->req.arg[0]);
  1205. if ((mbx_err_code == QLCNIC_MBX_RSP_OK) ||
  1206. (mbx_err_code == QLCNIC_MBX_PORT_RSP_OK)) {
  1207. rsp = QLCNIC_RCODE_SUCCESS;
  1208. } else {
  1209. rsp = mbx_err_code;
  1210. if (!rsp)
  1211. rsp = 1;
  1212. dev_err(dev,
  1213. "MBX command 0x%x failed with err:0x%x for VF %d\n",
  1214. opcode, mbx_err_code, func);
  1215. }
  1216. err_out:
  1217. if (rsp == QLCNIC_RCODE_TIMEOUT) {
  1218. ahw->reset_context = 1;
  1219. adapter->need_fw_reset = 1;
  1220. clear_bit(QLC_83XX_MBX_READY, &ahw->idc.status);
  1221. }
  1222. cleanup_transaction:
  1223. qlcnic_sriov_cleanup_transaction(trans);
  1224. return rsp;
  1225. }
  1226. int qlcnic_sriov_channel_cfg_cmd(struct qlcnic_adapter *adapter, u8 cmd_op)
  1227. {
  1228. struct qlcnic_cmd_args cmd;
  1229. struct qlcnic_vf_info *vf = &adapter->ahw->sriov->vf_info[0];
  1230. int ret;
  1231. if (qlcnic_sriov_alloc_bc_mbx_args(&cmd, cmd_op))
  1232. return -ENOMEM;
  1233. ret = qlcnic_issue_cmd(adapter, &cmd);
  1234. if (ret) {
  1235. dev_err(&adapter->pdev->dev,
  1236. "Failed bc channel %s %d\n", cmd_op ? "term" : "init",
  1237. ret);
  1238. goto out;
  1239. }
  1240. cmd_op = (cmd.rsp.arg[0] & 0xff);
  1241. if (cmd.rsp.arg[0] >> 25 == 2)
  1242. return 2;
  1243. if (cmd_op == QLCNIC_BC_CMD_CHANNEL_INIT)
  1244. set_bit(QLC_BC_VF_STATE, &vf->state);
  1245. else
  1246. clear_bit(QLC_BC_VF_STATE, &vf->state);
  1247. out:
  1248. qlcnic_free_mbx_args(&cmd);
  1249. return ret;
  1250. }
  1251. void qlcnic_vf_add_mc_list(struct net_device *netdev, u16 vlan)
  1252. {
  1253. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1254. struct qlcnic_mac_list_s *cur;
  1255. struct list_head *head, tmp_list;
  1256. INIT_LIST_HEAD(&tmp_list);
  1257. head = &adapter->vf_mc_list;
  1258. netif_addr_lock_bh(netdev);
  1259. while (!list_empty(head)) {
  1260. cur = list_entry(head->next, struct qlcnic_mac_list_s, list);
  1261. list_move(&cur->list, &tmp_list);
  1262. }
  1263. netif_addr_unlock_bh(netdev);
  1264. while (!list_empty(&tmp_list)) {
  1265. cur = list_entry((&tmp_list)->next,
  1266. struct qlcnic_mac_list_s, list);
  1267. qlcnic_nic_add_mac(adapter, cur->mac_addr, vlan);
  1268. list_del(&cur->list);
  1269. kfree(cur);
  1270. }
  1271. }
  1272. void qlcnic_sriov_cleanup_async_list(struct qlcnic_back_channel *bc)
  1273. {
  1274. struct list_head *head = &bc->async_list;
  1275. struct qlcnic_async_work_list *entry;
  1276. while (!list_empty(head)) {
  1277. entry = list_entry(head->next, struct qlcnic_async_work_list,
  1278. list);
  1279. cancel_work_sync(&entry->work);
  1280. list_del(&entry->list);
  1281. kfree(entry);
  1282. }
  1283. }
  1284. static void qlcnic_sriov_vf_set_multi(struct net_device *netdev)
  1285. {
  1286. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1287. u16 vlan;
  1288. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  1289. return;
  1290. vlan = adapter->ahw->sriov->vlan;
  1291. __qlcnic_set_multi(netdev, vlan);
  1292. }
  1293. static void qlcnic_sriov_handle_async_multi(struct work_struct *work)
  1294. {
  1295. struct qlcnic_async_work_list *entry;
  1296. struct net_device *netdev;
  1297. entry = container_of(work, struct qlcnic_async_work_list, work);
  1298. netdev = (struct net_device *)entry->ptr;
  1299. qlcnic_sriov_vf_set_multi(netdev);
  1300. return;
  1301. }
  1302. static struct qlcnic_async_work_list *
  1303. qlcnic_sriov_get_free_node_async_work(struct qlcnic_back_channel *bc)
  1304. {
  1305. struct list_head *node;
  1306. struct qlcnic_async_work_list *entry = NULL;
  1307. u8 empty = 0;
  1308. list_for_each(node, &bc->async_list) {
  1309. entry = list_entry(node, struct qlcnic_async_work_list, list);
  1310. if (!work_pending(&entry->work)) {
  1311. empty = 1;
  1312. break;
  1313. }
  1314. }
  1315. if (!empty) {
  1316. entry = kzalloc(sizeof(struct qlcnic_async_work_list),
  1317. GFP_ATOMIC);
  1318. if (entry == NULL)
  1319. return NULL;
  1320. list_add_tail(&entry->list, &bc->async_list);
  1321. }
  1322. return entry;
  1323. }
  1324. static void qlcnic_sriov_schedule_bc_async_work(struct qlcnic_back_channel *bc,
  1325. work_func_t func, void *data)
  1326. {
  1327. struct qlcnic_async_work_list *entry = NULL;
  1328. entry = qlcnic_sriov_get_free_node_async_work(bc);
  1329. if (!entry)
  1330. return;
  1331. entry->ptr = data;
  1332. INIT_WORK(&entry->work, func);
  1333. queue_work(bc->bc_async_wq, &entry->work);
  1334. }
  1335. void qlcnic_sriov_vf_schedule_multi(struct net_device *netdev)
  1336. {
  1337. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1338. struct qlcnic_back_channel *bc = &adapter->ahw->sriov->bc;
  1339. if (adapter->need_fw_reset)
  1340. return;
  1341. qlcnic_sriov_schedule_bc_async_work(bc, qlcnic_sriov_handle_async_multi,
  1342. netdev);
  1343. }
  1344. static int qlcnic_sriov_vf_reinit_driver(struct qlcnic_adapter *adapter)
  1345. {
  1346. int err;
  1347. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  1348. qlcnic_83xx_enable_mbx_intrpt(adapter);
  1349. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  1350. if (err)
  1351. return err;
  1352. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  1353. if (err)
  1354. goto err_out_cleanup_bc_intr;
  1355. err = qlcnic_sriov_vf_init_driver(adapter);
  1356. if (err)
  1357. goto err_out_term_channel;
  1358. return 0;
  1359. err_out_term_channel:
  1360. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  1361. err_out_cleanup_bc_intr:
  1362. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  1363. return err;
  1364. }
  1365. static void qlcnic_sriov_vf_attach(struct qlcnic_adapter *adapter)
  1366. {
  1367. struct net_device *netdev = adapter->netdev;
  1368. if (netif_running(netdev)) {
  1369. if (!qlcnic_up(adapter, netdev))
  1370. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  1371. }
  1372. netif_device_attach(netdev);
  1373. }
  1374. static void qlcnic_sriov_vf_detach(struct qlcnic_adapter *adapter)
  1375. {
  1376. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1377. struct qlcnic_intrpt_config *intr_tbl = ahw->intr_tbl;
  1378. struct net_device *netdev = adapter->netdev;
  1379. u8 i, max_ints = ahw->num_msix - 1;
  1380. qlcnic_83xx_disable_mbx_intr(adapter);
  1381. netif_device_detach(netdev);
  1382. if (netif_running(netdev))
  1383. qlcnic_down(adapter, netdev);
  1384. for (i = 0; i < max_ints; i++) {
  1385. intr_tbl[i].id = i;
  1386. intr_tbl[i].enabled = 0;
  1387. intr_tbl[i].src = 0;
  1388. }
  1389. ahw->reset_context = 0;
  1390. }
  1391. static int qlcnic_sriov_vf_handle_dev_ready(struct qlcnic_adapter *adapter)
  1392. {
  1393. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1394. struct device *dev = &adapter->pdev->dev;
  1395. struct qlc_83xx_idc *idc = &ahw->idc;
  1396. u8 func = ahw->pci_func;
  1397. u32 state;
  1398. if ((idc->prev_state == QLC_83XX_IDC_DEV_NEED_RESET) ||
  1399. (idc->prev_state == QLC_83XX_IDC_DEV_INIT)) {
  1400. if (!qlcnic_sriov_vf_reinit_driver(adapter)) {
  1401. qlcnic_sriov_vf_attach(adapter);
  1402. adapter->fw_fail_cnt = 0;
  1403. dev_info(dev,
  1404. "%s: Reinitalization of VF 0x%x done after FW reset\n",
  1405. __func__, func);
  1406. } else {
  1407. dev_err(dev,
  1408. "%s: Reinitialization of VF 0x%x failed after FW reset\n",
  1409. __func__, func);
  1410. state = QLCRDX(ahw, QLC_83XX_IDC_DEV_STATE);
  1411. dev_info(dev, "Current state 0x%x after FW reset\n",
  1412. state);
  1413. }
  1414. }
  1415. return 0;
  1416. }
  1417. static int qlcnic_sriov_vf_handle_context_reset(struct qlcnic_adapter *adapter)
  1418. {
  1419. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1420. struct device *dev = &adapter->pdev->dev;
  1421. struct qlc_83xx_idc *idc = &ahw->idc;
  1422. u8 func = ahw->pci_func;
  1423. u32 state;
  1424. adapter->reset_ctx_cnt++;
  1425. /* Skip the context reset and check if FW is hung */
  1426. if (adapter->reset_ctx_cnt < 3) {
  1427. adapter->need_fw_reset = 1;
  1428. clear_bit(QLC_83XX_MBX_READY, &idc->status);
  1429. dev_info(dev,
  1430. "Resetting context, wait here to check if FW is in failed state\n");
  1431. return 0;
  1432. }
  1433. /* Check if number of resets exceed the threshold.
  1434. * If it exceeds the threshold just fail the VF.
  1435. */
  1436. if (adapter->reset_ctx_cnt > QLC_83XX_VF_RESET_FAIL_THRESH) {
  1437. clear_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1438. adapter->tx_timeo_cnt = 0;
  1439. adapter->fw_fail_cnt = 0;
  1440. adapter->reset_ctx_cnt = 0;
  1441. qlcnic_sriov_vf_detach(adapter);
  1442. dev_err(dev,
  1443. "Device context resets have exceeded the threshold, device interface will be shutdown\n");
  1444. return -EIO;
  1445. }
  1446. dev_info(dev, "Resetting context of VF 0x%x\n", func);
  1447. dev_info(dev, "%s: Context reset count %d for VF 0x%x\n",
  1448. __func__, adapter->reset_ctx_cnt, func);
  1449. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1450. adapter->need_fw_reset = 1;
  1451. clear_bit(QLC_83XX_MBX_READY, &idc->status);
  1452. qlcnic_sriov_vf_detach(adapter);
  1453. adapter->need_fw_reset = 0;
  1454. if (!qlcnic_sriov_vf_reinit_driver(adapter)) {
  1455. qlcnic_sriov_vf_attach(adapter);
  1456. adapter->netdev->trans_start = jiffies;
  1457. adapter->tx_timeo_cnt = 0;
  1458. adapter->reset_ctx_cnt = 0;
  1459. adapter->fw_fail_cnt = 0;
  1460. dev_info(dev, "Done resetting context for VF 0x%x\n", func);
  1461. } else {
  1462. dev_err(dev, "%s: Reinitialization of VF 0x%x failed\n",
  1463. __func__, func);
  1464. state = QLCRDX(ahw, QLC_83XX_IDC_DEV_STATE);
  1465. dev_info(dev, "%s: Current state 0x%x\n", __func__, state);
  1466. }
  1467. return 0;
  1468. }
  1469. static int qlcnic_sriov_vf_idc_ready_state(struct qlcnic_adapter *adapter)
  1470. {
  1471. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1472. int ret = 0;
  1473. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_READY)
  1474. ret = qlcnic_sriov_vf_handle_dev_ready(adapter);
  1475. else if (ahw->reset_context)
  1476. ret = qlcnic_sriov_vf_handle_context_reset(adapter);
  1477. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1478. return ret;
  1479. }
  1480. static int qlcnic_sriov_vf_idc_failed_state(struct qlcnic_adapter *adapter)
  1481. {
  1482. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1483. dev_err(&adapter->pdev->dev, "Device is in failed state\n");
  1484. if (idc->prev_state == QLC_83XX_IDC_DEV_READY)
  1485. qlcnic_sriov_vf_detach(adapter);
  1486. clear_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1487. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1488. return -EIO;
  1489. }
  1490. static int
  1491. qlcnic_sriov_vf_idc_need_quiescent_state(struct qlcnic_adapter *adapter)
  1492. {
  1493. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1494. dev_info(&adapter->pdev->dev, "Device is in quiescent state\n");
  1495. if (idc->prev_state == QLC_83XX_IDC_DEV_READY) {
  1496. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1497. adapter->tx_timeo_cnt = 0;
  1498. adapter->reset_ctx_cnt = 0;
  1499. clear_bit(QLC_83XX_MBX_READY, &idc->status);
  1500. qlcnic_sriov_vf_detach(adapter);
  1501. }
  1502. return 0;
  1503. }
  1504. static int qlcnic_sriov_vf_idc_init_reset_state(struct qlcnic_adapter *adapter)
  1505. {
  1506. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1507. u8 func = adapter->ahw->pci_func;
  1508. if (idc->prev_state == QLC_83XX_IDC_DEV_READY) {
  1509. dev_err(&adapter->pdev->dev,
  1510. "Firmware hang detected by VF 0x%x\n", func);
  1511. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1512. adapter->tx_timeo_cnt = 0;
  1513. adapter->reset_ctx_cnt = 0;
  1514. clear_bit(QLC_83XX_MBX_READY, &idc->status);
  1515. qlcnic_sriov_vf_detach(adapter);
  1516. }
  1517. return 0;
  1518. }
  1519. static int qlcnic_sriov_vf_idc_unknown_state(struct qlcnic_adapter *adapter)
  1520. {
  1521. dev_err(&adapter->pdev->dev, "%s: Device in unknown state\n", __func__);
  1522. return 0;
  1523. }
  1524. static void qlcnic_sriov_vf_poll_dev_state(struct work_struct *work)
  1525. {
  1526. struct qlcnic_adapter *adapter;
  1527. struct qlc_83xx_idc *idc;
  1528. int ret = 0;
  1529. adapter = container_of(work, struct qlcnic_adapter, fw_work.work);
  1530. idc = &adapter->ahw->idc;
  1531. idc->curr_state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  1532. switch (idc->curr_state) {
  1533. case QLC_83XX_IDC_DEV_READY:
  1534. ret = qlcnic_sriov_vf_idc_ready_state(adapter);
  1535. break;
  1536. case QLC_83XX_IDC_DEV_NEED_RESET:
  1537. case QLC_83XX_IDC_DEV_INIT:
  1538. ret = qlcnic_sriov_vf_idc_init_reset_state(adapter);
  1539. break;
  1540. case QLC_83XX_IDC_DEV_NEED_QUISCENT:
  1541. ret = qlcnic_sriov_vf_idc_need_quiescent_state(adapter);
  1542. break;
  1543. case QLC_83XX_IDC_DEV_FAILED:
  1544. ret = qlcnic_sriov_vf_idc_failed_state(adapter);
  1545. break;
  1546. case QLC_83XX_IDC_DEV_QUISCENT:
  1547. break;
  1548. default:
  1549. ret = qlcnic_sriov_vf_idc_unknown_state(adapter);
  1550. }
  1551. idc->prev_state = idc->curr_state;
  1552. if (!ret && test_bit(QLC_83XX_MODULE_LOADED, &idc->status))
  1553. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  1554. idc->delay);
  1555. }
  1556. static void qlcnic_sriov_vf_cancel_fw_work(struct qlcnic_adapter *adapter)
  1557. {
  1558. while (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  1559. msleep(20);
  1560. clear_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  1561. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1562. cancel_delayed_work_sync(&adapter->fw_work);
  1563. }
  1564. static int qlcnic_sriov_validate_vlan_cfg(struct qlcnic_sriov *sriov,
  1565. u16 vid, u8 enable)
  1566. {
  1567. u16 vlan = sriov->vlan;
  1568. u8 allowed = 0;
  1569. int i;
  1570. if (sriov->vlan_mode != QLC_GUEST_VLAN_MODE)
  1571. return -EINVAL;
  1572. if (enable) {
  1573. if (vlan)
  1574. return -EINVAL;
  1575. if (sriov->any_vlan) {
  1576. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1577. if (sriov->allowed_vlans[i] == vid)
  1578. allowed = 1;
  1579. }
  1580. if (!allowed)
  1581. return -EINVAL;
  1582. }
  1583. } else {
  1584. if (!vlan || vlan != vid)
  1585. return -EINVAL;
  1586. }
  1587. return 0;
  1588. }
  1589. int qlcnic_sriov_cfg_vf_guest_vlan(struct qlcnic_adapter *adapter,
  1590. u16 vid, u8 enable)
  1591. {
  1592. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1593. struct qlcnic_cmd_args cmd;
  1594. int ret;
  1595. if (vid == 0)
  1596. return 0;
  1597. ret = qlcnic_sriov_validate_vlan_cfg(sriov, vid, enable);
  1598. if (ret)
  1599. return ret;
  1600. ret = qlcnic_sriov_alloc_bc_mbx_args(&cmd,
  1601. QLCNIC_BC_CMD_CFG_GUEST_VLAN);
  1602. if (ret)
  1603. return ret;
  1604. cmd.req.arg[1] = (enable & 1) | vid << 16;
  1605. qlcnic_sriov_cleanup_async_list(&sriov->bc);
  1606. ret = qlcnic_issue_cmd(adapter, &cmd);
  1607. if (ret) {
  1608. dev_err(&adapter->pdev->dev,
  1609. "Failed to configure guest VLAN, err=%d\n", ret);
  1610. } else {
  1611. qlcnic_free_mac_list(adapter);
  1612. if (enable)
  1613. sriov->vlan = vid;
  1614. else
  1615. sriov->vlan = 0;
  1616. qlcnic_sriov_vf_set_multi(adapter->netdev);
  1617. }
  1618. qlcnic_free_mbx_args(&cmd);
  1619. return ret;
  1620. }
  1621. static void qlcnic_sriov_vf_free_mac_list(struct qlcnic_adapter *adapter)
  1622. {
  1623. struct list_head *head = &adapter->mac_list;
  1624. struct qlcnic_mac_list_s *cur;
  1625. u16 vlan;
  1626. vlan = adapter->ahw->sriov->vlan;
  1627. while (!list_empty(head)) {
  1628. cur = list_entry(head->next, struct qlcnic_mac_list_s, list);
  1629. qlcnic_sre_macaddr_change(adapter, cur->mac_addr,
  1630. vlan, QLCNIC_MAC_DEL);
  1631. list_del(&cur->list);
  1632. kfree(cur);
  1633. }
  1634. }